]> git.ipfire.org Git - thirdparty/kernel/linux.git/commit
clk: renesas: r9a09g077: Add PLL2 and SDHI clock support
authorLad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>
Wed, 25 Jun 2025 14:17:04 +0000 (15:17 +0100)
committerGeert Uytterhoeven <geert+renesas@glider.be>
Wed, 2 Jul 2025 18:51:43 +0000 (20:51 +0200)
commit09d50e09fab65f42d4656e9b01f225db7d311348
tree77d455f2a5354038867c7c5e980029879f0c1732
parent8f9ad7670b6e4b434ac65449ac3e31aada1bef4c
clk: renesas: r9a09g077: Add PLL2 and SDHI clock support

Add support for PLL2 to the R9A09G077 (RZ/T2H) clock definitions and
register it as the source for the high-speed SDHI clock (SDHI_CLKHS)
operating at 800MHz.

Also add fixed-factor clock PCLKAM derived from CLK_PLL4D1, and define
module clocks for SDHI0 and SDHI1, both of which use PCLKAM as their
clock source.

Signed-off-by: Lad Prabhakar <prabhakar.mahadev-lad.rj@bp.renesas.com>
Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be>
Link: https://lore.kernel.org/20250625141705.151383-3-prabhakar.mahadev-lad.rj@bp.renesas.com
Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
drivers/clk/renesas/r9a09g077-cpg.c