]> git.ipfire.org Git - thirdparty/kernel/stable.git/commit
drm/amdgpu: clear RB_OVERFLOW bit when enabling interrupts for vega20_ih
authorVictor Lu <victorchengchi.lu@amd.com>
Thu, 18 Jul 2024 22:01:23 +0000 (18:01 -0400)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Sat, 14 Dec 2024 18:51:38 +0000 (19:51 +0100)
commit80aa90210a7ad6b11be2e225cea1a36512b14ca0
treebceb5ed8f2703128daff29d43d65098f23a71320
parent1d42b11b7bb72f308d0fb80182013399ca9fdd4f
drm/amdgpu: clear RB_OVERFLOW bit when enabling interrupts for vega20_ih

[ Upstream commit 8b22f048331dfd45fdfbf0efdfb1d43deff7518d ]

Port this change to vega20_ih.c:
commit afbf7955ff01 ("drm/amdgpu: clear RB_OVERFLOW bit when enabling interrupts")

Original commit message:
"Why:
Setting IH_RB_WPTR register to 0 will not clear the RB_OVERFLOW bit
if RB_ENABLE is not set.

How to fix:
Set WPTR_OVERFLOW_CLEAR bit after RB_ENABLE bit is set.
The RB_ENABLE bit is required to be set, together with
WPTR_OVERFLOW_ENABLE bit so that setting WPTR_OVERFLOW_CLEAR bit
would clear the RB_OVERFLOW."

Signed-off-by: Victor Lu <victorchengchi.lu@amd.com>
Reviewed-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Sasha Levin <sashal@kernel.org>
drivers/gpu/drm/amd/amdgpu/vega20_ih.c