]> git.ipfire.org Git - thirdparty/kernel/stable.git/commit
riscv: dts: microchip: use an mpfs specific l2 compatible
authorConor Dooley <conor.dooley@microchip.com>
Thu, 25 Aug 2022 18:04:18 +0000 (19:04 +0100)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Thu, 15 Sep 2022 08:47:14 +0000 (10:47 +0200)
commit8acba0b39cf37dd8d9a83ac178fd7397c114c4aa
tree2fee673f08a049e1d70ed6a0cd624f98a25fe433
parent94ed8eeb8d9aeb00e4f4e19b83a2e28b6442fbc5
riscv: dts: microchip: use an mpfs specific l2 compatible

[ Upstream commit 0dec364ffeb6149aae572ded1e34d4b444c23be6 ]

PolarFire SoC does not have the same l2 cache controller as the fu540,
featuring an extra interrupt. Appease the devicetree checker overlords
by adding a PolarFire SoC specific compatible to fix the below sort of
warnings:

mpfs-polarberry.dtb: cache-controller@2010000: interrupts: [[1], [3], [4], [2]] is too long

Fixes: 0fa6107eca41 ("RISC-V: Initial DTS for Microchip ICICLE board")
Fixes: 34fc9cc3aebe ("riscv: dts: microchip: correct L2 cache interrupts")
Reviewed-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
Signed-off-by: Conor Dooley <conor.dooley@microchip.com>
Signed-off-by: Sasha Levin <sashal@kernel.org>
arch/riscv/boot/dts/microchip/mpfs.dtsi