]> git.ipfire.org Git - thirdparty/kernel/stable.git/commit
phy: qcom-qmp: pcs: Add v8.50 register offsets
authorPrudhvi Yarlagadda <quic_pyarlaga@quicinc.com>
Tue, 4 Nov 2025 07:56:25 +0000 (23:56 -0800)
committerVinod Koul <vkoul@kernel.org>
Thu, 20 Nov 2025 16:51:16 +0000 (22:21 +0530)
commitbc2ba6e3fb8a35cd83813be1bd4c5f066a401d8b
treebc152ec066a3ce6684cd0c1cd3ea6e8c86af156b
parentd877f881cec508a46f76dbed7c46ab78bc1c0d87
phy: qcom-qmp: pcs: Add v8.50 register offsets

The new Glymur SoC bumps up the HW version of QMP phy to v8.50 for PCIE
g5x4. Add the new PCS offsets in a dedicated header file.

Signed-off-by: Prudhvi Yarlagadda <quic_pyarlaga@quicinc.com>
Signed-off-by: Wenbin Yao <wenbin.yao@oss.qualcomm.com>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>
Signed-off-by: Qiang Yu <qiang.yu@oss.qualcomm.com>
Link: https://patch.msgid.link/20251103-glymur-pcie-upstream-v6-2-18a5e0a538dc@oss.qualcomm.com
Signed-off-by: Vinod Koul <vkoul@kernel.org>
drivers/phy/qualcomm/phy-qcom-qmp-pcs-v8_50.h [new file with mode: 0644]
drivers/phy/qualcomm/phy-qcom-qmp.h