]> git.ipfire.org Git - thirdparty/linux.git/commit
drm/xe/irq: Handle msix vector0 interrupt
authorVenkata Ramana Nayana <venkata.ramana.nayana@intel.com>
Fri, 7 Nov 2025 08:31:41 +0000 (14:01 +0530)
committerMatt Roper <matthew.d.roper@intel.com>
Fri, 14 Nov 2025 23:57:36 +0000 (15:57 -0800)
commitc34a14bce7090862ebe5a64abe8d85df75e62737
tree530040b79a99ca6a5ff2e6729e303eba680aebe3
parent78ff838a8ab78b3cd438e382ff5204b93db3237e
drm/xe/irq: Handle msix vector0 interrupt

Current gu2host handler registered as MSI-X vector 0 and as per bspec for
a msix vector 0 interrupt, the driver must check the legacy registers
190008(TILE_INT_REG), 190060h (GT INTR Identity Reg 0) and other registers
mentioned in "Interrupt Service Routine Pseudocode" otherwise it will block
the next interrupts. To overcome this issue replacing guc2host handler
with legacy xe_irq_handler.

Fixes: da889070be7b2 ("drm/xe/irq: Separate MSI and MSI-X flows")
Bspec: 62357
Signed-off-by: Venkata Ramana Nayana <venkata.ramana.nayana@intel.com>
Reviewed-by: Balasubramani Vivekanandan <balasubramani.vivekanandan@intel.com>
Link: https://patch.msgid.link/20251107083141.2080189-1-venkata.ramana.nayana@intel.com
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
drivers/gpu/drm/xe/xe_irq.c