]> git.ipfire.org Git - thirdparty/kernel/stable.git/commit
clk: qcom: dispcc-sm6350: Add *_wait_val values for GDSCs
authorLuca Weiss <luca.weiss@fairphone.com>
Fri, 25 Apr 2025 12:12:56 +0000 (14:12 +0200)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Fri, 27 Jun 2025 10:07:10 +0000 (11:07 +0100)
commite2f0ab58564c2843c57289c6c51a861ed303cf0c
tree764a7b3b71ab1d299504bcadc43b353b8f73bc63
parent60ea675281580fa2acc7589490fc2a05ec3d300e
clk: qcom: dispcc-sm6350: Add *_wait_val values for GDSCs

[ Upstream commit 673989d27123618afab56df1143a75454178b4ae ]

Compared to the msm-4.19 driver the mainline GDSC driver always sets the
bits for en_rest, en_few & clk_dis, and if those values are not set
per-GDSC in the respective driver then the default value from the GDSC
driver is used. The downstream driver only conditionally sets
clk_dis_wait_val if qcom,clk-dis-wait-val is given in devicetree.

Correct this situation by explicitly setting those values. For all GDSCs
the reset value of those bits are used.

Fixes: 837519775f1d ("clk: qcom: Add display clock controller driver for SM6350")
Signed-off-by: Luca Weiss <luca.weiss@fairphone.com>
Reviewed-by: Taniya Das <quic_tdas@quicinc.com>
Link: https://lore.kernel.org/r/20250425-sm6350-gdsc-val-v1-2-1f252d9c5e4e@fairphone.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
Signed-off-by: Sasha Levin <sashal@kernel.org>
drivers/clk/qcom/dispcc-sm6350.c