]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
arm64: dts: imx93-9x9-qsb: change usdhc tuning step for eMMC and SD
authorLuke Wang <ziniu.wang_1@nxp.com>
Tue, 3 Feb 2026 11:23:08 +0000 (19:23 +0800)
committerFrank Li <Frank.Li@nxp.com>
Tue, 24 Feb 2026 20:12:54 +0000 (15:12 -0500)
During system resume, the following errors occurred:

  [  430.638625] mmc1: error -84 writing Cache Enable bit
  [  430.643618] mmc1: error -84 doing runtime resume

For eMMC and SD, there are two tuning pass windows and the gap between
those two windows may only have one cell. If tuning step > 1, the gap may
just be skipped and host assumes those two windows as a continuous
windows. This will cause a wrong delay cell near the gap to be selected.

Set the tuning step to 1 to avoid selecting the wrong delay cell.

For SDIO, the gap is sufficiently large, so the default tuning step does
not cause this issue.

Fixes: 0565d20cd8c2 ("arm64: dts: freescale: Support i.MX93 9x9 Quick Start Board")
Signed-off-by: Luke Wang <ziniu.wang_1@nxp.com>
Reviewed-by: Frank Li <Frank.Li@nxp.com>
Signed-off-by: Frank Li <Frank.Li@nxp.com>
arch/arm64/boot/dts/freescale/imx93-9x9-qsb.dts

index 0852067eab2cb8d2f1bbf0d8c2595a5002f950cc..197c8f8b7f669655e7cd583db21f059392db9893 100644 (file)
        pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
        bus-width = <8>;
        non-removable;
+       fsl,tuning-step = <1>;
        status = "okay";
 };
 
        vmmc-supply = <&reg_usdhc2_vmmc>;
        bus-width = <4>;
        no-mmc;
+       fsl,tuning-step = <1>;
        status = "okay";
 };