]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
irqchip/renesas-rzg2l: Split rzfive_tint_irq_endisable() into separate IRQ and TINT...
authorBiju Das <biju.das.jz@bp.renesas.com>
Wed, 25 Mar 2026 19:24:24 +0000 (19:24 +0000)
committerThomas Gleixner <tglx@kernel.org>
Thu, 26 Mar 2026 15:56:22 +0000 (16:56 +0100)
rzfive_tint_irq_endisable() handles both IRQ and TINT enable/disable paths
via a hw_irq range check.

Split this into two dedicated helpers, rzfive_irq_endisable() for IRQ
interrupts and rzfive_tint_endisable() for TINT interrupts, each operating
unconditionally on their respective interrupt type.

While at it, simplify rzfive_{irq,tint}_endisable by replacing
raw_spin_lock locking/unlocking with guard() and update the variable types
of offset, tssr_offset, and tssr_index to unsigned int, as these variables
are used only for calculation.

Signed-off-by: Biju Das <biju.das.jz@bp.renesas.com>
Signed-off-by: Thomas Gleixner <tglx@kernel.org>
Link: https://patch.msgid.link/20260325192451.172562-10-biju.das.jz@bp.renesas.com
drivers/irqchip/irq-renesas-rzg2l.c

index ffb53161191a5488550004047e67e3b369e46fdd..5417f01b924649cef23dae3395d204ae587a99a4 100644 (file)
@@ -212,48 +212,61 @@ static void rzfive_irqc_unmask(struct irq_data *d)
        irq_chip_unmask_parent(d);
 }
 
-static void rzfive_tint_irq_endisable(struct irq_data *d, bool enable)
+static void rzfive_irq_endisable(struct irq_data *d, bool enable)
 {
        struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
        unsigned int hwirq = irqd_to_hwirq(d);
 
-       if (hwirq >= IRQC_TINT_START && hwirq < IRQC_NUM_IRQ) {
-               u32 offset = hwirq - IRQC_TINT_START;
-               u32 tssr_offset = TSSR_OFFSET(offset);
-               u8 tssr_index = TSSR_INDEX(offset);
-               u32 reg;
-
-               raw_spin_lock(&priv->lock);
-               if (enable)
-                       rzfive_irqc_unmask_tint_interrupt(priv, hwirq);
-               else
-                       rzfive_irqc_mask_tint_interrupt(priv, hwirq);
-               reg = readl_relaxed(priv->base + TSSR(tssr_index));
-               if (enable)
-                       reg |= TIEN << TSSEL_SHIFT(tssr_offset);
-               else
-                       reg &= ~(TIEN << TSSEL_SHIFT(tssr_offset));
-               writel_relaxed(reg, priv->base + TSSR(tssr_index));
-               raw_spin_unlock(&priv->lock);
-       } else {
-               raw_spin_lock(&priv->lock);
-               if (enable)
-                       rzfive_irqc_unmask_irq_interrupt(priv, hwirq);
-               else
-                       rzfive_irqc_mask_irq_interrupt(priv, hwirq);
-               raw_spin_unlock(&priv->lock);
-       }
+       guard(raw_spinlock)(&priv->lock);
+       if (enable)
+               rzfive_irqc_unmask_irq_interrupt(priv, hwirq);
+       else
+               rzfive_irqc_mask_irq_interrupt(priv, hwirq);
+}
+
+static void rzfive_tint_endisable(struct irq_data *d, bool enable)
+{
+       struct rzg2l_irqc_priv *priv = irq_data_to_priv(d);
+       unsigned int hwirq = irqd_to_hwirq(d);
+       unsigned int offset = hwirq - IRQC_TINT_START;
+       unsigned int tssr_offset = TSSR_OFFSET(offset);
+       unsigned int tssr_index = TSSR_INDEX(offset);
+       u32 reg;
+
+       guard(raw_spinlock)(&priv->lock);
+       if (enable)
+               rzfive_irqc_unmask_tint_interrupt(priv, hwirq);
+       else
+               rzfive_irqc_mask_tint_interrupt(priv, hwirq);
+       reg = readl_relaxed(priv->base + TSSR(tssr_index));
+       if (enable)
+               reg |= TIEN << TSSEL_SHIFT(tssr_offset);
+       else
+               reg &= ~(TIEN << TSSEL_SHIFT(tssr_offset));
+       writel_relaxed(reg, priv->base + TSSR(tssr_index));
 }
 
 static void rzfive_irqc_irq_disable(struct irq_data *d)
 {
        irq_chip_disable_parent(d);
-       rzfive_tint_irq_endisable(d, false);
+       rzfive_irq_endisable(d, false);
 }
 
 static void rzfive_irqc_irq_enable(struct irq_data *d)
 {
-       rzfive_tint_irq_endisable(d, true);
+       rzfive_irq_endisable(d, true);
+       irq_chip_enable_parent(d);
+}
+
+static void rzfive_irqc_tint_disable(struct irq_data *d)
+{
+       irq_chip_disable_parent(d);
+       rzfive_tint_endisable(d, false);
+}
+
+static void rzfive_irqc_tint_enable(struct irq_data *d)
+{
+       rzfive_tint_endisable(d, true);
        irq_chip_enable_parent(d);
 }
 
@@ -501,8 +514,8 @@ static const struct irq_chip rzfive_irqc_tint_chip = {
        .irq_eoi                = rzg2l_irqc_tint_eoi,
        .irq_mask               = rzfive_irqc_mask,
        .irq_unmask             = rzfive_irqc_unmask,
-       .irq_disable            = rzfive_irqc_irq_disable,
-       .irq_enable             = rzfive_irqc_irq_enable,
+       .irq_disable            = rzfive_irqc_tint_disable,
+       .irq_enable             = rzfive_irqc_tint_enable,
        .irq_get_irqchip_state  = irq_chip_get_parent_state,
        .irq_set_irqchip_state  = irq_chip_set_parent_state,
        .irq_retrigger          = irq_chip_retrigger_hierarchy,