]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
altivec.md (*altivec_lvxl_<mode>_internal): Output correct instruction.
authorBill Schmidt <wschmidt@linux.vnet.ibm.com>
Wed, 17 Feb 2016 16:23:55 +0000 (16:23 +0000)
committerWilliam Schmidt <wschmidt@gcc.gnu.org>
Wed, 17 Feb 2016 16:23:55 +0000 (16:23 +0000)
[gcc]

2016-02-17  Bill Schmidt  <wschmidt@linux.vnet.ibm.com>

* config/rs6000/altivec.md (*altivec_lvxl_<mode>_internal): Output
correct instruction.

[gcc/testsuite]

2012-02-17  Bill Schmidt  <wschmidt@linux.vnet.ibm.com>

* gcc.target/powerpc/vec-cg.c: New test.

From-SVN: r233499

gcc/ChangeLog
gcc/config/rs6000/altivec.md
gcc/testsuite/ChangeLog
gcc/testsuite/gcc.target/powerpc/vec-cg.c [new file with mode: 0644]

index 4646617cd57a28dedc830edd4fc7b401d707b1df..aa43b076c3925d9de9707528a1fb5fc8b74f6c47 100644 (file)
@@ -1,3 +1,8 @@
+2016-02-17  Bill Schmidt  <wschmidt@linux.vnet.ibm.com>
+
+       * config/rs6000/altivec.md (*altivec_lvxl_<mode>_internal): Output
+       correct instruction.
+
 2016-02-17  Richard Biener  <rguenther@suse.de>
 
        PR rtl-optimization/69609
index d1f6acff97767e43461ba0220fd420a1f36d46ee..9c3084dcb8ba4f7c9456a2858040220bf93bb9ad 100644 (file)
          (match_operand:VM2 1 "memory_operand" "Z"))
      (unspec [(const_int 0)] UNSPEC_SET_VSCR)])]
   "TARGET_ALTIVEC"
-  "lvx %0,%y1"
+  "lvxl %0,%y1"
   [(set_attr "type" "vecload")])
 
 (define_expand "altivec_lvx_<mode>"
index dcc6864573992df7234b52c790d85a857d71d124..ce80cf7f04f01641b70e2d00e4b4e246ce2322e5 100644 (file)
@@ -1,3 +1,7 @@
+2012-02-17  Bill Schmidt  <wschmidt@linux.vnet.ibm.com>
+
+       * gcc.target/powerpc/vec-cg.c: New test.
+
 2016-02-17  Richard Biener  <rguenther@suse.de>
 
        PR testsuite/69586
diff --git a/gcc/testsuite/gcc.target/powerpc/vec-cg.c b/gcc/testsuite/gcc.target/powerpc/vec-cg.c
new file mode 100644 (file)
index 0000000..c31d217
--- /dev/null
@@ -0,0 +1,22 @@
+/* Test code generation of vector built-ins.  We don't have this for
+   most of ours today.  As new built-ins are added, please add to this
+   test case.  Update as necessary to add VSX, P8-vector, P9-vector,
+   etc. */
+
+/* { dg-do compile { target powerpc*-*-* } } */
+/* { dg-require-effective-target powerpc_altivec_ok } */
+/* { dg-options "-maltivec -O0" } */
+
+#include <altivec.h>
+
+static vector signed int i, *pi;
+static int int1;
+
+void
+b()
+{
+  i = __builtin_altivec_lvxl (int1, pi);
+  i = vec_lvxl (int1, pi);
+}
+
+/* { dg-final { scan-assembler-times "lvxl" 2 } } */