]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
drm/i915: pass dev_priv explicitly to PIPE_FLIPCOUNT_G4X
authorJani Nikula <jani.nikula@intel.com>
Tue, 4 Jun 2024 15:25:48 +0000 (18:25 +0300)
committerJani Nikula <jani.nikula@intel.com>
Fri, 7 Jun 2024 08:28:48 +0000 (11:28 +0300)
Avoid the implicit dev_priv local variable use, and pass dev_priv
explicitly to the PIPE_FLIPCOUNT_G4X register macro.

Reviewed-by: Rodrigo Vivi <rodrigo.vivi@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/c53a6f5cd97976f43fbae442034074d2ea9aac42.1717514638.git.jani.nikula@intel.com
Signed-off-by: Jani Nikula <jani.nikula@intel.com>
drivers/gpu/drm/i915/gvt/cmd_parser.c
drivers/gpu/drm/i915/gvt/handlers.c
drivers/gpu/drm/i915/i915_reg.h
drivers/gpu/drm/i915/intel_gvt_mmio_table.c

index 9cdb53015d1644b03145ac84294461f02154b47d..2f4c9c66b40b283eefbef60aed2e94c30f02025d 100644 (file)
@@ -1437,7 +1437,7 @@ static int gen8_update_plane_mmio_from_mi_display_flip(
        }
 
        if (info->plane == PLANE_PRIMARY)
-               vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(info->pipe))++;
+               vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(dev_priv, info->pipe))++;
 
        if (info->async_flip)
                intel_vgpu_trigger_virtual_event(vgpu, info->event);
index 31ed96be91f3ed1815d025126517834b03cb5f61..bffbefe5fd31ed5824bca9a8a5ddf9cb241323ac 100644 (file)
@@ -1020,7 +1020,7 @@ static int pri_surf_mmio_write(struct intel_vgpu *vgpu, unsigned int offset,
        write_vreg(vgpu, offset, p_data, bytes);
        vgpu_vreg_t(vgpu, DSPSURFLIVE(dev_priv, pipe)) = vgpu_vreg(vgpu, offset);
 
-       vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(pipe))++;
+       vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(dev_priv, pipe))++;
 
        if (vgpu_vreg_t(vgpu, DSPCNTR(dev_priv, pipe)) & PLANE_CTL_ASYNC_FLIP)
                intel_vgpu_trigger_virtual_event(vgpu, event);
@@ -1062,7 +1062,7 @@ static int reg50080_mmio_write(struct intel_vgpu *vgpu,
        write_vreg(vgpu, offset, p_data, bytes);
        if (plane == PLANE_PRIMARY) {
                vgpu_vreg_t(vgpu, DSPSURFLIVE(dev_priv, pipe)) = vgpu_vreg(vgpu, offset);
-               vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(pipe))++;
+               vgpu_vreg_t(vgpu, PIPE_FLIPCOUNT_G4X(dev_priv, pipe))++;
        } else {
                vgpu_vreg_t(vgpu, SPRSURFLIVE(pipe)) = vgpu_vreg(vgpu, offset);
        }
index 0ab8df446ea96fe890e7d176063bcbd6d0b2aaf7..064d14d1e8bb241a39de76cab3c8fd8310a02df9 100644 (file)
 #define _PIPEA_FRMCOUNT_G4X    0x70040
 #define _PIPEA_FLIPCOUNT_G4X   0x70044
 #define PIPE_FRMCOUNT_G4X(dev_priv, pipe) _MMIO_PIPE2(dev_priv, pipe, _PIPEA_FRMCOUNT_G4X)
-#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(dev_priv, pipe, _PIPEA_FLIPCOUNT_G4X)
+#define PIPE_FLIPCOUNT_G4X(dev_priv, pipe) _MMIO_PIPE2(dev_priv, pipe, _PIPEA_FLIPCOUNT_G4X)
 
 /* CHV pipe B blender */
 #define _CHV_BLEND_A           0x60a00
index 2e027f3ee750e20b2cb38935e39a845d0ba2f598..ba3f734ced0b1c75eabf35faba8c819e796987a8 100644 (file)
@@ -138,10 +138,10 @@ static int iterate_generic_mmio(struct intel_gvt_mmio_table_iter *iter)
        MMIO_D(PIPESTAT(dev_priv, PIPE_B));
        MMIO_D(PIPESTAT(dev_priv, PIPE_C));
        MMIO_D(PIPESTAT(dev_priv, _PIPE_EDP));
-       MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_A));
-       MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_B));
-       MMIO_D(PIPE_FLIPCOUNT_G4X(PIPE_C));
-       MMIO_D(PIPE_FLIPCOUNT_G4X(_PIPE_EDP));
+       MMIO_D(PIPE_FLIPCOUNT_G4X(dev_priv, PIPE_A));
+       MMIO_D(PIPE_FLIPCOUNT_G4X(dev_priv, PIPE_B));
+       MMIO_D(PIPE_FLIPCOUNT_G4X(dev_priv, PIPE_C));
+       MMIO_D(PIPE_FLIPCOUNT_G4X(dev_priv, _PIPE_EDP));
        MMIO_D(PIPE_FRMCOUNT_G4X(dev_priv, PIPE_A));
        MMIO_D(PIPE_FRMCOUNT_G4X(dev_priv, PIPE_B));
        MMIO_D(PIPE_FRMCOUNT_G4X(dev_priv, PIPE_C));