]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
pinctrl: tegra: Set SFIO mode to Mux Register
authorPrathamesh Shete <pshete@nvidia.com>
Thu, 6 Mar 2025 05:05:42 +0000 (10:35 +0530)
committerGreg Kroah-Hartman <gregkh@linuxfoundation.org>
Thu, 10 Apr 2025 12:37:31 +0000 (14:37 +0200)
[ Upstream commit 17013f0acb322e5052ff9b9d0fab0ab5a4bfd828 ]

Tegra devices have an 'sfsel' bit field that determines whether a pin
operates in SFIO (Special Function I/O) or GPIO mode. Currently,
tegra_pinctrl_gpio_disable_free() sets this bit when releasing a GPIO.

However, tegra_pinctrl_set_mux() can be called independently in certain
code paths where gpio_disable_free() is not invoked. In such cases, failing
to set the SFIO mode could lead to incorrect pin configurations, resulting
in functional issues for peripherals relying on SFIO.

This patch ensures that whenever set_mux() is called, the SFIO mode is
correctly set in the Mux Register if the 'sfsel' bit is present. This
prevents situations where the pin remains in GPIO mode despite being
configured for SFIO use.

Fixes: 971dac7123c7 ("pinctrl: add a driver for NVIDIA Tegra")
Signed-off-by: Prathamesh Shete <pshete@nvidia.com>
Link: https://lore.kernel.org/20250306050542.16335-1-pshete@nvidia.com
Signed-off-by: Linus Walleij <linus.walleij@linaro.org>
Signed-off-by: Sasha Levin <sashal@kernel.org>
drivers/pinctrl/tegra/pinctrl-tegra.c

index 734c71ef005b8c4302189185025bffcd750732b4..7c12a3470642c31bf9b0753d54f54473d3eff1cf 100644 (file)
@@ -272,6 +272,9 @@ static int tegra_pinctrl_set_mux(struct pinctrl_dev *pctldev,
        val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
        val &= ~(0x3 << g->mux_bit);
        val |= i << g->mux_bit;
+       /* Set the SFIO/GPIO selection to SFIO when under pinmux control*/
+       if (pmx->soc->sfsel_in_mux)
+               val |= (1 << g->sfsel_bit);
        pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
 
        return 0;