]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
arm64: dts: qcom: sm6350: Fix GPU frequencies missing on some speedbins
authorLuca Weiss <luca.weiss@fairphone.com>
Wed, 2 Oct 2024 12:58:06 +0000 (14:58 +0200)
committerBjorn Andersson <andersson@kernel.org>
Sun, 6 Oct 2024 03:24:02 +0000 (22:24 -0500)
Make sure the GPU frequencies are marked as supported for the respective
speedbins according to downstream msm-4.19 kernel:

* 850 MHz: Speedbins 0 + 180
* 800 MHz: Speedbins 0 + 180 + 169
* 650 MHz: Speedbins 0 + 180 + 169 + 138
* 565 MHz: Speedbins 0 + 180 + 169 + 138 + 120
* 430 MHz: Speedbins 0 + 180 + 169 + 138 + 120
* 355 MHz: Speedbins 0 + 180 + 169 + 138 + 120
* 253 MHz: Speedbins 0 + 180 + 169 + 138 + 120

Fixes: bd9b76750280 ("arm64: dts: qcom: sm6350: Add GPU nodes")
Signed-off-by: Luca Weiss <luca.weiss@fairphone.com>
Link: https://lore.kernel.org/r/20241002-sm6350-gpu-speedbin-fix-v1-1-8a5d90c5097d@fairphone.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
arch/arm64/boot/dts/qcom/sm6350.dtsi

index 54cfe99006613f8ccc5bf6d83bcb4bf8e72f3cfe..17d03045ff33e89e38c7bb65e0386df4c7223d25 100644 (file)
                                opp-850000000 {
                                        opp-hz = /bits/ 64 <850000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_TURBO_L1>;
-                                       opp-supported-hw = <0x02>;
+                                       opp-supported-hw = <0x03>;
                                };
 
                                opp-800000000 {
                                        opp-hz = /bits/ 64 <800000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_TURBO>;
-                                       opp-supported-hw = <0x04>;
+                                       opp-supported-hw = <0x07>;
                                };
 
                                opp-650000000 {
                                        opp-hz = /bits/ 64 <650000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_NOM_L1>;
-                                       opp-supported-hw = <0x08>;
+                                       opp-supported-hw = <0x0f>;
                                };
 
                                opp-565000000 {
                                        opp-hz = /bits/ 64 <565000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_NOM>;
-                                       opp-supported-hw = <0x10>;
+                                       opp-supported-hw = <0x1f>;
                                };
 
                                opp-430000000 {
                                        opp-hz = /bits/ 64 <430000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_SVS_L1>;
-                                       opp-supported-hw = <0xff>;
+                                       opp-supported-hw = <0x1f>;
                                };
 
                                opp-355000000 {
                                        opp-hz = /bits/ 64 <355000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_SVS>;
-                                       opp-supported-hw = <0xff>;
+                                       opp-supported-hw = <0x1f>;
                                };
 
                                opp-253000000 {
                                        opp-hz = /bits/ 64 <253000000>;
                                        opp-level = <RPMH_REGULATOR_LEVEL_LOW_SVS>;
-                                       opp-supported-hw = <0xff>;
+                                       opp-supported-hw = <0x1f>;
                                };
                        };
                };