]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
RISC-V: Support rounding mode for VFMSAC/VFMSUB autovec
authorPan Li <pan2.li@intel.com>
Thu, 24 Aug 2023 06:49:14 +0000 (14:49 +0800)
committerPan Li <pan2.li@intel.com>
Thu, 31 Aug 2023 13:26:00 +0000 (21:26 +0800)
There will be a case like below for intrinsic and autovec combination.

vfadd RTZ   <- intrinisc static rounding
vfmsub      <- autovec/autovec-opt

The autovec generated vfmsub should take DYN mode, and the
frm must be restored before the vfmsub insn. This patch
would like to fix this issue by:

* Add the frm operand to the autovec/autovec-opt pattern.
* Set the frm_mode attr to DYN.

Thus, the frm flow when combine autovec and intrinsic should be.

+------------
| frrm  a5
| ...
| fsrmi 4
| vfadd       <- intrinsic static rounding.
| ...
| fsrm  a5
| vfmsub      <- autovec/autovec-opt
| ...
+------------

Signed-off-by: Pan Li <pan2.li@intel.com>
gcc/ChangeLog:

* config/riscv/autovec-opt.md: Add FRM_REGNUM to vfmsac/vfmsub
* config/riscv/autovec.md: Ditto.

gcc/testsuite/ChangeLog:

* gcc.target/riscv/rvv/base/float-point-frm-autovec-2.c: New test.

gcc/config/riscv/autovec-opt.md
gcc/config/riscv/autovec.md
gcc/testsuite/gcc.target/riscv/rvv/base/float-point-frm-autovec-2.c [new file with mode: 0644]

index ccf14f3ea45b6fda0378e9b80684d2f8ec1d89f3..81cf0fd249490b14e3cd972aa37aec0d0f2fca52 100644 (file)
 ;; vect__13.182_33 = .FMS (vect__11.180_35, vect__8.176_40, vect__4.172_45);
 (define_insn_and_split "*double_widen_fms<mode>"
   [(set (match_operand:VWEXTF 0 "register_operand")
-       (fma:VWEXTF
-         (float_extend:VWEXTF
-           (match_operand:<V_DOUBLE_TRUNC> 2 "register_operand"))
-         (float_extend:VWEXTF
-           (match_operand:<V_DOUBLE_TRUNC> 3 "register_operand"))
-         (neg:VWEXTF
-           (match_operand:VWEXTF 1 "register_operand"))))]
+       (unspec:VWEXTF
+         [(fma:VWEXTF
+           (float_extend:VWEXTF
+             (match_operand:<V_DOUBLE_TRUNC> 2 "register_operand"))
+           (float_extend:VWEXTF
+             (match_operand:<V_DOUBLE_TRUNC> 3 "register_operand"))
+           (neg:VWEXTF
+             (match_operand:VWEXTF 1 "register_operand")))
+          (reg:SI FRM_REGNUM)] UNSPEC_VFFMA))]
   "TARGET_VECTOR && can_create_pseudo_p ()"
   "#"
   "&& 1"
     DONE;
   }
   [(set_attr "type" "vfwmuladd")
-   (set_attr "mode" "<V_DOUBLE_TRUNC>")])
+   (set_attr "mode" "<V_DOUBLE_TRUNC>")
+   (set (attr "frm_mode") (symbol_ref "riscv_vector::FRM_DYN"))])
 
 ;; This helps to match ext + fms.
 (define_insn_and_split "*single_widen_fms<mode>"
   [(set (match_operand:VWEXTF 0 "register_operand")
-       (fma:VWEXTF
-         (float_extend:VWEXTF
-           (match_operand:<V_DOUBLE_TRUNC> 2 "register_operand"))
-         (match_operand:VWEXTF 3 "register_operand")
-         (neg:VWEXTF
-           (match_operand:VWEXTF 1 "register_operand"))))]
+       (unspec:VWEXTF
+         [(fma:VWEXTF
+           (float_extend:VWEXTF
+             (match_operand:<V_DOUBLE_TRUNC> 2 "register_operand"))
+           (match_operand:VWEXTF 3 "register_operand")
+           (neg:VWEXTF
+             (match_operand:VWEXTF 1 "register_operand")))
+          (reg:SI FRM_REGNUM)] UNSPEC_VFFMA))]
   "TARGET_VECTOR && can_create_pseudo_p ()"
   "#"
   "&& 1"
     DONE;
   }
   [(set_attr "type" "vfwmuladd")
-   (set_attr "mode" "<V_DOUBLE_TRUNC>")])
+   (set_attr "mode" "<V_DOUBLE_TRUNC>")
+   (set (attr "frm_mode") (symbol_ref "riscv_vector::FRM_DYN"))])
 
 ;; -------------------------------------------------------------------------
 ;; ---- [FP] VFWNMACC
index 3dded43a42f5a8bc74ef2954368c569baadbd938..f7ea4465c3618be7618e6a4aa0e1e3af210a17ca 100644 (file)
     DONE;
   }
   [(set_attr "type" "vfmuladd")
-   (set_attr "mode" "<VF:MODE>")])
+   (set_attr "mode" "<VF:MODE>")
+   (set (attr "frm_mode") (symbol_ref "riscv_vector::FRM_DYN"))])
 
 ;; -------------------------------------------------------------------------
 ;; ---- [FP] VFMSAC and VFMSUB
 (define_expand "fms<mode>4"
   [(parallel
     [(set (match_operand:VF 0 "register_operand")
-         (fma:VF
-           (match_operand:VF 1 "register_operand")
-           (match_operand:VF 2 "register_operand")
-           (neg:VF
-             (match_operand:VF 3 "register_operand"))))
+         (unspec:VF
+           [(fma:VF
+             (match_operand:VF 1 "register_operand")
+             (match_operand:VF 2 "register_operand")
+             (neg:VF
+               (match_operand:VF 3 "register_operand")))
+            (reg:SI FRM_REGNUM)] UNSPEC_VFFMA))
      (clobber (match_dup 4))])]
   "TARGET_VECTOR"
   {
     operands[4] = gen_reg_rtx (Pmode);
-  })
+  }
+  [(set (attr "frm_mode") (symbol_ref "riscv_vector::FRM_DYN"))])
 
 (define_insn_and_split "*fms<VF:mode><P:mode>"
   [(set (match_operand:VF 0 "register_operand"     "=vr, vr, ?&vr")
-       (fma:VF
-         (match_operand:VF 1 "register_operand"   " %0, vr,   vr")
-         (match_operand:VF 2 "register_operand"   " vr, vr,   vr")
-         (neg:VF
-           (match_operand:VF 3 "register_operand" " vr,  0,   vr"))))
+       (unspec:VF
+         [(fma:VF
+           (match_operand:VF 1 "register_operand"   " %0, vr,   vr")
+           (match_operand:VF 2 "register_operand"   " vr, vr,   vr")
+           (neg:VF
+             (match_operand:VF 3 "register_operand" " vr,  0,   vr")))
+          (reg:SI FRM_REGNUM)] UNSPEC_VFFMA))
    (clobber (match_operand:P 4 "register_operand" "=r,r,r"))]
   "TARGET_VECTOR"
   "#"
diff --git a/gcc/testsuite/gcc.target/riscv/rvv/base/float-point-frm-autovec-2.c b/gcc/testsuite/gcc.target/riscv/rvv/base/float-point-frm-autovec-2.c
new file mode 100644 (file)
index 0000000..77d0f5e
--- /dev/null
@@ -0,0 +1,88 @@
+/* { dg-do compile } */
+/* { dg-options "-march=rv64gcv --param=riscv-autovec-preference=fixed-vlmax -ffast-math -mabi=lp64 -O3 -Wno-psabi" } */
+/* { dg-final { check-function-bodies "**" "" } } */
+
+#include "riscv_vector.h"
+
+/*
+**test_1:
+**     ...
+**     frrm\t[axt][0-9]+
+**     ...
+**     fsrmi\t1
+**     ...
+**     vfadd\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrm\t[axt][0-9]+
+**     ...
+**     vfmsub\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     ret
+*/
+void
+test_1 (vfloat32m1_t op1, vfloat32m1_t op2, vfloat32m1_t *op_out, size_t vl,
+       double *in1, double *in2, double *out)
+{
+  *op_out = __riscv_vfadd_vv_f32m1_rm (op1, op2, 1, vl);
+
+  for (int i = 0; i < vl; ++i)
+    out[i] = in1[i] * in2[i] - out[i];
+}
+
+/*
+**test_2:
+**     ...
+**     frrm\t[axt][0-9]+
+**     ...
+**     fsrmi\t1
+**     ...
+**     vfadd\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrm\t[axt][0-9]+
+**     ...
+**     vfmsub\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrmi\t4
+**     ...
+**     vfadd\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrm\t[axt][0-9]+
+**     ...
+**     ret
+*/
+void
+test_2 (vfloat32m1_t op1, vfloat32m1_t op2, vfloat32m1_t *op_out, size_t vl,
+       double *in1, double *in2, double *out)
+{
+  op2 = __riscv_vfadd_vv_f32m1_rm (op1, op2, 1, vl);
+
+  for (int i = 0; i < vl; ++i)
+    out[i] = out[i] * in1[i] - in2[i];
+
+  *op_out = __riscv_vfadd_vv_f32m1_rm (op1, op2, 4, vl);
+}
+
+/*
+**test_3:
+**     ...
+**     frrm\t[axt][0-9]+
+**     ...
+**     vfmsub\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrmi\t4
+**     ...
+**     vfadd\.vv\tv[0-9]+,v[0-9]+,v[0-9]+
+**     ...
+**     fsrm\t[axt][0-9]+
+**     ...
+**     ret
+*/
+void
+test_3 (vfloat32m1_t op1, vfloat32m1_t op2, vfloat32m1_t *op_out, size_t vl,
+       double *in1, double *in2, double *in3, double *out)
+{
+  for (int i = 0; i < vl; ++i)
+    out[i] = in2[i] * out[i] - in1[i];
+
+  *op_out = __riscv_vfadd_vv_f32m1_rm (op1, op2, 4, vl);
+}