]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
RISC-V: Use FRM_DYN when add the rounding mode operand
authorPan Li <pan2.li@intel.com>
Tue, 4 Jul 2023 12:26:11 +0000 (20:26 +0800)
committerPan Li <pan2.li@intel.com>
Wed, 5 Jul 2023 14:26:37 +0000 (22:26 +0800)
This patch would like to take FRM_DYN const rtx as the rounding mode
operand according to the RVV spec, which takes the dyn as the only
rounding mode for floating-point.

Signed-off-by: Pan Li <pan2.li@intel.com>
gcc/ChangeLog:

* config/riscv/riscv-vector-builtins.cc
(function_expander::use_exact_insn): Use FRM_DYN instead of const0.
Signed-off-by: Pan Li <pan2.li@intel.com>
gcc/config/riscv/riscv-vector-builtins.cc

index 648c765a5d173749e84e93b8a931769a7115dae3..3a53b56effa6115fe2f4d5158fc9ff3fb7133a90 100644 (file)
@@ -3569,11 +3569,10 @@ function_expander::use_exact_insn (insn_code icode)
   if (base->has_rounding_mode_operand_p ())
     add_input_operand (call_expr_nargs (exp) - 2);
 
-  /* TODO: Currently, we don't support intrinsic that is modeling rounding mode.
-     We add default rounding mode for the intrinsics that didn't model rounding
-     mode yet.  */
+  /* The RVV floating-point only support dynamic rounding mode in the
+     FRM register.  */
   if (opno != insn_data[icode].n_generator_args)
-    add_input_operand (Pmode, const0_rtx);
+    add_input_operand (Pmode, gen_int_mode (riscv_vector::FRM_DYN, Pmode));
 
   return generate_insn (icode);
 }