]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
arm64: dts: qcom: sa8775p: Add CPU OPP tables to scale DDR/L3
authorJagadeesh Kona <quic_jkona@quicinc.com>
Tue, 15 Apr 2025 09:53:43 +0000 (09:53 +0000)
committerBjorn Andersson <andersson@kernel.org>
Wed, 18 Jun 2025 02:59:42 +0000 (21:59 -0500)
Add OPP tables required to scale DDR and L3 per freq-domain
on SA8775P platform.

If a single OPP table is used for both CPU domains, then
_allocate_opp_table() won't be invoked for CPU4 but instead
CPU4 will be added as device under the CPU0 OPP table. Due
to this, dev_pm_opp_of_find_icc_paths() won't be invoked for
CPU4 device and hence CPU4 won't be able to independently scale
it's interconnects. Both CPU0 and CPU4 devices will scale the
same ICC path which can lead to one device overwriting the BW
vote placed by other device. Hence CPU0 and CPU4 require separate
OPP tables to allow independent scaling of DDR and L3 frequencies
for each CPU domain, with the final DDR and L3 frequencies being
an aggregate of both.

Co-developed-by: Shivnandan Kumar <quic_kshivnan@quicinc.com>
Signed-off-by: Shivnandan Kumar <quic_kshivnan@quicinc.com>
Signed-off-by: Raviteja Laggyshetty <quic_rlaggysh@quicinc.com>
Signed-off-by: Jagadeesh Kona <quic_jkona@quicinc.com>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>
Link: https://lore.kernel.org/r/20250415095343.32125-8-quic_rlaggysh@quicinc.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
arch/arm64/boot/dts/qcom/sa8775p.dtsi

index 35f9966da17fb2ba0d9a21d077b54c85c0d2858e..ae7c6c88f3502d140298ec8b1b290d1ba2109083 100644 (file)
                        next-level-cache = <&l2_0>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu0_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl0 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl0 SLAVE_EPSS_L3_SHARED>;
                        l2_0: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_1>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu0_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl0 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl0 SLAVE_EPSS_L3_SHARED>;
                        l2_1: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_2>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu0_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl0 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl0 SLAVE_EPSS_L3_SHARED>;
                        l2_2: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_3>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu0_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl0 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl0 SLAVE_EPSS_L3_SHARED>;
                        l2_3: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_4>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu4_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl1 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl1 SLAVE_EPSS_L3_SHARED>;
                        l2_4: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_5>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu4_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl1 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl1 SLAVE_EPSS_L3_SHARED>;
                        l2_5: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_6>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu4_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl1 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl1 SLAVE_EPSS_L3_SHARED>;
                        l2_6: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                        next-level-cache = <&l2_7>;
                        capacity-dmips-mhz = <1024>;
                        dynamic-power-coefficient = <100>;
+                       operating-points-v2 = <&cpu4_opp_table>;
+                       interconnects = <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ACTIVE_ONLY
+                                        &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ACTIVE_ONLY>,
+                                       <&epss_l3_cl1 MASTER_EPSS_L3_APPS
+                                        &epss_l3_cl1 SLAVE_EPSS_L3_SHARED>;
                        l2_7: l2-cache {
                                compatible = "cache";
                                cache-level = <2>;
                };
        };
 
+       cpu0_opp_table: opp-table-cpu0 {
+               compatible = "operating-points-v2";
+               opp-shared;
+
+               opp-1267200000 {
+                       opp-hz = /bits/ 64 <1267200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1363200000 {
+                       opp-hz = /bits/ 64 <1363200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1459200000 {
+                       opp-hz = /bits/ 64 <1459200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1536000000 {
+                       opp-hz = /bits/ 64 <1536000000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1632000000 {
+                       opp-hz = /bits/ 64 <1632000000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1708800000 {
+                       opp-hz = /bits/ 64 <1708800000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1785600000 {
+                       opp-hz = /bits/ 64 <1785600000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1862400000 {
+                       opp-hz = /bits/ 64 <1862400000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1939200000 {
+                       opp-hz = /bits/ 64 <1939200000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-2016000000 {
+                       opp-hz = /bits/ 64 <2016000000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-2112000000 {
+                       opp-hz = /bits/ 64 <2112000000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2188800000 {
+                       opp-hz = /bits/ 64 <2188800000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2265600000 {
+                       opp-hz = /bits/ 64 <2265600000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2361600000 {
+                       opp-hz = /bits/ 64 <2361600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1612800 * 32)>;
+               };
+
+               opp-2457600000 {
+                       opp-hz = /bits/ 64 <2457600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1612800 * 32)>;
+               };
+
+               opp-2553600000 {
+                       opp-hz = /bits/ 64 <2553600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1708800 * 32)>;
+               };
+       };
+
+       cpu4_opp_table: opp-table-cpu4 {
+               compatible = "operating-points-v2";
+               opp-shared;
+
+               opp-1267200000 {
+                       opp-hz = /bits/ 64 <1267200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1363200000 {
+                       opp-hz = /bits/ 64 <1363200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1459200000 {
+                       opp-hz = /bits/ 64 <1459200000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1536000000 {
+                       opp-hz = /bits/ 64 <1536000000>;
+                       opp-peak-kBps = <(1555200 * 4) (921600 * 32)>;
+               };
+
+               opp-1632000000 {
+                       opp-hz = /bits/ 64 <1632000000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1708800000 {
+                       opp-hz = /bits/ 64 <1708800000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1785600000 {
+                       opp-hz = /bits/ 64 <1785600000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1862400000 {
+                       opp-hz = /bits/ 64 <1862400000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-1939200000 {
+                       opp-hz = /bits/ 64 <1939200000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-2016000000 {
+                       opp-hz = /bits/ 64 <2016000000>;
+                       opp-peak-kBps = <(1708800 * 4) (1228800 * 32)>;
+               };
+
+               opp-2112000000 {
+                       opp-hz = /bits/ 64 <2112000000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2188800000 {
+                       opp-hz = /bits/ 64 <2188800000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2265600000 {
+                       opp-hz = /bits/ 64 <2265600000>;
+                       opp-peak-kBps = <(2092800 * 4) (1555200 * 32)>;
+               };
+
+               opp-2361600000 {
+                       opp-hz = /bits/ 64 <2361600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1612800 * 32)>;
+               };
+
+               opp-2457600000 {
+                       opp-hz = /bits/ 64 <2457600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1612800 * 32)>;
+               };
+
+               opp-2553600000 {
+                       opp-hz = /bits/ 64 <2553600000>;
+                       opp-peak-kBps = <(3196800 * 4) (1708800 * 32)>;
+               };
+       };
+
        dummy-sink {
                compatible = "arm,coresight-dummy-sink";