#size-cells = <1>;
interrupt-parent = <&gic>;
+ /*
+ * The CPUs clock is based on the 'ref' clock (output of OPPDIV divisor)
+ * with x1, x2 or x4 ratio between the CPUs clock frequency and this
+ * 'ref' clock frequency.
+ *
+ * The table below is built on the assumption that the 'ref' clock
+ * frequency is set to 500MHz which is its default value.
+ *
+ * The table should be overridden in the board device-tree file based
+ * on the 'ref' clock frequency if this frequency value is not the
+ * default one.
+ */
+ cpu_opp_table: opp-table-cpu {
+ compatible = "operating-points-v2";
+ opp-shared;
+
+ opp-125000000 {
+ opp-hz = /bits/ 64 <125000000>;
+ /* ~35 clocks cycles at 125mhz */
+ clock-latency-ns = <300>;
+ };
+
+ opp-250000000 {
+ opp-hz = /bits/ 64 <250000000>;
+ clock-latency-ns = <300>;
+ };
+
+ opp-500000000 {
+ opp-hz = /bits/ 64 <500000000>;
+ clock-latency-ns = <300>;
+ };
+ };
+
cpus {
#address-cells = <1>;
#size-cells = <0>;
compatible = "arm,cortex-a7";
reg = <0>;
clocks = <&sysctrl R9A06G032_CLK_A7MP>;
+ operating-points-v2 = <&cpu_opp_table>;
};
cpu@1 {
clocks = <&sysctrl R9A06G032_CLK_A7MP>;
enable-method = "renesas,r9a06g032-smp";
cpu-release-addr = <0 0x4000c204>;
+ operating-points-v2 = <&cpu_opp_table>;
};
};