]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
arm: Consistently use crypto_mode attribute in crypto patterns
authorRichard Earnshaw <rearnsha@arm.com>
Thu, 21 Oct 2021 11:19:32 +0000 (12:19 +0100)
committerRichard Earnshaw <rearnsha@arm.com>
Thu, 20 Jan 2022 11:14:43 +0000 (11:14 +0000)
A couple of patterns in the crypto support code were hard-coding the
mode rather than using the iterators.  While not incorrect, it was
slightly confusing, so adapt those patterns to the style of the rest
of the file.

Also fix some white space issues.

gcc/ChangeLog:

* config/arm/crypto.md (crypto_<CYRPTO_AES:crypto_pattern>): Use
<crypto_mode> rather than hard-coding the mode.
(crypto_<CRYPTO_AESMC:crypto_pattern>): Fix white space.
(crypto_<CRYPTO_AES:crypto_pattern>): Likewise.
(*aarch32_crypto_aese_fused): Likewise.
(*aarch32_crypto_aesd_fused): Likewise.
(crypto_<CRYPTO_BINARY:crypto_pattern>): Likewise.
(crypto_<CRYPTO_TERNARY:crypto_pattern>): Likewise.
(crypto_sha1h_lb): Likewise.
(crypto_vmullp64): Likewise.
(crypto_<CRYPTO_SELECTING:crypto_pattern>): Likewise.
(crypto_<CRYPTO_SELECTING:crypto_pattern>_lb): Likewise.

gcc/config/arm/crypto.md

index 6071ea17eacbc88e926d61b4c5ede0a44cf465ec..020dfba7dcfda838e40dd67e6fb6f6120a98c1ff 100644 (file)
@@ -22,7 +22,7 @@
 (define_insn "crypto_<CRYPTO_AESMC:crypto_pattern>"
   [(set (match_operand:<crypto_mode> 0 "register_operand" "=w")
        (unspec:<crypto_mode>
-               [(match_operand:<crypto_mode> 1 "register_operand" "w")]
+        [(match_operand:<crypto_mode> 1 "register_operand" "w")]
         CRYPTO_AESMC))]
   "TARGET_CRYPTO"
   "<crypto_pattern>.<crypto_size_sfx>\\t%q0, %q1"
 )
 
 (define_insn "crypto_<CRYPTO_AES:crypto_pattern>"
-  [(set (match_operand:V16QI 0 "register_operand" "=w")
-       (unspec:V16QI
-               [(xor:V16QI
-                    (match_operand:V16QI 1 "register_operand" "%0")
-                    (match_operand:V16QI 2 "register_operand" "w"))]
-       CRYPTO_AES))]
+  [(set (match_operand:<crypto_mode> 0 "register_operand" "=w")
+       (unspec:<crypto_mode>
+        [(xor:<crypto_mode>
+          (match_operand:<crypto_mode> 1 "register_operand" "%0")
+          (match_operand:<crypto_mode> 2 "register_operand" "w"))]
+        CRYPTO_AES))]
   "TARGET_CRYPTO"
   "<crypto_pattern>.<crypto_size_sfx>\\t%q0, %q2"
   [(set_attr "type" "<crypto_type>")]
 ;; When AESE/AESMC fusion is enabled we really want to keep the two together
 ;; and enforce the register dependency without scheduling or register
 ;; allocation messing up the order or introducing moves inbetween.
-;;  Mash the two together during combine.
+;; Mash the two together during combine.
 
 (define_insn "*aarch32_crypto_aese_fused"
   [(set (match_operand:V16QI 0 "register_operand" "=w")
        (unspec:V16QI
-               [(unspec:V16QI
-                   [(xor:V16QI
-                       (match_operand:V16QI 1 "register_operand" "%0")
-                       (match_operand:V16QI 2 "register_operand" "w"))]
-               UNSPEC_AESE)]
-       UNSPEC_AESMC))]
+        [(unspec:V16QI [(xor:V16QI
+                         (match_operand:V16QI 1 "register_operand" "%0")
+                         (match_operand:V16QI 2 "register_operand" "w"))]
+          UNSPEC_AESE)]
+        UNSPEC_AESMC))]
   "TARGET_CRYPTO
    && arm_fusion_enabled_p (tune_params::FUSE_AES_AESMC)"
   "aese.8\\t%q0, %q2\;aesmc.8\\t%q0, %q0"
 ;; When AESD/AESIMC fusion is enabled we really want to keep the two together
 ;; and enforce the register dependency without scheduling or register
 ;; allocation messing up the order or introducing moves inbetween.
-;;  Mash the two together during combine.
+;; Mash the two together during combine.
 
 (define_insn "*aarch32_crypto_aesd_fused"
   [(set (match_operand:V16QI 0 "register_operand" "=w")
        (unspec:V16QI
-               [(unspec:V16QI
-                   [(xor:V16QI
-                       (match_operand:V16QI 1 "register_operand" "%0")
-                       (match_operand:V16QI 2 "register_operand" "w"))]
-               UNSPEC_AESD)]
-       UNSPEC_AESIMC))]
+        [(unspec:V16QI [(xor:V16QI
+                         (match_operand:V16QI 1 "register_operand" "%0")
+                         (match_operand:V16QI 2 "register_operand" "w"))]
+          UNSPEC_AESD)]
+        UNSPEC_AESIMC))]
   "TARGET_CRYPTO
    && arm_fusion_enabled_p (tune_params::FUSE_AES_AESMC)"
   "aesd.8\\t%q0, %q2\;aesimc.8\\t%q0, %q0"
@@ -86,9 +84,9 @@
 (define_insn "crypto_<CRYPTO_BINARY:crypto_pattern>"
   [(set (match_operand:<crypto_mode> 0 "register_operand" "=w")
        (unspec:<crypto_mode>
-               [(match_operand:<crypto_mode> 1 "register_operand" "0")
-               (match_operand:<crypto_mode> 2 "register_operand" "w")]
-       CRYPTO_BINARY))]
+        [(match_operand:<crypto_mode> 1 "register_operand" "0")
+         (match_operand:<crypto_mode> 2 "register_operand" "w")]
+        CRYPTO_BINARY))]
   "TARGET_CRYPTO"
   "<crypto_pattern>.<crypto_size_sfx>\\t%q0, %q2"
   [(set_attr "type" "<crypto_type>")]
 
 (define_insn "crypto_<CRYPTO_TERNARY:crypto_pattern>"
   [(set (match_operand:<crypto_mode> 0 "register_operand" "=w")
-        (unspec:<crypto_mode> [(match_operand:<crypto_mode> 1 "register_operand" "0")
-                      (match_operand:<crypto_mode> 2 "register_operand" "w")
-                      (match_operand:<crypto_mode> 3 "register_operand" "w")]
-         CRYPTO_TERNARY))]
+       (unspec:<crypto_mode>
+        [(match_operand:<crypto_mode> 1 "register_operand" "0")
+         (match_operand:<crypto_mode> 2 "register_operand" "w")
+         (match_operand:<crypto_mode> 3 "register_operand" "w")]
+        CRYPTO_TERNARY))]
   "TARGET_CRYPTO"
   "<crypto_pattern>.<crypto_size_sfx>\\t%q0, %q2, %q3"
   [(set_attr "type" "<crypto_type>")]
 )
 
-/* The vec_select operation always selects index 0 from the lower V2SI subreg
-   of the V4SI, adjusted for endianness. Required due to neon_vget_lane and
-   neon_set_lane that change the element ordering in memory for big-endian.  */
+;; The vec_select operation always selects index 0 from the lower V2SI
+;; subreg of the V4SI, adjusted for endianness. Required due to
+;; neon_vget_lane and neon_set_lane that change the element ordering
+;; in memory for big-endian.
 
 (define_expand "crypto_sha1h"
   [(set (match_operand:V4SI 0 "register_operand")
 (define_insn "crypto_sha1h_lb"
   [(set (match_operand:V4SI 0 "register_operand" "=w")
        (unspec:V4SI
-         [(vec_select:SI
+        [(vec_select:SI
           (match_operand:V4SI 1 "register_operand" "w")
           (parallel [(match_operand:SI 2 "immediate_operand" "i")]))]
-       UNSPEC_SHA1H))]
+        UNSPEC_SHA1H))]
   "TARGET_CRYPTO && INTVAL (operands[2]) == NEON_ENDIAN_LANE_N (V2SImode, 0)"
   "sha1h.32\\t%q0, %q1"
   [(set_attr "type" "crypto_sha1_fast")]
 
 (define_insn "crypto_vmullp64"
   [(set (match_operand:TI 0 "register_operand" "=w")
-        (unspec:TI [(match_operand:DI 1 "register_operand" "w")
-                    (match_operand:DI 2 "register_operand" "w")]
-         UNSPEC_VMULLP64))]
+       (unspec:TI [(match_operand:DI 1 "register_operand" "w")
+                   (match_operand:DI 2 "register_operand" "w")]
+        UNSPEC_VMULLP64))]
   "TARGET_CRYPTO"
   "vmull.p64\\t%q0, %P1, %P2"
   [(set_attr "type" "crypto_pmull")]
 (define_expand "crypto_<CRYPTO_SELECTING:crypto_pattern>"
   [(set (match_operand:V4SI 0 "register_operand")
        (unspec:<crypto_mode>
-               [(match_operand:<crypto_mode> 1 "register_operand")
-                (match_operand:<crypto_mode> 2 "register_operand")
-                (match_operand:<crypto_mode> 3 "register_operand")]
-       CRYPTO_SELECTING))]
+        [(match_operand:<crypto_mode> 1 "register_operand")
+         (match_operand:<crypto_mode> 2 "register_operand")
+         (match_operand:<crypto_mode> 3 "register_operand")]
+        CRYPTO_SELECTING))]
   "TARGET_CRYPTO"
 {
   rtx op4 = GEN_INT (NEON_ENDIAN_LANE_N (V2SImode, 0));
 
 (define_insn "crypto_<CRYPTO_SELECTING:crypto_pattern>_lb"
   [(set (match_operand:V4SI 0 "register_operand" "=w")
-        (unspec:<crypto_mode>
-                     [(match_operand:<crypto_mode> 1 "register_operand" "0")
-                      (vec_select:SI
-                        (match_operand:<crypto_mode> 2 "register_operand" "w")
-                        (parallel [(match_operand:SI 4 "immediate_operand" "i")]))
-                      (match_operand:<crypto_mode> 3 "register_operand" "w")]
-         CRYPTO_SELECTING))]
+       (unspec:<crypto_mode>
+        [(match_operand:<crypto_mode> 1 "register_operand" "0")
+         (vec_select:SI
+          (match_operand:<crypto_mode> 2 "register_operand" "w")
+          (parallel [(match_operand:SI 4 "immediate_operand" "i")]))
+         (match_operand:<crypto_mode> 3 "register_operand" "w")]
+        CRYPTO_SELECTING))]
   "TARGET_CRYPTO && INTVAL (operands[4]) == NEON_ENDIAN_LANE_N (V2SImode, 0)"
   "<crypto_pattern>.<crypto_size_sfx>\\t%q0, %q2, %q3"
   [(set_attr "type" "<crypto_type>")]