]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
interconnect: qcom: add Kaanapali interconnect provider driver
authorRaviteja Laggyshetty <raviteja.laggyshetty@oss.qualcomm.com>
Fri, 31 Oct 2025 03:38:48 +0000 (03:38 +0000)
committerGeorgi Djakov <djakov@kernel.org>
Fri, 31 Oct 2025 14:04:08 +0000 (16:04 +0200)
Add driver for the Qualcomm interconnect buses found in Kaanapali
based platforms. The topology consists of several NoCs that are
controlled by a remote processor that collects the aggregated
bandwidth for each master-slave pairs.

Co-developed-by: Odelu Kukatla <odelu.kukatla@oss.qualcomm.com>
Signed-off-by: Odelu Kukatla <odelu.kukatla@oss.qualcomm.com>
Reviewed-by: Dmitry Baryshkov <dmitry.baryshkov@oss.qualcomm.com>
Signed-off-by: Raviteja Laggyshetty <raviteja.laggyshetty@oss.qualcomm.com>
Link: https://lore.kernel.org/r/20251031-knp-interconnect-v4-2-568bba2cb3e5@oss.qualcomm.com
Signed-off-by: Georgi Djakov <djakov@kernel.org>
drivers/interconnect/qcom/Kconfig
drivers/interconnect/qcom/Makefile
drivers/interconnect/qcom/kaanapali.c [new file with mode: 0644]

index 5b4bb9f1382b2fd3c14b6f1ea35c43ac9fddd803..bb1cb8a640c17be458fd0190f7773cf7fa280090 100644 (file)
@@ -17,6 +17,15 @@ config INTERCONNECT_QCOM_GLYMUR
          This is a driver for the Qualcomm Network-on-Chip on glymur-based
          platforms.
 
+config INTERCONNECT_QCOM_KAANAPALI
+       tristate "Qualcomm KAANAPALI interconnect driver"
+       depends on INTERCONNECT_QCOM_RPMH_POSSIBLE
+       select INTERCONNECT_QCOM_RPMH
+       select INTERCONNECT_QCOM_BCM_VOTER
+       help
+         This is a driver for the Qualcomm Network-on-Chip on kaanapali-based
+         platforms.
+
 config INTERCONNECT_QCOM_MSM8909
        tristate "Qualcomm MSM8909 interconnect driver"
        depends on INTERCONNECT_QCOM
index cf8cba73ee3e61839180d0c0a7c127dce848bdf2..6eedff043b412a4a73fe7524b0161da097bf3a4c 100644 (file)
@@ -5,6 +5,7 @@ obj-$(CONFIG_INTERCONNECT_QCOM) += interconnect_qcom.o
 interconnect_qcom-y                    := icc-common.o
 icc-bcm-voter-objs                     := bcm-voter.o
 qnoc-glymur-objs                       := glymur.o
+qnoc-kaanapali-objs                    := kaanapali.o
 qnoc-milos-objs                                := milos.o
 qnoc-msm8909-objs                      := msm8909.o
 qnoc-msm8916-objs                      := msm8916.o
@@ -48,6 +49,7 @@ icc-smd-rpm-objs                      := smd-rpm.o icc-rpm.o icc-rpm-clocks.o
 
 obj-$(CONFIG_INTERCONNECT_QCOM_BCM_VOTER) += icc-bcm-voter.o
 obj-$(CONFIG_INTERCONNECT_QCOM_GLYMUR) += qnoc-glymur.o
+obj-$(CONFIG_INTERCONNECT_QCOM_KAANAPALI) += qnoc-kaanapali.o
 obj-$(CONFIG_INTERCONNECT_QCOM_MILOS) += qnoc-milos.o
 obj-$(CONFIG_INTERCONNECT_QCOM_MSM8909) += qnoc-msm8909.o
 obj-$(CONFIG_INTERCONNECT_QCOM_MSM8916) += qnoc-msm8916.o
diff --git a/drivers/interconnect/qcom/kaanapali.c b/drivers/interconnect/qcom/kaanapali.c
new file mode 100644 (file)
index 0000000..c6b4902
--- /dev/null
@@ -0,0 +1,1868 @@
+// SPDX-License-Identifier: GPL-2.0-only
+/*
+ * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.
+ *
+ */
+
+#include <linux/device.h>
+#include <linux/interconnect.h>
+#include <linux/interconnect-provider.h>
+#include <linux/module.h>
+#include <linux/of_platform.h>
+#include <dt-bindings/interconnect/qcom,kaanapali-rpmh.h>
+
+#include "bcm-voter.h"
+#include "icc-rpmh.h"
+
+static struct qcom_icc_node qup0_core_slave = {
+       .name = "qup0_core_slave",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qup1_core_slave = {
+       .name = "qup1_core_slave",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qup2_core_slave = {
+       .name = "qup2_core_slave",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qup3_core_slave = {
+       .name = "qup3_core_slave",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qup4_core_slave = {
+       .name = "qup4_core_slave",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ahb2phy0 = {
+       .name = "qhs_ahb2phy0",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ahb2phy1 = {
+       .name = "qhs_ahb2phy1",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_camera_cfg = {
+       .name = "qhs_camera_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_clk_ctl = {
+       .name = "qhs_clk_ctl",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_crypto0_cfg = {
+       .name = "qhs_crypto0_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_display_cfg = {
+       .name = "qhs_display_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_eva_cfg = {
+       .name = "qhs_eva_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_gpuss_cfg = {
+       .name = "qhs_gpuss_cfg",
+       .channels = 1,
+       .buswidth = 8,
+};
+
+static struct qcom_icc_node qhs_i2c = {
+       .name = "qhs_i2c",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_i3c_ibi0_cfg = {
+       .name = "qhs_i3c_ibi0_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_i3c_ibi1_cfg = {
+       .name = "qhs_i3c_ibi1_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_imem_cfg = {
+       .name = "qhs_imem_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ipc_router = {
+       .name = "qhs_ipc_router",
+       .channels = 4,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_mss_cfg = {
+       .name = "qhs_mss_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_pcie_cfg = {
+       .name = "qhs_pcie_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_prng = {
+       .name = "qhs_prng",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qdss_cfg = {
+       .name = "qhs_qdss_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qspi = {
+       .name = "qhs_qspi",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qup1 = {
+       .name = "qhs_qup1",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qup2 = {
+       .name = "qhs_qup2",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qup3 = {
+       .name = "qhs_qup3",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_qup4 = {
+       .name = "qhs_qup4",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_sdc2 = {
+       .name = "qhs_sdc2",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_sdc4 = {
+       .name = "qhs_sdc4",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_spss_cfg = {
+       .name = "qhs_spss_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_tcsr = {
+       .name = "qhs_tcsr",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_tlmm = {
+       .name = "qhs_tlmm",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ufs_mem_cfg = {
+       .name = "qhs_ufs_mem_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_usb3 = {
+       .name = "qhs_usb3",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_venus_cfg = {
+       .name = "qhs_venus_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_vsense_ctrl_cfg = {
+       .name = "qhs_vsense_ctrl_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node xs_qdss_stm = {
+       .name = "xs_qdss_stm",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node xs_sys_tcu_cfg = {
+       .name = "xs_sys_tcu_cfg",
+       .channels = 1,
+       .buswidth = 8,
+};
+
+static struct qcom_icc_node qhs_aoss = {
+       .name = "qhs_aoss",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ipa = {
+       .name = "qhs_ipa",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_ipc_router_fence = {
+       .name = "qhs_ipc_router_fence",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_soccp = {
+       .name = "qhs_soccp",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qhs_tme_cfg = {
+       .name = "qhs_tme_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qns_apss = {
+       .name = "qns_apss",
+       .channels = 1,
+       .buswidth = 8,
+};
+
+static struct qcom_icc_node qss_ddrss_cfg = {
+       .name = "qss_ddrss_cfg",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qxs_boot_imem = {
+       .name = "qxs_boot_imem",
+       .channels = 1,
+       .buswidth = 16,
+};
+
+static struct qcom_icc_node qxs_imem = {
+       .name = "qxs_imem",
+       .channels = 1,
+       .buswidth = 8,
+};
+
+static struct qcom_icc_node xs_pcie = {
+       .name = "xs_pcie",
+       .channels = 1,
+       .buswidth = 16,
+};
+
+static struct qcom_icc_node ebi = {
+       .name = "ebi",
+       .channels = 4,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node srvc_mnoc = {
+       .name = "srvc_mnoc",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node srvc_pcie_aggre_noc = {
+       .name = "srvc_pcie_aggre_noc",
+       .channels = 1,
+       .buswidth = 4,
+};
+
+static struct qcom_icc_node qup0_core_master = {
+       .name = "qup0_core_master",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qup0_core_slave },
+};
+
+static struct qcom_icc_node qup1_core_master = {
+       .name = "qup1_core_master",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qup1_core_slave },
+};
+
+static struct qcom_icc_node qup2_core_master = {
+       .name = "qup2_core_master",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qup2_core_slave },
+};
+
+static struct qcom_icc_node qup3_core_master = {
+       .name = "qup3_core_master",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qup3_core_slave },
+};
+
+static struct qcom_icc_node qup4_core_master = {
+       .name = "qup4_core_master",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qup4_core_slave },
+};
+
+static struct qcom_icc_node qnm_gemnoc_pcie = {
+       .name = "qnm_gemnoc_pcie",
+       .channels = 1,
+       .buswidth = 8,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &xs_pcie },
+};
+
+static struct qcom_icc_node llcc_mc = {
+       .name = "llcc_mc",
+       .channels = 4,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &ebi },
+};
+
+static struct qcom_icc_node qsm_mnoc_cfg = {
+       .name = "qsm_mnoc_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &srvc_mnoc },
+};
+
+static struct qcom_icc_node qsm_pcie_anoc_cfg = {
+       .name = "qsm_pcie_anoc_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &srvc_pcie_aggre_noc },
+};
+
+static struct qcom_icc_node qss_mnoc_cfg = {
+       .name = "qss_mnoc_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qsm_mnoc_cfg },
+};
+
+static struct qcom_icc_node qss_pcie_anoc_cfg = {
+       .name = "qss_pcie_anoc_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qsm_pcie_anoc_cfg },
+};
+
+static struct qcom_icc_node qns_llcc = {
+       .name = "qns_llcc",
+       .channels = 4,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &llcc_mc },
+};
+
+static struct qcom_icc_node qns_pcie = {
+       .name = "qns_pcie",
+       .channels = 1,
+       .buswidth = 8,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_gemnoc_pcie },
+};
+
+static struct qcom_icc_node qsm_cfg = {
+       .name = "qsm_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 35,
+       .link_nodes = (struct qcom_icc_node *[]) { &qhs_ahb2phy0, &qhs_ahb2phy1,
+                     &qhs_camera_cfg, &qhs_clk_ctl,
+                     &qhs_crypto0_cfg, &qhs_display_cfg,
+                     &qhs_eva_cfg, &qhs_gpuss_cfg,
+                     &qhs_i2c, &qhs_i3c_ibi0_cfg,
+                     &qhs_i3c_ibi1_cfg, &qhs_imem_cfg,
+                     &qhs_ipc_router, &qhs_mss_cfg,
+                     &qhs_pcie_cfg, &qhs_prng,
+                     &qhs_qdss_cfg, &qhs_qspi,
+                     &qhs_qup1, &qhs_qup2,
+                     &qhs_qup3, &qhs_qup4,
+                     &qhs_sdc2, &qhs_sdc4,
+                     &qhs_spss_cfg, &qhs_tcsr,
+                     &qhs_tlmm, &qhs_ufs_mem_cfg,
+                     &qhs_usb3, &qhs_venus_cfg,
+                     &qhs_vsense_ctrl_cfg, &qss_mnoc_cfg,
+                     &qss_pcie_anoc_cfg, &xs_qdss_stm,
+                     &xs_sys_tcu_cfg },
+};
+
+static struct qcom_icc_node qnm_qpace = {
+       .name = "qnm_qpace",
+       .channels = 1,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x14e000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_llcc },
+};
+
+static struct qcom_icc_node xm_gic = {
+       .name = "xm_gic",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x145000 },
+               .prio = 4,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_llcc },
+};
+
+static struct qcom_icc_node qss_cfg = {
+       .name = "qss_cfg",
+       .channels = 1,
+       .buswidth = 4,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qsm_cfg },
+};
+
+static struct qcom_icc_node qnm_gemnoc_cnoc = {
+       .name = "qnm_gemnoc_cnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 10,
+       .link_nodes = (struct qcom_icc_node *[]) { &qhs_aoss, &qhs_ipa,
+                     &qhs_ipc_router_fence, &qhs_soccp,
+                     &qhs_tme_cfg, &qns_apss,
+                     &qss_cfg, &qss_ddrss_cfg,
+                     &qxs_boot_imem, &qxs_imem },
+};
+
+static struct qcom_icc_node qns_gem_noc_cnoc = {
+       .name = "qns_gem_noc_cnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_gemnoc_cnoc },
+};
+
+static struct qcom_icc_node alm_gpu_tcu = {
+       .name = "alm_gpu_tcu",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x13d000 },
+               .prio = 1,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 2,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc },
+};
+
+static struct qcom_icc_node alm_sys_tcu = {
+       .name = "alm_sys_tcu",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x13f000 },
+               .prio = 6,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 2,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc },
+};
+
+static struct qcom_icc_node chm_apps = {
+       .name = "chm_apps",
+       .channels = 4,
+       .buswidth = 32,
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_gpu = {
+       .name = "qnm_gpu",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x31000, 0xb1000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_lpass_gemnoc = {
+       .name = "qnm_lpass_gemnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x141000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_mdsp = {
+       .name = "qnm_mdsp",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_mnoc_hf = {
+       .name = "qnm_mnoc_hf",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x33000, 0xb3000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_mnoc_sf = {
+       .name = "qnm_mnoc_sf",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x35000, 0xb5000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_nsp_gemnoc = {
+       .name = "qnm_nsp_gemnoc",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x37000, 0xb7000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_pcie = {
+       .name = "qnm_pcie",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x143000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 2,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc },
+};
+
+static struct qcom_icc_node qnm_snoc_sf = {
+       .name = "qnm_snoc_sf",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x147000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qnm_wlan_q6 = {
+       .name = "qnm_wlan_q6",
+       .channels = 1,
+       .buswidth = 8,
+       .num_links = 3,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gem_noc_cnoc, &qns_llcc,
+                     &qns_pcie },
+};
+
+static struct qcom_icc_node qns_lpass_ag_noc_gemnoc = {
+       .name = "qns_lpass_ag_noc_gemnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_lpass_gemnoc },
+};
+
+static struct qcom_icc_node qns_mem_noc_hf = {
+       .name = "qns_mem_noc_hf",
+       .channels = 2,
+       .buswidth = 32,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_mnoc_hf },
+};
+
+static struct qcom_icc_node qns_mem_noc_sf = {
+       .name = "qns_mem_noc_sf",
+       .channels = 2,
+       .buswidth = 32,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_mnoc_sf },
+};
+
+static struct qcom_icc_node qns_nsp_gemnoc = {
+       .name = "qns_nsp_gemnoc",
+       .channels = 2,
+       .buswidth = 32,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_nsp_gemnoc },
+};
+
+static struct qcom_icc_node qns_pcie_gemnoc = {
+       .name = "qns_pcie_gemnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_pcie },
+};
+
+static struct qcom_icc_node qns_gemnoc_sf = {
+       .name = "qns_gemnoc_sf",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_snoc_sf },
+};
+
+static struct qcom_icc_node qnm_lpiaon_noc = {
+       .name = "qnm_lpiaon_noc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_lpass_ag_noc_gemnoc },
+};
+
+static struct qcom_icc_node qnm_camnoc_hf = {
+       .name = "qnm_camnoc_hf",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x2a000, 0x2b000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_hf },
+};
+
+static struct qcom_icc_node qnm_camnoc_nrt_icp_sf = {
+       .name = "qnm_camnoc_nrt_icp_sf",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x2c000 },
+               .prio = 4,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_camnoc_rt_cdm_sf = {
+       .name = "qnm_camnoc_rt_cdm_sf",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x38000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_camnoc_sf = {
+       .name = "qnm_camnoc_sf",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x2d000, 0x2e000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_mdp = {
+       .name = "qnm_mdp",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x2f000, 0x30000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_hf },
+};
+
+static struct qcom_icc_node qnm_mdss_dcp = {
+       .name = "qnm_mdss_dcp",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x39000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_vapss_hcp = {
+       .name = "qnm_vapss_hcp",
+       .channels = 1,
+       .buswidth = 32,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_video_cv_cpu = {
+       .name = "qnm_video_cv_cpu",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x34000 },
+               .prio = 4,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_video_eva = {
+       .name = "qnm_video_eva",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x35000, 0x36000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_video_mvp = {
+       .name = "qnm_video_mvp",
+       .channels = 2,
+       .buswidth = 32,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 2,
+               .port_offsets = { 0x32000, 0x33000 },
+               .prio = 0,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 0,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_video_v_cpu = {
+       .name = "qnm_video_v_cpu",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x37000 },
+               .prio = 4,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_node qnm_nsp = {
+       .name = "qnm_nsp",
+       .channels = 2,
+       .buswidth = 32,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_nsp_gemnoc },
+};
+
+static struct qcom_icc_node xm_pcie = {
+       .name = "xm_pcie",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0xb000 },
+               .prio = 3,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_pcie_gemnoc },
+};
+
+static struct qcom_icc_node qnm_aggre1_noc = {
+       .name = "qnm_aggre1_noc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gemnoc_sf },
+};
+
+static struct qcom_icc_node qnm_aggre2_noc = {
+       .name = "qnm_aggre2_noc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gemnoc_sf },
+};
+
+static struct qcom_icc_node qnm_apss_noc = {
+       .name = "qnm_apss_noc",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x1e000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gemnoc_sf },
+};
+
+static struct qcom_icc_node qnm_cnoc_data = {
+       .name = "qnm_cnoc_data",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x1f000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_gemnoc_sf },
+};
+
+static struct qcom_icc_node qns_a1noc_snoc = {
+       .name = "qns_a1noc_snoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_aggre1_noc },
+};
+
+static struct qcom_icc_node qns_a2noc_snoc = {
+       .name = "qns_a2noc_snoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_aggre2_noc },
+};
+
+static struct qcom_icc_node qns_lpass_aggnoc = {
+       .name = "qns_lpass_aggnoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_lpiaon_noc },
+};
+
+static struct qcom_icc_node qhm_qspi = {
+       .name = "qhm_qspi",
+       .channels = 1,
+       .buswidth = 4,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0xc000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node qxm_crypto = {
+       .name = "qxm_crypto",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x36000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node qxm_qup1 = {
+       .name = "qxm_qup1",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x11000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node xm_sdc4 = {
+       .name = "xm_sdc4",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0xe000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node xm_ufs_mem = {
+       .name = "xm_ufs_mem",
+       .channels = 1,
+       .buswidth = 16,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0xf000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node xm_usb3 = {
+       .name = "xm_usb3",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x10000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a1noc_snoc },
+};
+
+static struct qcom_icc_node qhm_qup2 = {
+       .name = "qhm_qup2",
+       .channels = 1,
+       .buswidth = 4,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x35000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qhm_qup3 = {
+       .name = "qhm_qup3",
+       .channels = 1,
+       .buswidth = 4,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x3c000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qhm_qup4 = {
+       .name = "qhm_qup4",
+       .channels = 1,
+       .buswidth = 4,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x3d000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qxm_ipa = {
+       .name = "qxm_ipa",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x37000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qxm_soccp = {
+       .name = "qxm_soccp",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x3b000 },
+               .prio = 2,
+               .urg_fwd = 1,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qxm_sp = {
+       .name = "qxm_sp",
+       .channels = 1,
+       .buswidth = 8,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node xm_qdss_etr_0 = {
+       .name = "xm_qdss_etr_0",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x38000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node xm_qdss_etr_1 = {
+       .name = "xm_qdss_etr_1",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x39000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node xm_sdc2 = {
+       .name = "xm_sdc2",
+       .channels = 1,
+       .buswidth = 8,
+       .qosbox = &(const struct qcom_icc_qosbox) {
+               .num_ports = 1,
+               .port_offsets = { 0x3a000 },
+               .prio = 2,
+               .urg_fwd = 0,
+               .prio_fwd_disable = 1,
+       },
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_a2noc_snoc },
+};
+
+static struct qcom_icc_node qnm_lpass_lpinoc = {
+       .name = "qnm_lpass_lpinoc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_lpass_aggnoc },
+};
+
+static struct qcom_icc_node qns_lpi_aon_noc = {
+       .name = "qns_lpi_aon_noc",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qnm_lpass_lpinoc },
+};
+
+static struct qcom_icc_node qnm_lpinoc_dsp_qns4m = {
+       .name = "qnm_lpinoc_dsp_qns4m",
+       .channels = 1,
+       .buswidth = 16,
+       .num_links = 1,
+       .link_nodes = (struct qcom_icc_node *[]) { &qns_lpi_aon_noc },
+};
+
+static struct qcom_icc_bcm bcm_acv = {
+       .name = "ACV",
+       .enable_mask = BIT(3),
+       .num_nodes = 1,
+       .nodes = { &ebi },
+};
+
+static struct qcom_icc_bcm bcm_ce0 = {
+       .name = "CE0",
+       .num_nodes = 1,
+       .nodes = { &qxm_crypto },
+};
+
+static struct qcom_icc_bcm bcm_cn0 = {
+       .name = "CN0",
+       .enable_mask = BIT(0),
+       .keepalive = true,
+       .num_nodes = 43,
+       .nodes = { &qsm_cfg, &qhs_ahb2phy0,
+                  &qhs_ahb2phy1, &qhs_camera_cfg,
+                  &qhs_clk_ctl, &qhs_crypto0_cfg,
+                  &qhs_eva_cfg, &qhs_gpuss_cfg,
+                  &qhs_i3c_ibi0_cfg, &qhs_i3c_ibi1_cfg,
+                  &qhs_imem_cfg, &qhs_ipc_router,
+                  &qhs_mss_cfg, &qhs_pcie_cfg,
+                  &qhs_prng, &qhs_qdss_cfg,
+                  &qhs_qspi, &qhs_sdc2,
+                  &qhs_sdc4, &qhs_spss_cfg,
+                  &qhs_tcsr, &qhs_tlmm,
+                  &qhs_ufs_mem_cfg, &qhs_usb3,
+                  &qhs_venus_cfg, &qhs_vsense_ctrl_cfg,
+                  &qss_mnoc_cfg, &qss_pcie_anoc_cfg,
+                  &xs_qdss_stm, &xs_sys_tcu_cfg,
+                  &qnm_gemnoc_cnoc, &qnm_gemnoc_pcie,
+                  &qhs_aoss, &qhs_ipa,
+                  &qhs_ipc_router_fence, &qhs_soccp,
+                  &qhs_tme_cfg, &qns_apss,
+                  &qss_cfg, &qss_ddrss_cfg,
+                  &qxs_boot_imem, &qxs_imem,
+                  &xs_pcie },
+};
+
+static struct qcom_icc_bcm bcm_cn1 = {
+       .name = "CN1",
+       .num_nodes = 6,
+       .nodes = { &qhs_display_cfg, &qhs_i2c,
+                  &qhs_qup1, &qhs_qup2,
+                  &qhs_qup3, &qhs_qup4 },
+};
+
+static struct qcom_icc_bcm bcm_co0 = {
+       .name = "CO0",
+       .enable_mask = BIT(0),
+       .num_nodes = 2,
+       .nodes = { &qnm_nsp, &qns_nsp_gemnoc },
+};
+
+static struct qcom_icc_bcm bcm_lp0 = {
+       .name = "LP0",
+       .num_nodes = 2,
+       .nodes = { &qnm_lpass_lpinoc, &qns_lpass_aggnoc },
+};
+
+static struct qcom_icc_bcm bcm_mc0 = {
+       .name = "MC0",
+       .keepalive = true,
+       .num_nodes = 1,
+       .nodes = { &ebi },
+};
+
+static struct qcom_icc_bcm bcm_mm0 = {
+       .name = "MM0",
+       .num_nodes = 1,
+       .nodes = { &qns_mem_noc_hf },
+};
+
+static struct qcom_icc_bcm bcm_mm1 = {
+       .name = "MM1",
+       .enable_mask = BIT(0),
+       .num_nodes = 9,
+       .nodes = { &qnm_camnoc_hf, &qnm_camnoc_nrt_icp_sf,
+                  &qnm_camnoc_rt_cdm_sf, &qnm_camnoc_sf,
+                  &qnm_vapss_hcp, &qnm_video_cv_cpu,
+                  &qnm_video_mvp, &qnm_video_v_cpu,
+                  &qns_mem_noc_sf },
+};
+
+static struct qcom_icc_bcm bcm_qpc0 = {
+       .name = "QPC0",
+       .num_nodes = 1,
+       .nodes = { &qnm_qpace },
+};
+
+static struct qcom_icc_bcm bcm_qup0 = {
+       .name = "QUP0",
+       .keepalive = true,
+       .vote_scale = 1,
+       .num_nodes = 1,
+       .nodes = { &qup0_core_slave },
+};
+
+static struct qcom_icc_bcm bcm_qup1 = {
+       .name = "QUP1",
+       .keepalive = true,
+       .vote_scale = 1,
+       .num_nodes = 1,
+       .nodes = { &qup1_core_slave },
+};
+
+static struct qcom_icc_bcm bcm_qup2 = {
+       .name = "QUP2",
+       .keepalive = true,
+       .vote_scale = 1,
+       .num_nodes = 1,
+       .nodes = { &qup2_core_slave },
+};
+
+static struct qcom_icc_bcm bcm_qup3 = {
+       .name = "QUP3",
+       .keepalive = true,
+       .vote_scale = 1,
+       .num_nodes = 1,
+       .nodes = { &qup3_core_slave },
+};
+
+static struct qcom_icc_bcm bcm_qup4 = {
+       .name = "QUP4",
+       .keepalive = true,
+       .vote_scale = 1,
+       .num_nodes = 1,
+       .nodes = { &qup4_core_slave },
+};
+
+static struct qcom_icc_bcm bcm_sh0 = {
+       .name = "SH0",
+       .keepalive = true,
+       .num_nodes = 1,
+       .nodes = { &qns_llcc },
+};
+
+static struct qcom_icc_bcm bcm_sh1 = {
+       .name = "SH1",
+       .enable_mask = BIT(0),
+       .num_nodes = 14,
+       .nodes = { &alm_gpu_tcu, &alm_sys_tcu,
+                  &chm_apps, &qnm_gpu,
+                  &qnm_mdsp, &qnm_mnoc_hf,
+                  &qnm_mnoc_sf, &qnm_nsp_gemnoc,
+                  &qnm_pcie, &qnm_snoc_sf,
+                  &qnm_wlan_q6, &xm_gic,
+                  &qns_gem_noc_cnoc, &qns_pcie },
+};
+
+static struct qcom_icc_bcm bcm_sn0 = {
+       .name = "SN0",
+       .keepalive = true,
+       .num_nodes = 1,
+       .nodes = { &qns_gemnoc_sf },
+};
+
+static struct qcom_icc_bcm bcm_sn2 = {
+       .name = "SN2",
+       .num_nodes = 1,
+       .nodes = { &qnm_aggre1_noc },
+};
+
+static struct qcom_icc_bcm bcm_sn3 = {
+       .name = "SN3",
+       .num_nodes = 1,
+       .nodes = { &qnm_aggre2_noc },
+};
+
+static struct qcom_icc_bcm bcm_sn4 = {
+       .name = "SN4",
+       .num_nodes = 1,
+       .nodes = { &qns_pcie_gemnoc },
+};
+
+static struct qcom_icc_bcm * const aggre_noc_bcms[] = {
+       &bcm_ce0,
+};
+
+static struct qcom_icc_node * const aggre_noc_nodes[] = {
+       [MASTER_QSPI_0] = &qhm_qspi,
+       [MASTER_CRYPTO] = &qxm_crypto,
+       [MASTER_QUP_1] = &qxm_qup1,
+       [MASTER_SDCC_4] = &xm_sdc4,
+       [MASTER_UFS_MEM] = &xm_ufs_mem,
+       [MASTER_USB3] = &xm_usb3,
+       [MASTER_QUP_2] = &qhm_qup2,
+       [MASTER_QUP_3] = &qhm_qup3,
+       [MASTER_QUP_4] = &qhm_qup4,
+       [MASTER_IPA] = &qxm_ipa,
+       [MASTER_SOCCP_PROC] = &qxm_soccp,
+       [MASTER_SP] = &qxm_sp,
+       [MASTER_QDSS_ETR] = &xm_qdss_etr_0,
+       [MASTER_QDSS_ETR_1] = &xm_qdss_etr_1,
+       [MASTER_SDCC_2] = &xm_sdc2,
+       [SLAVE_A1NOC_SNOC] = &qns_a1noc_snoc,
+       [SLAVE_A2NOC_SNOC] = &qns_a2noc_snoc,
+};
+
+static const struct regmap_config kaanapali_aggre_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x42400,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_aggre_noc = {
+       .config = &kaanapali_aggre_noc_regmap_config,
+       .nodes = aggre_noc_nodes,
+       .num_nodes = ARRAY_SIZE(aggre_noc_nodes),
+       .bcms = aggre_noc_bcms,
+       .num_bcms = ARRAY_SIZE(aggre_noc_bcms),
+       .qos_requires_clocks = true,
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const clk_virt_bcms[] = {
+       &bcm_qup0,
+       &bcm_qup1,
+       &bcm_qup2,
+       &bcm_qup3,
+       &bcm_qup4,
+};
+
+static struct qcom_icc_node * const clk_virt_nodes[] = {
+       [MASTER_QUP_CORE_0] = &qup0_core_master,
+       [MASTER_QUP_CORE_1] = &qup1_core_master,
+       [MASTER_QUP_CORE_2] = &qup2_core_master,
+       [MASTER_QUP_CORE_3] = &qup3_core_master,
+       [MASTER_QUP_CORE_4] = &qup4_core_master,
+       [SLAVE_QUP_CORE_0] = &qup0_core_slave,
+       [SLAVE_QUP_CORE_1] = &qup1_core_slave,
+       [SLAVE_QUP_CORE_2] = &qup2_core_slave,
+       [SLAVE_QUP_CORE_3] = &qup3_core_slave,
+       [SLAVE_QUP_CORE_4] = &qup4_core_slave,
+};
+
+static const struct qcom_icc_desc kaanapali_clk_virt = {
+       .nodes = clk_virt_nodes,
+       .num_nodes = ARRAY_SIZE(clk_virt_nodes),
+       .bcms = clk_virt_bcms,
+       .num_bcms = ARRAY_SIZE(clk_virt_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const cnoc_cfg_bcms[] = {
+       &bcm_cn0,
+       &bcm_cn1,
+};
+
+static struct qcom_icc_node * const cnoc_cfg_nodes[] = {
+       [MASTER_CNOC_CFG] = &qsm_cfg,
+       [SLAVE_AHB2PHY_SOUTH] = &qhs_ahb2phy0,
+       [SLAVE_AHB2PHY_NORTH] = &qhs_ahb2phy1,
+       [SLAVE_CAMERA_CFG] = &qhs_camera_cfg,
+       [SLAVE_CLK_CTL] = &qhs_clk_ctl,
+       [SLAVE_CRYPTO_0_CFG] = &qhs_crypto0_cfg,
+       [SLAVE_DISPLAY_CFG] = &qhs_display_cfg,
+       [SLAVE_EVA_CFG] = &qhs_eva_cfg,
+       [SLAVE_GFX3D_CFG] = &qhs_gpuss_cfg,
+       [SLAVE_I2C] = &qhs_i2c,
+       [SLAVE_I3C_IBI0_CFG] = &qhs_i3c_ibi0_cfg,
+       [SLAVE_I3C_IBI1_CFG] = &qhs_i3c_ibi1_cfg,
+       [SLAVE_IMEM_CFG] = &qhs_imem_cfg,
+       [SLAVE_IPC_ROUTER_CFG] = &qhs_ipc_router,
+       [SLAVE_CNOC_MSS] = &qhs_mss_cfg,
+       [SLAVE_PCIE_CFG] = &qhs_pcie_cfg,
+       [SLAVE_PRNG] = &qhs_prng,
+       [SLAVE_QDSS_CFG] = &qhs_qdss_cfg,
+       [SLAVE_QSPI_0] = &qhs_qspi,
+       [SLAVE_QUP_1] = &qhs_qup1,
+       [SLAVE_QUP_2] = &qhs_qup2,
+       [SLAVE_QUP_3] = &qhs_qup3,
+       [SLAVE_QUP_4] = &qhs_qup4,
+       [SLAVE_SDCC_2] = &qhs_sdc2,
+       [SLAVE_SDCC_4] = &qhs_sdc4,
+       [SLAVE_SPSS_CFG] = &qhs_spss_cfg,
+       [SLAVE_TCSR] = &qhs_tcsr,
+       [SLAVE_TLMM] = &qhs_tlmm,
+       [SLAVE_UFS_MEM_CFG] = &qhs_ufs_mem_cfg,
+       [SLAVE_USB3] = &qhs_usb3,
+       [SLAVE_VENUS_CFG] = &qhs_venus_cfg,
+       [SLAVE_VSENSE_CTRL_CFG] = &qhs_vsense_ctrl_cfg,
+       [SLAVE_CNOC_MNOC_CFG] = &qss_mnoc_cfg,
+       [SLAVE_PCIE_ANOC_CFG] = &qss_pcie_anoc_cfg,
+       [SLAVE_QDSS_STM] = &xs_qdss_stm,
+       [SLAVE_TCU] = &xs_sys_tcu_cfg,
+};
+
+static const struct regmap_config kaanapali_cnoc_cfg_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x6200,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_cnoc_cfg = {
+       .config = &kaanapali_cnoc_cfg_regmap_config,
+       .nodes = cnoc_cfg_nodes,
+       .num_nodes = ARRAY_SIZE(cnoc_cfg_nodes),
+       .bcms = cnoc_cfg_bcms,
+       .num_bcms = ARRAY_SIZE(cnoc_cfg_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const cnoc_main_bcms[] = {
+       &bcm_cn0,
+};
+
+static struct qcom_icc_node * const cnoc_main_nodes[] = {
+       [MASTER_GEM_NOC_CNOC] = &qnm_gemnoc_cnoc,
+       [MASTER_GEM_NOC_PCIE_SNOC] = &qnm_gemnoc_pcie,
+       [SLAVE_AOSS] = &qhs_aoss,
+       [SLAVE_IPA_CFG] = &qhs_ipa,
+       [SLAVE_IPC_ROUTER_FENCE] = &qhs_ipc_router_fence,
+       [SLAVE_SOCCP] = &qhs_soccp,
+       [SLAVE_TME_CFG] = &qhs_tme_cfg,
+       [SLAVE_APPSS] = &qns_apss,
+       [SLAVE_CNOC_CFG] = &qss_cfg,
+       [SLAVE_DDRSS_CFG] = &qss_ddrss_cfg,
+       [SLAVE_BOOT_IMEM] = &qxs_boot_imem,
+       [SLAVE_IMEM] = &qxs_imem,
+       [SLAVE_PCIE_0] = &xs_pcie,
+};
+
+static const struct regmap_config kaanapali_cnoc_main_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x1a080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_cnoc_main = {
+       .config = &kaanapali_cnoc_main_regmap_config,
+       .nodes = cnoc_main_nodes,
+       .num_nodes = ARRAY_SIZE(cnoc_main_nodes),
+       .bcms = cnoc_main_bcms,
+       .num_bcms = ARRAY_SIZE(cnoc_main_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const gem_noc_bcms[] = {
+       &bcm_qpc0,
+       &bcm_sh0,
+       &bcm_sh1,
+};
+
+static struct qcom_icc_node * const gem_noc_nodes[] = {
+       [MASTER_GPU_TCU] = &alm_gpu_tcu,
+       [MASTER_SYS_TCU] = &alm_sys_tcu,
+       [MASTER_APPSS_PROC] = &chm_apps,
+       [MASTER_GFX3D] = &qnm_gpu,
+       [MASTER_LPASS_GEM_NOC] = &qnm_lpass_gemnoc,
+       [MASTER_MSS_PROC] = &qnm_mdsp,
+       [MASTER_MNOC_HF_MEM_NOC] = &qnm_mnoc_hf,
+       [MASTER_MNOC_SF_MEM_NOC] = &qnm_mnoc_sf,
+       [MASTER_COMPUTE_NOC] = &qnm_nsp_gemnoc,
+       [MASTER_ANOC_PCIE_GEM_NOC] = &qnm_pcie,
+       [MASTER_QPACE] = &qnm_qpace,
+       [MASTER_SNOC_SF_MEM_NOC] = &qnm_snoc_sf,
+       [MASTER_WLAN_Q6] = &qnm_wlan_q6,
+       [MASTER_GIC] = &xm_gic,
+       [SLAVE_GEM_NOC_CNOC] = &qns_gem_noc_cnoc,
+       [SLAVE_LLCC] = &qns_llcc,
+       [SLAVE_MEM_NOC_PCIE_SNOC] = &qns_pcie,
+};
+
+static const struct regmap_config kaanapali_gem_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x153080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_gem_noc = {
+       .config = &kaanapali_gem_noc_regmap_config,
+       .nodes = gem_noc_nodes,
+       .num_nodes = ARRAY_SIZE(gem_noc_nodes),
+       .bcms = gem_noc_bcms,
+       .num_bcms = ARRAY_SIZE(gem_noc_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_node * const lpass_ag_noc_nodes[] = {
+       [MASTER_LPIAON_NOC] = &qnm_lpiaon_noc,
+       [SLAVE_LPASS_GEM_NOC] = &qns_lpass_ag_noc_gemnoc,
+};
+
+static const struct regmap_config kaanapali_lpass_ag_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0xe080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_lpass_ag_noc = {
+       .config = &kaanapali_lpass_ag_noc_regmap_config,
+       .nodes = lpass_ag_noc_nodes,
+       .num_nodes = ARRAY_SIZE(lpass_ag_noc_nodes),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const lpass_lpiaon_noc_bcms[] = {
+       &bcm_lp0,
+};
+
+static struct qcom_icc_node * const lpass_lpiaon_noc_nodes[] = {
+       [MASTER_LPASS_LPINOC] = &qnm_lpass_lpinoc,
+       [SLAVE_LPIAON_NOC_LPASS_AG_NOC] = &qns_lpass_aggnoc,
+};
+
+static const struct regmap_config kaanapali_lpass_lpiaon_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x19080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_lpass_lpiaon_noc = {
+       .config = &kaanapali_lpass_lpiaon_noc_regmap_config,
+       .nodes = lpass_lpiaon_noc_nodes,
+       .num_nodes = ARRAY_SIZE(lpass_lpiaon_noc_nodes),
+       .bcms = lpass_lpiaon_noc_bcms,
+       .num_bcms = ARRAY_SIZE(lpass_lpiaon_noc_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_node * const lpass_lpicx_noc_nodes[] = {
+       [MASTER_LPASS_PROC] = &qnm_lpinoc_dsp_qns4m,
+       [SLAVE_LPICX_NOC_LPIAON_NOC] = &qns_lpi_aon_noc,
+};
+
+static const struct regmap_config kaanapali_lpass_lpicx_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x44080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_lpass_lpicx_noc = {
+       .config = &kaanapali_lpass_lpicx_noc_regmap_config,
+       .nodes = lpass_lpicx_noc_nodes,
+       .num_nodes = ARRAY_SIZE(lpass_lpicx_noc_nodes),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const mc_virt_bcms[] = {
+       &bcm_acv,
+       &bcm_mc0,
+};
+
+static struct qcom_icc_node * const mc_virt_nodes[] = {
+       [MASTER_LLCC] = &llcc_mc,
+       [SLAVE_EBI1] = &ebi,
+};
+
+static const struct qcom_icc_desc kaanapali_mc_virt = {
+       .nodes = mc_virt_nodes,
+       .num_nodes = ARRAY_SIZE(mc_virt_nodes),
+       .bcms = mc_virt_bcms,
+       .num_bcms = ARRAY_SIZE(mc_virt_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const mmss_noc_bcms[] = {
+       &bcm_mm0,
+       &bcm_mm1,
+};
+
+static struct qcom_icc_node * const mmss_noc_nodes[] = {
+       [MASTER_CAMNOC_HF] = &qnm_camnoc_hf,
+       [MASTER_CAMNOC_NRT_ICP_SF] = &qnm_camnoc_nrt_icp_sf,
+       [MASTER_CAMNOC_RT_CDM_SF] = &qnm_camnoc_rt_cdm_sf,
+       [MASTER_CAMNOC_SF] = &qnm_camnoc_sf,
+       [MASTER_MDP] = &qnm_mdp,
+       [MASTER_MDSS_DCP] = &qnm_mdss_dcp,
+       [MASTER_CDSP_HCP] = &qnm_vapss_hcp,
+       [MASTER_VIDEO_CV_PROC] = &qnm_video_cv_cpu,
+       [MASTER_VIDEO_EVA] = &qnm_video_eva,
+       [MASTER_VIDEO_MVP] = &qnm_video_mvp,
+       [MASTER_VIDEO_V_PROC] = &qnm_video_v_cpu,
+       [MASTER_CNOC_MNOC_CFG] = &qsm_mnoc_cfg,
+       [SLAVE_MNOC_HF_MEM_NOC] = &qns_mem_noc_hf,
+       [SLAVE_MNOC_SF_MEM_NOC] = &qns_mem_noc_sf,
+       [SLAVE_SERVICE_MNOC] = &srvc_mnoc,
+};
+
+static const struct regmap_config kaanapali_mmss_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x5b800,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_mmss_noc = {
+       .config = &kaanapali_mmss_noc_regmap_config,
+       .nodes = mmss_noc_nodes,
+       .num_nodes = ARRAY_SIZE(mmss_noc_nodes),
+       .bcms = mmss_noc_bcms,
+       .num_bcms = ARRAY_SIZE(mmss_noc_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const nsp_noc_bcms[] = {
+       &bcm_co0,
+};
+
+static struct qcom_icc_node * const nsp_noc_nodes[] = {
+       [MASTER_CDSP_PROC] = &qnm_nsp,
+       [SLAVE_CDSP_MEM_NOC] = &qns_nsp_gemnoc,
+};
+
+static const struct regmap_config kaanapali_nsp_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x21280,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_nsp_noc = {
+       .config = &kaanapali_nsp_noc_regmap_config,
+       .nodes = nsp_noc_nodes,
+       .num_nodes = ARRAY_SIZE(nsp_noc_nodes),
+       .bcms = nsp_noc_bcms,
+       .num_bcms = ARRAY_SIZE(nsp_noc_bcms),
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const pcie_anoc_bcms[] = {
+       &bcm_sn4,
+};
+
+static struct qcom_icc_node * const pcie_anoc_nodes[] = {
+       [MASTER_PCIE_ANOC_CFG] = &qsm_pcie_anoc_cfg,
+       [MASTER_PCIE_0] = &xm_pcie,
+       [SLAVE_ANOC_PCIE_GEM_NOC] = &qns_pcie_gemnoc,
+       [SLAVE_SERVICE_PCIE_ANOC] = &srvc_pcie_aggre_noc,
+};
+
+static const struct regmap_config kaanapali_pcie_anoc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x11400,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_pcie_anoc = {
+       .config = &kaanapali_pcie_anoc_regmap_config,
+       .nodes = pcie_anoc_nodes,
+       .num_nodes = ARRAY_SIZE(pcie_anoc_nodes),
+       .bcms = pcie_anoc_bcms,
+       .num_bcms = ARRAY_SIZE(pcie_anoc_bcms),
+       .qos_requires_clocks = true,
+       .alloc_dyn_id = true,
+};
+
+static struct qcom_icc_bcm * const system_noc_bcms[] = {
+       &bcm_sn0,
+       &bcm_sn2,
+       &bcm_sn3,
+};
+
+static struct qcom_icc_node * const system_noc_nodes[] = {
+       [MASTER_A1NOC_SNOC] = &qnm_aggre1_noc,
+       [MASTER_A2NOC_SNOC] = &qnm_aggre2_noc,
+       [MASTER_APSS_NOC] = &qnm_apss_noc,
+       [MASTER_CNOC_SNOC] = &qnm_cnoc_data,
+       [SLAVE_SNOC_GEM_NOC_SF] = &qns_gemnoc_sf,
+};
+
+static const struct regmap_config kaanapali_system_noc_regmap_config = {
+       .reg_bits = 32,
+       .reg_stride = 4,
+       .val_bits = 32,
+       .max_register = 0x1f080,
+       .fast_io = true,
+};
+
+static const struct qcom_icc_desc kaanapali_system_noc = {
+       .config = &kaanapali_system_noc_regmap_config,
+       .nodes = system_noc_nodes,
+       .num_nodes = ARRAY_SIZE(system_noc_nodes),
+       .bcms = system_noc_bcms,
+       .num_bcms = ARRAY_SIZE(system_noc_bcms),
+       .alloc_dyn_id = true,
+};
+
+static const struct of_device_id qnoc_of_match[] = {
+       { .compatible = "qcom,kaanapali-aggre-noc", .data = &kaanapali_aggre_noc },
+       { .compatible = "qcom,kaanapali-clk-virt", .data = &kaanapali_clk_virt },
+       { .compatible = "qcom,kaanapali-cnoc-cfg", .data = &kaanapali_cnoc_cfg },
+       { .compatible = "qcom,kaanapali-cnoc-main", .data = &kaanapali_cnoc_main },
+       { .compatible = "qcom,kaanapali-gem-noc", .data = &kaanapali_gem_noc },
+       { .compatible = "qcom,kaanapali-lpass-ag-noc", .data = &kaanapali_lpass_ag_noc },
+       { .compatible = "qcom,kaanapali-lpass-lpiaon-noc", .data = &kaanapali_lpass_lpiaon_noc },
+       { .compatible = "qcom,kaanapali-lpass-lpicx-noc", .data = &kaanapali_lpass_lpicx_noc },
+       { .compatible = "qcom,kaanapali-mc-virt", .data = &kaanapali_mc_virt },
+       { .compatible = "qcom,kaanapali-mmss-noc", .data = &kaanapali_mmss_noc },
+       { .compatible = "qcom,kaanapali-nsp-noc", .data = &kaanapali_nsp_noc },
+       { .compatible = "qcom,kaanapali-pcie-anoc", .data = &kaanapali_pcie_anoc },
+       { .compatible = "qcom,kaanapali-system-noc", .data = &kaanapali_system_noc },
+       { }
+};
+MODULE_DEVICE_TABLE(of, qnoc_of_match);
+
+static struct platform_driver qnoc_driver = {
+       .probe = qcom_icc_rpmh_probe,
+       .remove = qcom_icc_rpmh_remove,
+       .driver = {
+               .name = "qnoc-kaanapali",
+               .of_match_table = qnoc_of_match,
+               .sync_state = icc_sync_state,
+       },
+};
+
+static int __init qnoc_driver_init(void)
+{
+       return platform_driver_register(&qnoc_driver);
+}
+core_initcall(qnoc_driver_init);
+
+static void __exit qnoc_driver_exit(void)
+{
+       platform_driver_unregister(&qnoc_driver);
+}
+module_exit(qnoc_driver_exit);
+
+MODULE_DESCRIPTION("Qualcomm Kaanapali NoC driver");
+MODULE_LICENSE("GPL");