]> git.ipfire.org Git - thirdparty/linux.git/commitdiff
arm64: dts: lg: Refactor common LG1312 and LG1313 parts
authorRob Herring (Arm) <robh@kernel.org>
Mon, 9 Jun 2025 21:54:56 +0000 (16:54 -0500)
committerArnd Bergmann <arnd@arndb.de>
Thu, 3 Jul 2025 14:29:21 +0000 (16:29 +0200)
The LG1312 and LG1313 DT are almost identical with the exception of the
ethernet node. Refactor the common parts into a separate .dtsi file and
include it.

Signed-off-by: Rob Herring (Arm) <robh@kernel.org>
Acked-by: Chanho Min <chanho.min@lge.com>
Link: https://lore.kernel.org/r/20250609-dt-lg-fixes-v1-1-e210e797c2d7@kernel.org
Signed-off-by: Arnd Bergmann <arnd@arndb.de>
arch/arm64/boot/dts/lg/lg1312.dtsi
arch/arm64/boot/dts/lg/lg1313.dtsi
arch/arm64/boot/dts/lg/lg131x.dtsi [new file with mode: 0644]

index bb0bcc6875dc9d9b8599bca77669c1065941d31f..e83fdc92621efeafa6c3645e7a026b2460dd04da 100644 (file)
  * Copyright (C) 2016, LG Electronics
  */
 
-#include <dt-bindings/gpio/gpio.h>
 #include <dt-bindings/interrupt-controller/arm-gic.h>
 
-/ {
-       #address-cells = <2>;
-       #size-cells = <2>;
+#include "lg131x.dtsi"
 
+/ {
        compatible = "lge,lg1312";
-       interrupt-parent = <&gic>;
-
-       cpus {
-               #address-cells = <2>;
-               #size-cells = <0>;
-
-               cpu0: cpu@0 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x0>;
-                       next-level-cache = <&L2_0>;
-               };
-               cpu1: cpu@1 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x1>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               cpu2: cpu@2 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x2>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               cpu3: cpu@3 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x3>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               L2_0: l2-cache0 {
-                       compatible = "cache";
-                       cache-level = <2>;
-                       cache-unified;
-               };
-       };
-
-       psci {
-               compatible = "arm,psci-0.2", "arm,psci";
-               method = "smc";
-               cpu_suspend = <0x84000001>;
-               cpu_off = <0x84000002>;
-               cpu_on = <0x84000003>;
-       };
-
-       gic: interrupt-controller@c0001000 {
-               #interrupt-cells = <3>;
-               compatible = "arm,gic-400";
-               interrupt-controller;
-               reg = <0x0 0xc0001000 0x1000>,
-                     <0x0 0xc0002000 0x2000>,
-                     <0x0 0xc0004000 0x2000>,
-                     <0x0 0xc0006000 0x2000>;
-       };
-
-       pmu {
-               compatible = "arm,cortex-a53-pmu";
-               interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
-               interrupt-affinity = <&cpu0>,
-                                    <&cpu1>,
-                                    <&cpu2>,
-                                    <&cpu3>;
-       };
-
-       timer {
-               compatible = "arm,armv8-timer";
-               interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 14 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 11 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 10 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>;
-       };
-
-       clk_bus: clk_bus {
-               #clock-cells = <0>;
-
-               compatible = "fixed-clock";
-               clock-frequency = <198000000>;
-               clock-output-names = "BUSCLK";
-       };
 
        soc {
                #address-cells = <2>;
                        mac-address = [ 00 00 00 00 00 00 ];
                };
        };
-
-       amba {
-               #address-cells = <2>;
-               #size-cells = <1>;
-
-               compatible = "simple-bus";
-               interrupt-parent = <&gic>;
-               ranges;
-
-               timers: timer@fd100000 {
-                       compatible = "arm,sp804", "arm,primecell";
-                       reg = <0x0 0xfd100000 0x1000>;
-                       interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>, <&clk_bus>;
-                       clock-names = "timer0clk", "timer1clk", "apb_pclk";
-               };
-               wdog: watchdog@fd200000 {
-                       compatible = "arm,sp805", "arm,primecell";
-                       reg = <0x0 0xfd200000 0x1000>;
-                       interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "wdog_clk", "apb_pclk";
-               };
-               uart0: serial@fe000000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe000000 0x1000>;
-                       interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               uart1: serial@fe100000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe100000 0x1000>;
-                       interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               uart2: serial@fe200000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe200000 0x1000>;
-                       interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               spi0: spi@fe800000 {
-                       compatible = "arm,pl022", "arm,primecell";
-                       reg = <0x0 0xfe800000 0x1000>;
-                       interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "sspclk", "apb_pclk";
-               };
-               spi1: spi@fe900000 {
-                       compatible = "arm,pl022", "arm,primecell";
-                       reg = <0x0 0xfe900000 0x1000>;
-                       interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "sspclk", "apb_pclk";
-               };
-               dmac0: dma-controller@c1128000 {
-                       compatible = "arm,pl330", "arm,primecell";
-                       reg = <0x0 0xc1128000 0x1000>;
-                       interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       #dma-cells = <1>;
-               };
-               gpio0: gpio@fd400000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd400000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio1: gpio@fd410000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd410000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio2: gpio@fd420000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd420000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio3: gpio@fd430000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd430000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-               gpio4: gpio@fd440000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd440000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio5: gpio@fd450000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd450000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio6: gpio@fd460000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd460000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio7: gpio@fd470000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd470000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio8: gpio@fd480000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd480000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio9: gpio@fd490000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd490000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio10: gpio@fd4a0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4a0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio11: gpio@fd4b0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4b0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-               gpio12: gpio@fd4c0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4c0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio13: gpio@fd4d0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4d0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio14: gpio@fd4e0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4e0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio15: gpio@fd4f0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4f0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio16: gpio@fd500000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd500000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio17: gpio@fd510000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd510000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-       };
 };
index c07d670bc4659d18c4bd7b11062d193dcaa1797e..92fa5694cad1045e923d9ef92da306eef205fa6d 100644 (file)
  * Copyright (C) 2016, LG Electronics
  */
 
-#include <dt-bindings/gpio/gpio.h>
 #include <dt-bindings/interrupt-controller/arm-gic.h>
 
-/ {
-       #address-cells = <2>;
-       #size-cells = <2>;
+#include "lg131x.dtsi"
 
+/ {
        compatible = "lge,lg1313";
-       interrupt-parent = <&gic>;
-
-       cpus {
-               #address-cells = <2>;
-               #size-cells = <0>;
-
-               cpu0: cpu@0 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x0>;
-                       next-level-cache = <&L2_0>;
-               };
-               cpu1: cpu@1 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x1>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               cpu2: cpu@2 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x2>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               cpu3: cpu@3 {
-                       device_type = "cpu";
-                       compatible = "arm,cortex-a53";
-                       reg = <0x0 0x3>;
-                       enable-method = "psci";
-                       next-level-cache = <&L2_0>;
-               };
-               L2_0: l2-cache0 {
-                       compatible = "cache";
-                       cache-level = <2>;
-                       cache-unified;
-               };
-       };
-
-       psci {
-               compatible = "arm,psci-0.2", "arm,psci";
-               method = "smc";
-               cpu_suspend = <0x84000001>;
-               cpu_off = <0x84000002>;
-               cpu_on = <0x84000003>;
-       };
-
-       gic: interrupt-controller@c0001000 {
-               #interrupt-cells = <3>;
-               compatible = "arm,gic-400";
-               interrupt-controller;
-               reg = <0x0 0xc0001000 0x1000>,
-                     <0x0 0xc0002000 0x2000>,
-                     <0x0 0xc0004000 0x2000>,
-                     <0x0 0xc0006000 0x2000>;
-       };
-
-       pmu {
-               compatible = "arm,cortex-a53-pmu";
-               interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
-                            <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
-               interrupt-affinity = <&cpu0>,
-                                    <&cpu1>,
-                                    <&cpu2>,
-                                    <&cpu3>;
-       };
-
-       timer {
-               compatible = "arm,armv8-timer";
-               interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 14 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 11 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>,
-                            <GIC_PPI 10 (GIC_CPU_MASK_RAW(0x0f) |
-                             IRQ_TYPE_LEVEL_LOW)>;
-       };
-
-       clk_bus: clk_bus {
-               #clock-cells = <0>;
-
-               compatible = "fixed-clock";
-               clock-frequency = <198000000>;
-               clock-output-names = "BUSCLK";
-       };
 
        soc {
                #address-cells = <2>;
                        mac-address = [ 00 00 00 00 00 00 ];
                };
        };
-
-       amba {
-               #address-cells = <2>;
-               #size-cells = <1>;
-
-               compatible = "simple-bus";
-               interrupt-parent = <&gic>;
-               ranges;
-
-               timers: timer@fd100000 {
-                       compatible = "arm,sp804", "arm,primecell";
-                       reg = <0x0 0xfd100000 0x1000>;
-                       interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>, <&clk_bus>;
-                       clock-names = "timer0clk", "timer1clk", "apb_pclk";
-               };
-               wdog: watchdog@fd200000 {
-                       compatible = "arm,sp805", "arm,primecell";
-                       reg = <0x0 0xfd200000 0x1000>;
-                       interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "wdog_clk", "apb_pclk";
-               };
-               uart0: serial@fe000000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe000000 0x1000>;
-                       interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               uart1: serial@fe100000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe100000 0x1000>;
-                       interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               uart2: serial@fe200000 {
-                       compatible = "arm,pl011", "arm,primecell";
-                       reg = <0x0 0xfe200000 0x1000>;
-                       interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               spi0: spi@fe800000 {
-                       compatible = "arm,pl022", "arm,primecell";
-                       reg = <0x0 0xfe800000 0x1000>;
-                       interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "sspclk", "apb_pclk";
-               };
-               spi1: spi@fe900000 {
-                       compatible = "arm,pl022", "arm,primecell";
-                       reg = <0x0 0xfe900000 0x1000>;
-                       interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>, <&clk_bus>;
-                       clock-names = "sspclk", "apb_pclk";
-               };
-               dmac0: dma-controller@c1128000 {
-                       compatible = "arm,pl330", "arm,primecell";
-                       reg = <0x0 0xc1128000 0x1000>;
-                       interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       #dma-cells = <1>;
-               };
-               gpio0: gpio@fd400000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd400000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio1: gpio@fd410000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd410000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio2: gpio@fd420000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd420000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio3: gpio@fd430000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd430000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-               gpio4: gpio@fd440000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd440000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio5: gpio@fd450000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd450000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio6: gpio@fd460000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd460000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio7: gpio@fd470000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd470000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio8: gpio@fd480000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd480000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio9: gpio@fd490000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd490000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio10: gpio@fd4a0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4a0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio11: gpio@fd4b0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4b0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-               gpio12: gpio@fd4c0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4c0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio13: gpio@fd4d0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4d0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio14: gpio@fd4e0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4e0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio15: gpio@fd4f0000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd4f0000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio16: gpio@fd500000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd500000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-                       status = "disabled";
-               };
-               gpio17: gpio@fd510000 {
-                       #gpio-cells = <2>;
-                       compatible = "arm,pl061", "arm,primecell";
-                       gpio-controller;
-                       reg = <0x0 0xfd510000 0x1000>;
-                       clocks = <&clk_bus>;
-                       clock-names = "apb_pclk";
-               };
-       };
 };
diff --git a/arch/arm64/boot/dts/lg/lg131x.dtsi b/arch/arm64/boot/dts/lg/lg131x.dtsi
new file mode 100644 (file)
index 0000000..dc4229b
--- /dev/null
@@ -0,0 +1,333 @@
+// SPDX-License-Identifier: GPL-2.0
+/*
+ * dts file for lg131x SoCs
+ *
+ * Copyright (C) 2016, LG Electronics
+ */
+
+#include <dt-bindings/gpio/gpio.h>
+#include <dt-bindings/interrupt-controller/arm-gic.h>
+
+/ {
+       #address-cells = <2>;
+       #size-cells = <2>;
+
+       interrupt-parent = <&gic>;
+
+       cpus {
+               #address-cells = <2>;
+               #size-cells = <0>;
+
+               cpu0: cpu@0 {
+                       device_type = "cpu";
+                       compatible = "arm,cortex-a53";
+                       reg = <0x0 0x0>;
+                       next-level-cache = <&L2_0>;
+               };
+               cpu1: cpu@1 {
+                       device_type = "cpu";
+                       compatible = "arm,cortex-a53";
+                       reg = <0x0 0x1>;
+                       enable-method = "psci";
+                       next-level-cache = <&L2_0>;
+               };
+               cpu2: cpu@2 {
+                       device_type = "cpu";
+                       compatible = "arm,cortex-a53";
+                       reg = <0x0 0x2>;
+                       enable-method = "psci";
+                       next-level-cache = <&L2_0>;
+               };
+               cpu3: cpu@3 {
+                       device_type = "cpu";
+                       compatible = "arm,cortex-a53";
+                       reg = <0x0 0x3>;
+                       enable-method = "psci";
+                       next-level-cache = <&L2_0>;
+               };
+               L2_0: l2-cache0 {
+                       compatible = "cache";
+                       cache-level = <2>;
+                       cache-unified;
+               };
+       };
+
+       psci {
+               compatible = "arm,psci-0.2", "arm,psci";
+               method = "smc";
+               cpu_suspend = <0x84000001>;
+               cpu_off = <0x84000002>;
+               cpu_on = <0x84000003>;
+       };
+
+       gic: interrupt-controller@c0001000 {
+               #interrupt-cells = <3>;
+               compatible = "arm,gic-400";
+               interrupt-controller;
+               reg = <0x0 0xc0001000 0x1000>,
+                     <0x0 0xc0002000 0x2000>,
+                     <0x0 0xc0004000 0x2000>,
+                     <0x0 0xc0006000 0x2000>;
+       };
+
+       pmu {
+               compatible = "arm,cortex-a53-pmu";
+               interrupts = <GIC_SPI 149 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 150 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 151 IRQ_TYPE_LEVEL_HIGH>,
+                            <GIC_SPI 152 IRQ_TYPE_LEVEL_HIGH>;
+               interrupt-affinity = <&cpu0>,
+                                    <&cpu1>,
+                                    <&cpu2>,
+                                    <&cpu3>;
+       };
+
+       timer {
+               compatible = "arm,armv8-timer";
+               interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0x0f) |
+                             IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 14 (GIC_CPU_MASK_RAW(0x0f) |
+                             IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 11 (GIC_CPU_MASK_RAW(0x0f) |
+                             IRQ_TYPE_LEVEL_LOW)>,
+                            <GIC_PPI 10 (GIC_CPU_MASK_RAW(0x0f) |
+                             IRQ_TYPE_LEVEL_LOW)>;
+       };
+
+       clk_bus: clk_bus {
+               #clock-cells = <0>;
+
+               compatible = "fixed-clock";
+               clock-frequency = <198000000>;
+               clock-output-names = "BUSCLK";
+       };
+
+       amba {
+               #address-cells = <2>;
+               #size-cells = <1>;
+
+               compatible = "simple-bus";
+               interrupt-parent = <&gic>;
+               ranges;
+
+               timers: timer@fd100000 {
+                       compatible = "arm,sp804", "arm,primecell";
+                       reg = <0x0 0xfd100000 0x1000>;
+                       interrupts = <GIC_SPI 6 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>, <&clk_bus>, <&clk_bus>;
+                       clock-names = "timer0clk", "timer1clk", "apb_pclk";
+               };
+               wdog: watchdog@fd200000 {
+                       compatible = "arm,sp805", "arm,primecell";
+                       reg = <0x0 0xfd200000 0x1000>;
+                       interrupts = <GIC_SPI 7 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>, <&clk_bus>;
+                       clock-names = "wdog_clk", "apb_pclk";
+               };
+               uart0: serial@fe000000 {
+                       compatible = "arm,pl011", "arm,primecell";
+                       reg = <0x0 0xfe000000 0x1000>;
+                       interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               uart1: serial@fe100000 {
+                       compatible = "arm,pl011", "arm,primecell";
+                       reg = <0x0 0xfe100000 0x1000>;
+                       interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               uart2: serial@fe200000 {
+                       compatible = "arm,pl011", "arm,primecell";
+                       reg = <0x0 0xfe200000 0x1000>;
+                       interrupts = <GIC_SPI 2 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               spi0: spi@fe800000 {
+                       compatible = "arm,pl022", "arm,primecell";
+                       reg = <0x0 0xfe800000 0x1000>;
+                       interrupts = <GIC_SPI 3 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>, <&clk_bus>;
+                       clock-names = "sspclk", "apb_pclk";
+               };
+               spi1: spi@fe900000 {
+                       compatible = "arm,pl022", "arm,primecell";
+                       reg = <0x0 0xfe900000 0x1000>;
+                       interrupts = <GIC_SPI 4 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>, <&clk_bus>;
+                       clock-names = "sspclk", "apb_pclk";
+               };
+               dmac0: dma-controller@c1128000 {
+                       compatible = "arm,pl330", "arm,primecell";
+                       reg = <0x0 0xc1128000 0x1000>;
+                       interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       #dma-cells = <1>;
+               };
+               gpio0: gpio@fd400000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd400000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio1: gpio@fd410000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd410000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio2: gpio@fd420000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd420000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio3: gpio@fd430000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd430000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+               };
+               gpio4: gpio@fd440000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd440000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio5: gpio@fd450000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd450000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio6: gpio@fd460000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd460000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio7: gpio@fd470000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd470000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio8: gpio@fd480000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd480000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio9: gpio@fd490000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd490000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio10: gpio@fd4a0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4a0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio11: gpio@fd4b0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4b0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+               };
+               gpio12: gpio@fd4c0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4c0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio13: gpio@fd4d0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4d0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio14: gpio@fd4e0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4e0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio15: gpio@fd4f0000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd4f0000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio16: gpio@fd500000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd500000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+                       status = "disabled";
+               };
+               gpio17: gpio@fd510000 {
+                       #gpio-cells = <2>;
+                       compatible = "arm,pl061", "arm,primecell";
+                       gpio-controller;
+                       reg = <0x0 0xfd510000 0x1000>;
+                       clocks = <&clk_bus>;
+                       clock-names = "apb_pclk";
+               };
+       };
+};