]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
RISC-V: Add test for vec_duplicate + vmsle.vv combine with GR2VR cost 0, 1 and 15
authorPan Li <pan2.li@intel.com>
Tue, 13 Jan 2026 02:03:47 +0000 (10:03 +0800)
committerPan Li <pan2.li@intel.com>
Sat, 25 Apr 2026 09:55:41 +0000 (17:55 +0800)
Add asm dump check and run test for vec_duplicate + vmsle.vv
combine to vmsle.vx, with the GR2VR cost is 0, 2 and 15.

gcc/testsuite/ChangeLog:

* gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i16.c: Add asm check
for vmsle.vx.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i32.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i64.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i8.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i16.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i32.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i64.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i8.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i16.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i32.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i64.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i8.c: Ditto.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_binary.h: Add test
helper macros.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_binary_data.h: Add test
data for run test.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i16.c: New test.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i32.c: New test.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i64.c: New test.
* gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i8.c: New test.

Signed-off-by: Pan Li <pan2.li@intel.com>
18 files changed:
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i16.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i32.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i64.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-1-i8.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i16.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i32.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i64.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-2-i8.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i16.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i32.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i64.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx-3-i8.c
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_binary.h
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_binary_data.h
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i16.c [new file with mode: 0644]
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i32.c [new file with mode: 0644]
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i64.c [new file with mode: 0644]
gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i8.c [new file with mode: 0644]

index 1b7a0d8061b7b8cc4172eb467eae7ad7bcbfe38b..683e7cebb286d836df84e9d8e82e59e27cd1d39f 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-times {vmseq.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmsne.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmslt.vx} 1 } } */
+/* { dg-final { scan-assembler-times {vmsle.vx} 1 } } */
index 8e2c6315b08b76aff6a8cca083a1107ff0ff2d9c..07dcc2ec7e5c2e078cdc0be079445f33ea89d061 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-times {vmseq.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmsne.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmslt.vx} 1 } } */
+/* { dg-final { scan-assembler-times {vmsle.vx} 1 } } */
index a16623ee2941e160dbe72d430469b83a5c192c8d..b30fe640d213dfd3dfe3349ebc53fdda7509881f 100644 (file)
@@ -33,3 +33,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-times {vmseq.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmsne.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmslt.vx} 1 } } */
+/* { dg-final { scan-assembler-times {vmsle.vx} 1 } } */
index be50b83c7260f1f1c66fb30eb5db7442bddddcd2..01b426afbfbb7276f3b2b5b1591ad6709d94dfdc 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-times {vmseq.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmsne.vx} 1 } } */
 /* { dg-final { scan-assembler-times {vmslt.vx} 1 } } */
+/* { dg-final { scan-assembler-times {vmsle.vx} 1 } } */
index fb50baecf596cda07f7ccf5ff4feb3a34d22ed04..532e1884aea5b7dccd347b2db072d2b71033ad48 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index d79e0e04c85a73e088df7eeea10227831ff3d0f0..5ed2711c032000eda038853a613835e10f91c6a4 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index 6cdaf5d65387da535bdc80cfc8bae8c96d0d78ed..b494695098e67f2af00b004e88c4262503a86fc9 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index 9e3879aadb75e4b827ec39d9d162bf4101602188..8fdee21f9316740a4d9fd07904e6a57a521c5f1b 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index e3ef3e35deb05e48ed1a512077e77c4824b72cf1..841b88e4c2cd960b096b660e73b31946487ba0fe 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index 20039c7e3b370127ec23edff400eae72ac9cdad0..e80fdcc73576371a9af8938fff93822a33bd8989 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index c973ea7c430d807dfa756be1ca126b7f9a07c010..548a3218e7f9f9165aff53a83f0788b8f0208a48 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index e781c627b8dca7569476f5b3dd98babd42ecbc77..eb10722f2d2e1e62fef104b560c70e2ae0d8cb69 100644 (file)
@@ -30,3 +30,4 @@ TEST_TERNARY_VX_SIGNED_0(T)
 /* { dg-final { scan-assembler-not {vmseq.vx} } } */
 /* { dg-final { scan-assembler-not {vmsne.vx} } } */
 /* { dg-final { scan-assembler-not {vmslt.vx} } } */
+/* { dg-final { scan-assembler-not {vmsle.vx} } } */
index b1a678c130b7667fe1ab44badd30c18a8c14b723..149787ae4761d80bb1dbe717234eebea7da6fe0b 100644 (file)
@@ -405,6 +405,7 @@ DEF_AVG_CEIL(int32_t, int64_t)
   DEF_VX_BINARY_CASE_0_WRAP(T, ==, eq)                            \
   DEF_VX_BINARY_CASE_0_WRAP(T, !=, ne)                            \
   DEF_VX_BINARY_CASE_0_WRAP(T, <, lt)                             \
+  DEF_VX_BINARY_CASE_0_WRAP(T, <=, le)                            \
   DEF_VX_BINARY_CASE_2_WRAP(T, MAX_FUNC_0_WARP(T), max)           \
   DEF_VX_BINARY_CASE_2_WRAP(T, MAX_FUNC_1_WARP(T), max)           \
   DEF_VX_BINARY_CASE_2_WRAP(T, MIN_FUNC_0_WARP(T), min)           \
index 0cfb0fa5a2a6fe588152134991254ef637894049..8e66c22a23530c19d875e671aef05db1169e93ab 100644 (file)
@@ -6838,4 +6838,140 @@ uint64_t TEST_BINARY_DATA(uint64_t, leu)[][3][N] =
   },
 };
 
+int8_t TEST_BINARY_DATA(int8_t, le)[][3][N] =
+{
+  {
+    { 127 },
+    {
+         0,    0,    0,    0,
+        -1,   -1,   -1,   -1,
+       127,  127,  127,  127,
+      -128, -128, -128, -128,
+    },
+    {
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+    },
+  },
+  {
+    { -1 },
+    {
+         0,    0,    0,    0,
+         1,    1,    1,    1,
+        -2,   -2,   -2,   -2,
+      -128, -128, -128, -128,
+    },
+    {
+         0,   0,   0,   0,
+         0,   0,   0,   0,
+         1,   1,   1,   1,
+         1,   1,   1,   1,
+    },
+  },
+};
+
+int16_t TEST_BINARY_DATA(int16_t, le)[][3][N] =
+{
+  {
+    { 32767 },
+    {
+           0,      0,      0,      0,
+          -1,     -1,     -1,     -1,
+       32767,  32767,  32767,  32767,
+      -32768, -32768, -32768, -32768,
+    },
+    {
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+    },
+  },
+  {
+    { -1 },
+    {
+           0,      0,      0,      0,
+           1,      1,      1,      1,
+          -2,     -2,     -2,     -2,
+      -32768, -32768, -32768, -32768,
+    },
+    {
+         0,   0,   0,   0,
+         0,   0,   0,   0,
+         1,   1,   1,   1,
+         1,   1,   1,   1,
+    },
+  },
+};
+
+int32_t TEST_BINARY_DATA(int32_t, le)[][3][N] =
+{
+  {
+    { 2147483647 },
+    {
+                0,           0,           0,           0,
+               -1,          -1,          -1,          -1,
+       2147483647,  2147483647,  2147483647,  2147483647,
+      -2147483648, -2147483648, -2147483648, -2147483648,
+    },
+    {
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+    },
+  },
+  {
+    { -1 },
+    {
+                0,           0,           0,           0,
+                1,           1,           1,           1,
+               -2,          -2,          -2,          -2,
+      -2147483648, -2147483648, -2147483648, -2147483648,
+    },
+    {
+         0,   0,   0,   0,
+         0,   0,   0,   0,
+         1,   1,   1,   1,
+         1,   1,   1,   1,
+    },
+  },
+};
+
+int64_t TEST_BINARY_DATA(int64_t, le)[][3][N] =
+{
+  {
+    { 9223372036854775807ll },
+    {
+                            0,                       0,                       0,                       0,
+                           -1,                      -1,                      -1,                      -1,
+        9223372036854775807ll,   9223372036854775807ll,   9223372036854775807ll,   9223372036854775807ll,
+      -9223372036854775808ull, -9223372036854775808ull, -9223372036854775808ull, -9223372036854775808ull,
+    },
+    {
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+        1,   1,   1,   1,
+    },
+  },
+  {
+    { -1 },
+    {
+                            0,                       0,                       0,                       0,
+                            1,                       1,                       1,                       1,
+                           -2,                      -2,                      -2,                      -2,
+      -9223372036854775808ull, -9223372036854775808ull, -9223372036854775808ull, -9223372036854775808ull,
+    },
+    {
+         0,   0,   0,   0,
+         0,   0,   0,   0,
+         1,   1,   1,   1,
+         1,   1,   1,   1,
+    },
+  },
+};
+
 #endif
diff --git a/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i16.c b/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i16.c
new file mode 100644 (file)
index 0000000..f197ccc
--- /dev/null
@@ -0,0 +1,15 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99 --param=gpr2vr-cost=0" } */
+
+#include "vx_binary.h"
+#include "vx_binary_data.h"
+
+#define T    int16_t
+#define NAME le
+
+DEF_VX_BINARY_CASE_0_WRAP(T, <=, NAME)
+
+#define TEST_DATA                        TEST_BINARY_DATA_WRAP(T, NAME)
+#define TEST_RUN(T, NAME, out, in, x, n) RUN_VX_BINARY_CASE_0_WRAP(T, NAME, out, in, x, n)
+
+#include "vx_binary_run.h"
diff --git a/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i32.c b/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i32.c
new file mode 100644 (file)
index 0000000..9ca23ba
--- /dev/null
@@ -0,0 +1,15 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99 --param=gpr2vr-cost=0" } */
+
+#include "vx_binary.h"
+#include "vx_binary_data.h"
+
+#define T    int32_t
+#define NAME le
+
+DEF_VX_BINARY_CASE_0_WRAP(T, <=, NAME)
+
+#define TEST_DATA                        TEST_BINARY_DATA_WRAP(T, NAME)
+#define TEST_RUN(T, NAME, out, in, x, n) RUN_VX_BINARY_CASE_0_WRAP(T, NAME, out, in, x, n)
+
+#include "vx_binary_run.h"
diff --git a/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i64.c b/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i64.c
new file mode 100644 (file)
index 0000000..2fbb08e
--- /dev/null
@@ -0,0 +1,15 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99 --param=gpr2vr-cost=0" } */
+
+#include "vx_binary.h"
+#include "vx_binary_data.h"
+
+#define T    int64_t
+#define NAME le
+
+DEF_VX_BINARY_CASE_0_WRAP(T, <=, NAME)
+
+#define TEST_DATA                        TEST_BINARY_DATA_WRAP(T, NAME)
+#define TEST_RUN(T, NAME, out, in, x, n) RUN_VX_BINARY_CASE_0_WRAP(T, NAME, out, in, x, n)
+
+#include "vx_binary_run.h"
diff --git a/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i8.c b/gcc/testsuite/gcc.target/riscv/rvv/autovec/vx_vf/vx_vmsle-run-1-i8.c
new file mode 100644 (file)
index 0000000..41062b2
--- /dev/null
@@ -0,0 +1,15 @@
+/* { dg-do run { target { riscv_v } } } */
+/* { dg-additional-options "-std=c99 --param=gpr2vr-cost=0" } */
+
+#include "vx_binary.h"
+#include "vx_binary_data.h"
+
+#define T    int8_t
+#define NAME le
+
+DEF_VX_BINARY_CASE_0_WRAP(T, <=, NAME)
+
+#define TEST_DATA                        TEST_BINARY_DATA_WRAP(T, NAME)
+#define TEST_RUN(T, NAME, out, in, x, n) RUN_VX_BINARY_CASE_0_WRAP(T, NAME, out, in, x, n)
+
+#include "vx_binary_run.h"