From: Edwin Lu Date: Mon, 11 Sep 2023 17:00:34 +0000 (-0700) Subject: RISC-V: Add Types to Un-Typed Thead Instructions X-Git-Tag: basepoints/gcc-15~6286 X-Git-Url: http://git.ipfire.org/cgi-bin/gitweb.cgi?a=commitdiff_plain;h=316d57da5bb9205b946afc56d78582fee874e4b5;p=thirdparty%2Fgcc.git RISC-V: Add Types to Un-Typed Thead Instructions Updates the THEAD instructions to ensure that no insn is left without a type attribute. Tested for regressions using rv32/64 multilib for linux/newlib. gcc/Changelog: * config/riscv/thead.md: Update types Signed-off-by: Edwin Lu --- diff --git a/gcc/config/riscv/thead.md b/gcc/config/riscv/thead.md index 2287b752ea1e..65dbd32536fe 100644 --- a/gcc/config/riscv/thead.md +++ b/gcc/config/riscv/thead.md @@ -180,6 +180,7 @@ "!TARGET_64BIT && TARGET_XTHEADFMV" "fmv.w.x\t%0,%2\n\tth.fmv.hw.x\t%0,%1" [(set_attr "move_type" "move") + (set_attr "type" "fmove") (set_attr "mode" "DF")]) (define_insn "th_fmv_x_w" @@ -189,6 +190,7 @@ "!TARGET_64BIT && TARGET_XTHEADFMV" "fmv.x.w\t%0,%1" [(set_attr "move_type" "move") + (set_attr "type" "fmove") (set_attr "mode" "DF")]) (define_insn "th_fmv_x_hw" @@ -198,6 +200,7 @@ "!TARGET_64BIT && TARGET_XTHEADFMV" "th.fmv.x.hw\t%0,%1" [(set_attr "move_type" "move") + (set_attr "type" "fmove") (set_attr "mode" "DF")]) ;; XTheadMac @@ -333,6 +336,7 @@ && th_mempair_operands_p (operands, true, mode)" { return th_mempair_output_move (operands, true, mode, UNKNOWN); } [(set_attr "move_type" "load") + (set_attr "type" "load") (set_attr "mode" "")]) ;; MEMPAIR store 64/32 bit @@ -345,6 +349,7 @@ && th_mempair_operands_p (operands, false, mode)" { return th_mempair_output_move (operands, false, mode, UNKNOWN); } [(set_attr "move_type" "store") + (set_attr "type" "store") (set_attr "mode" "")]) ;; MEMPAIR load DI extended signed SI @@ -357,6 +362,7 @@ && th_mempair_operands_p (operands, true, SImode)" { return th_mempair_output_move (operands, true, SImode, SIGN_EXTEND); } [(set_attr "move_type" "load") + (set_attr "type" "load") (set_attr "mode" "DI") (set_attr "length" "8")]) @@ -370,6 +376,7 @@ && th_mempair_operands_p (operands, true, SImode)" { return th_mempair_output_move (operands, true, SImode, ZERO_EXTEND); } [(set_attr "move_type" "load") + (set_attr "type" "load") (set_attr "mode" "DI") (set_attr "length" "8")])