From: Kyrylo Tkachov Date: Mon, 24 Apr 2023 08:42:37 +0000 (+0100) Subject: [2/4] aarch64: Convert UABDL2 and SABDL2 patterns to standard RTL codes X-Git-Tag: basepoints/gcc-15~9949 X-Git-Url: http://git.ipfire.org/cgi-bin/gitweb.cgi?a=commitdiff_plain;h=6c82641d73283185990848051d8ffbdb51f2d208;p=thirdparty%2Fgcc.git [2/4] aarch64: Convert UABDL2 and SABDL2 patterns to standard RTL codes Similar to the previous patch for UABDL and SABDL, this patch covers the *2 versions that vec_select the high half of its input to do the asbsdiff and extend. A define_expand is added for the intrinsic to create the "select-high-half" RTX the pattern expects. Bootstrapped and tested on aarch64-none-linux-gnu. gcc/ChangeLog: * config/aarch64/aarch64-simd.md (aarch64_abdl2): Rename to... (aarch64_abdl2_insn): ... This. Use RTL codes instead of unspec. (aarch64_abdl2): New define_expand. * config/aarch64/aarch64.md (UNSPEC_SABDL2, UNSPEC_UABDL2): Delete. * config/aarch64/iterators.md (ABDL2): Delete. (sur): Remove handling of UNSPEC_SABDL2 and UNSPEC_UABDL2. --- diff --git a/gcc/config/aarch64/aarch64-simd.md b/gcc/config/aarch64/aarch64-simd.md index b46eb1d3149d..6c628681a6d7 100644 --- a/gcc/config/aarch64/aarch64-simd.md +++ b/gcc/config/aarch64/aarch64-simd.md @@ -914,16 +914,44 @@ [(set_attr "type" "neon_abd")] ) -(define_insn "aarch64_abdl2" +(define_insn "aarch64_abdl2_insn" [(set (match_operand: 0 "register_operand" "=w") - (unspec: [(match_operand:VQW 1 "register_operand" "w") - (match_operand:VQW 2 "register_operand" "w")] - ABDL2))] + (zero_extend: + (minus: + (USMAX: + (vec_select: + (match_operand:VQW 1 "register_operand" "w") + (match_operand:VQW 3 "vect_par_cnst_hi_half" "")) + (vec_select: + (match_operand:VQW 2 "register_operand" "w") + (match_dup 3))) + (: + (vec_select: + (match_dup 1) + (match_dup 3)) + (vec_select: + (match_dup 2) + (match_dup 3))))))] + "TARGET_SIMD" - "abdl2\t%0., %1., %2." + "abdl2\t%0., %1., %2." [(set_attr "type" "neon_abd")] ) +(define_expand "aarch64_abdl2" + [(match_operand: 0 "register_operand") + (USMAX:VQW + (match_operand:VQW 1 "register_operand") + (match_operand:VQW 2 "register_operand"))] + "TARGET_SIMD" + { + rtx hi = aarch64_simd_vect_par_cnst_half (mode, , true); + emit_insn (gen_aarch64_abdl2_insn (operands[0], operands[1], + operands[2], hi)); + DONE; + } +) + (define_insn "aarch64_abal" [(set (match_operand: 0 "register_operand" "=w") (unspec: [(match_operand:VD_BHSI 2 "register_operand" "w") diff --git a/gcc/config/aarch64/aarch64.md b/gcc/config/aarch64/aarch64.md index a1f35f263189..1b2bdf5c5506 100644 --- a/gcc/config/aarch64/aarch64.md +++ b/gcc/config/aarch64/aarch64.md @@ -206,7 +206,6 @@ UNSPEC_RBIT UNSPEC_SABAL UNSPEC_SABAL2 - UNSPEC_SABDL2 UNSPEC_SADALP UNSPEC_SCVTF UNSPEC_SETMEM @@ -229,7 +228,6 @@ UNSPEC_TLSLE48 UNSPEC_UABAL UNSPEC_UABAL2 - UNSPEC_UABDL2 UNSPEC_UADALP UNSPEC_UCVTF UNSPEC_USHL_2S diff --git a/gcc/config/aarch64/iterators.md b/gcc/config/aarch64/iterators.md index b7d67a64ca12..bd4415d6008d 100644 --- a/gcc/config/aarch64/iterators.md +++ b/gcc/config/aarch64/iterators.md @@ -2573,9 +2573,6 @@ ;; The unspec codes for the SABAL2, UABAL2 AdvancedSIMD instructions. (define_int_iterator ABAL2 [UNSPEC_SABAL2 UNSPEC_UABAL2]) -;; The unspec codes for the SABDL2, UABDL2 AdvancedSIMD instructions. -(define_int_iterator ABDL2 [UNSPEC_SABDL2 UNSPEC_UABDL2]) - ;; The unspec codes for the SADALP, UADALP AdvancedSIMD instructions. (define_int_iterator ADALP [UNSPEC_SADALP UNSPEC_UADALP]) @@ -3359,7 +3356,6 @@ (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r") (UNSPEC_SABAL "s") (UNSPEC_UABAL "u") (UNSPEC_SABAL2 "s") (UNSPEC_UABAL2 "u") - (UNSPEC_SABDL2 "s") (UNSPEC_UABDL2 "u") (UNSPEC_SADALP "s") (UNSPEC_UADALP "u") (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r") (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")