From: Craig Blackmore Date: Sun, 23 Jun 2024 04:07:06 +0000 (-0600) Subject: [PATCH] RISC-V: Fix unresolved mcpu-[67].c tests X-Git-Tag: basepoints/gcc-16~7991 X-Git-Url: http://git.ipfire.org/cgi-bin/gitweb.cgi?a=commitdiff_plain;h=77f3b3419d476e90a2b82dff2204466aba3b9c2c;p=thirdparty%2Fgcc.git [PATCH] RISC-V: Fix unresolved mcpu-[67].c tests These tests check the sched2 dump, so skip them for optimization levels that do not enable sched2. gcc/testsuite/ChangeLog: * gcc.target/riscv/mcpu-6.c: Skip for -O0, -O1, -Og. * gcc.target/riscv/mcpu-7.c: Likewise. --- diff --git a/gcc/testsuite/gcc.target/riscv/mcpu-6.c b/gcc/testsuite/gcc.target/riscv/mcpu-6.c index 96faa01653e..0126011939f 100644 --- a/gcc/testsuite/gcc.target/riscv/mcpu-6.c +++ b/gcc/testsuite/gcc.target/riscv/mcpu-6.c @@ -1,4 +1,5 @@ /* { dg-do compile } */ +/* { dg-skip-if "" { *-*-* } { "-O0" "-O1" "-Og" } } */ /* Verify -mtune has higher priority than -mcpu for pipeline model . */ /* { dg-options "-mcpu=sifive-u74 -mtune=rocket -fdump-rtl-sched2-details -march=rv32i -mabi=ilp32" } */ /* { dg-final { scan-rtl-dump "simple_return\[ \]+:alu" "sched2" } } */ diff --git a/gcc/testsuite/gcc.target/riscv/mcpu-7.c b/gcc/testsuite/gcc.target/riscv/mcpu-7.c index 6832323e529..656436343bd 100644 --- a/gcc/testsuite/gcc.target/riscv/mcpu-7.c +++ b/gcc/testsuite/gcc.target/riscv/mcpu-7.c @@ -1,4 +1,5 @@ /* { dg-do compile } */ +/* { dg-skip-if "" { *-*-* } { "-O0" "-O1" "-Og" } } */ /* Verify -mtune has higher priority than -mcpu for pipeline model . */ /* { dg-options "-mcpu=sifive-s21 -mtune=sifive-u74 -fdump-rtl-sched2-details -march=rv32i -mabi=ilp32" } */ /* { dg-final { scan-rtl-dump "simple_return\[ \]+:sifive_7_B" "sched2" } } */