]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
arm64: dts: s32g2: Add the System Timer Module nodes
authorDaniel Lezcano <daniel.lezcano@linaro.org>
Thu, 31 Jul 2025 14:01:34 +0000 (16:01 +0200)
committerShawn Guo <shawnguo@kernel.org>
Fri, 22 Aug 2025 08:26:12 +0000 (16:26 +0800)
The s32g2 has a STM module containing 8 timers. Each timer has a
dedicated interrupt and share the same clock.

Add the timers STM0->STM6 nodes for the s32g2 SoC. The STM7 node is
not added because it is slightly different and needs an extra property
which will be added later when supported by the driver.

Signed-off-by: Daniel Lezcano <daniel.lezcano@linaro.org>
Cc: Ghennadi Procopciuc <ghennadi.procopciuc@nxp.com>
Cc: Thomas Fossati <thomas.fossati@linaro.org>
Signed-off-by: Shawn Guo <shawnguo@kernel.org>
arch/arm64/boot/dts/freescale/s32g2.dtsi

index 09d2fbbe1d8c4f70d756bf6507b73caa200721e8..3bca469e75f7d70ef9889704007747872247bdaa 100644 (file)
                        };
                };
 
+               stm0: timer@4011c000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x4011c000 0x3000>;
+                       interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       status = "disabled";
+               };
+
+               stm1: timer@40120000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x40120000 0x3000>;
+                       interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       status = "disabled";
+               };
+
+               stm2: timer@40124000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x40124000 0x3000>;
+                       interrupts = <GIC_SPI 26 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       status = "disabled";
+               };
+
+               stm3: timer@40128000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x40128000 0x3000>;
+                       interrupts = <GIC_SPI 27 IRQ_TYPE_LEVEL_HIGH>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       status = "disabled";
+               };
+
                edma0: dma-controller@40144000 {
                        compatible = "nxp,s32g2-edma";
                        reg = <0x40144000 0x24000>,
                        status = "disabled";
                };
 
+               stm4: timer@4021c000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x4021c000 0x3000>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       interrupts = <GIC_SPI 28 IRQ_TYPE_LEVEL_HIGH>;
+                       status = "disabled";
+               };
+
+               stm5: timer@40220000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x40220000 0x3000>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       interrupts = <GIC_SPI 29 IRQ_TYPE_LEVEL_HIGH>;
+                       status = "disabled";
+               };
+
+               stm6: timer@40224000 {
+                       compatible = "nxp,s32g2-stm";
+                       reg = <0x40224000 0x3000>;
+                       clocks = <&clks 0x3b>, <&clks 0x3c>, <&clks 0x3c>;
+                       clock-names = "counter", "module", "register";
+                       interrupts = <GIC_SPI 30 IRQ_TYPE_LEVEL_HIGH>;
+                       status = "disabled";
+               };
+
                edma1: dma-controller@40244000 {
                        compatible = "nxp,s32g2-edma";
                        reg = <0x40244000 0x24000>,