TCGv rd = dest_gpr(ctx, a->rd);
TCGv rs1 = get_gpr(ctx, a->rs1, EXT_NONE);
+ memop |= MO_TE;
tcg_gen_qemu_ld_tl(rd, addr, ctx->mem_idx, memop);
tcg_gen_addi_tl(rs1, rs1, imm);
gen_set_gpr(ctx, a->rd, rd);
TCGv data = get_gpr(ctx, a->rd, EXT_NONE);
TCGv rs1 = get_gpr(ctx, a->rs1, EXT_NONE);
+ memop |= MO_TE;
tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, memop);
tcg_gen_addi_tl(rs1, rs1, imm);
gen_set_gpr(ctx, a->rs1, rs1);
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SQ, false);
+ return gen_load_inc(ctx, a, MO_SQ, false);
}
static bool trans_th_ldib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SQ, true);
+ return gen_load_inc(ctx, a, MO_SQ, true);
}
static bool trans_th_lwia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SL, false);
+ return gen_load_inc(ctx, a, MO_SL, false);
}
static bool trans_th_lwib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SL, true);
+ return gen_load_inc(ctx, a, MO_SL, true);
}
static bool trans_th_lwuia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_UL, false);
+ return gen_load_inc(ctx, a, MO_UL, false);
}
static bool trans_th_lwuib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_UL, true);
+ return gen_load_inc(ctx, a, MO_UL, true);
}
static bool trans_th_lhia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SW, false);
+ return gen_load_inc(ctx, a, MO_SW, false);
}
static bool trans_th_lhib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_SW, true);
+ return gen_load_inc(ctx, a, MO_SW, true);
}
static bool trans_th_lhuia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_UW, false);
+ return gen_load_inc(ctx, a, MO_UW, false);
}
static bool trans_th_lhuib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_inc(ctx, a, MO_TE | MO_UW, true);
+ return gen_load_inc(ctx, a, MO_UW, true);
}
static bool trans_th_lbia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SQ, false);
+ return gen_store_inc(ctx, a, MO_SQ, false);
}
static bool trans_th_sdib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SQ, true);
+ return gen_store_inc(ctx, a, MO_SQ, true);
}
static bool trans_th_swia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SL, false);
+ return gen_store_inc(ctx, a, MO_SL, false);
}
static bool trans_th_swib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SL, true);
+ return gen_store_inc(ctx, a, MO_SL, true);
}
static bool trans_th_shia(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SW, false);
+ return gen_store_inc(ctx, a, MO_SW, false);
}
static bool trans_th_shib(DisasContext *ctx, arg_th_meminc *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_inc(ctx, a, MO_TE | MO_SW, true);
+ return gen_store_inc(ctx, a, MO_SW, true);
}
static bool trans_th_sbia(DisasContext *ctx, arg_th_meminc *a)