]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
drm/radeon: fix PLLs on RS880 and older v2
authorChristian König <christian.koenig@amd.com>
Thu, 29 Jan 2015 15:01:03 +0000 (16:01 +0100)
committerLuis Henriques <luis.henriques@canonical.com>
Tue, 10 Feb 2015 13:38:46 +0000 (13:38 +0000)
commit 72edd83cc9e5819ed1ee771519143d7594e059f0 upstream.

This is a workaround for RS880 and older chips which seem to have
an additional limit on the minimum PLL input frequency.

v2: fix signed/unsigned warning

bugs:
https://bugzilla.kernel.org/show_bug.cgi?id=91861
https://bugzilla.kernel.org/show_bug.cgi?id=83461

Signed-off-by: Christian König <christian.koenig@amd.com>
Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Signed-off-by: Luis Henriques <luis.henriques@canonical.com>
drivers/gpu/drm/radeon/radeon_display.c

index bf25061c8ac4ee37b0f1c72b003427eb551dca22..13ac29b1fa0cfb95991b39c8c1e3841f9caf1289 100644 (file)
@@ -1000,6 +1000,9 @@ void radeon_compute_pll_avivo(struct radeon_pll *pll,
        if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
            pll->flags & RADEON_PLL_USE_REF_DIV)
                ref_div_max = pll->reference_div;
+       else if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
+               /* fix for problems on RS880 */
+               ref_div_max = min(pll->max_ref_div, 7u);
        else
                ref_div_max = pll->max_ref_div;