+++ /dev/null
-From 769f918adc3578047332cad8e42150bf0d08a913 Mon Sep 17 00:00:00 2001
-From: Sasha Levin <sashal@kernel.org>
-Date: Thu, 3 Jun 2021 20:04:27 +0530
-Subject: arm64: dts: ti: k3-j721e-common-proc-board: Re-name "link" name as
- "phy"
-
-From: Kishon Vijay Abraham I <kishon@ti.com>
-
-[ Upstream commit 02b4d9186121d842a53e347f53a86ec7f2c6b0c7 ]
-
-Commit 66db854b1f62d ("arm64: dts: ti: k3-j721e-common-proc-board:
-Configure the PCIe instances") and
-commit 02c35dca2b488 ("arm64: dts: ti: k3-j721e: Enable Super-Speed
-support for USB0") added PHY DT nodes with node name as "link"
-However nodes with #phy-cells should be named 'phy' as discussed in [1].
-Re-name subnodes of serdes in J721E to 'phy'.
-
-[1] -> http://lore.kernel.org/r/20200909203631.GA3026331@bogus
-
-Fixes: 66db854b1f62d ("arm64: dts: ti: k3-j721e-common-proc-board: Configure the PCIe instances")
-Fixes: 02c35dca2b488 ("arm64: dts: ti: k3-j721e: Enable Super-Speed support for USB0")
-Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
-Reviewed-by: Aswath Govindraju <a-govindraju@ti.com>
-Signed-off-by: Nishanth Menon <nm@ti.com>
-Link: https://lore.kernel.org/r/20210603143427.28735-5-kishon@ti.com
-Signed-off-by: Sasha Levin <sashal@kernel.org>
----
- arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts | 8 ++++----
- 1 file changed, 4 insertions(+), 4 deletions(-)
-
-diff --git a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-index 56a92f59c3a1..964e70ddf8e6 100644
---- a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-+++ b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-@@ -326,7 +326,7 @@
- };
-
- &serdes3 {
-- serdes3_usb_link: link@0 {
-+ serdes3_usb_link: phy@0 {
- reg = <0>;
- cdns,num-lanes = <2>;
- #phy-cells = <0>;
-@@ -599,7 +599,7 @@
- assigned-clocks = <&serdes0 CDNS_SIERRA_PLL_CMNLC>;
- assigned-clock-parents = <&wiz0_pll1_refclk>;
-
-- serdes0_pcie_link: link@0 {
-+ serdes0_pcie_link: phy@0 {
- reg = <0>;
- cdns,num-lanes = <1>;
- #phy-cells = <0>;
-@@ -612,7 +612,7 @@
- assigned-clocks = <&serdes1 CDNS_SIERRA_PLL_CMNLC>;
- assigned-clock-parents = <&wiz1_pll1_refclk>;
-
-- serdes1_pcie_link: link@0 {
-+ serdes1_pcie_link: phy@0 {
- reg = <0>;
- cdns,num-lanes = <2>;
- #phy-cells = <0>;
-@@ -625,7 +625,7 @@
- assigned-clocks = <&serdes2 CDNS_SIERRA_PLL_CMNLC>;
- assigned-clock-parents = <&wiz2_pll1_refclk>;
-
-- serdes2_pcie_link: link@0 {
-+ serdes2_pcie_link: phy@0 {
- reg = <0>;
- cdns,num-lanes = <2>;
- #phy-cells = <0>;
---
-2.30.2
-
+++ /dev/null
-From 24337758c6c5dcd4f769208a2d23f824063aef73 Mon Sep 17 00:00:00 2001
-From: Sasha Levin <sashal@kernel.org>
-Date: Thu, 3 Jun 2021 20:04:26 +0530
-Subject: arm64: dts: ti: k3-j721e-common-proc-board: Use external clock for
- SERDES
-
-From: Kishon Vijay Abraham I <kishon@ti.com>
-
-[ Upstream commit f2a7657ad7a821de9cc77d071a5587b243144cd5 ]
-
-Use external clock for all the SERDES used by PCIe controller. This will
-make the same clock used by the local SERDES as well as the clock
-provided to the PCIe connector.
-
-Signed-off-by: Kishon Vijay Abraham I <kishon@ti.com>
-Reviewed-by: Aswath Govindraju <a-govindraju@ti.com>
-Signed-off-by: Nishanth Menon <nm@ti.com>
-Link: https://lore.kernel.org/r/20210603143427.28735-4-kishon@ti.com
-Signed-off-by: Sasha Levin <sashal@kernel.org>
----
- .../dts/ti/k3-j721e-common-proc-board.dts | 40 +++++++++++++++++++
- 1 file changed, 40 insertions(+)
-
-diff --git a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-index 7cd31ac67f88..56a92f59c3a1 100644
---- a/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-+++ b/arch/arm64/boot/dts/ti/k3-j721e-common-proc-board.dts
-@@ -9,6 +9,7 @@
- #include <dt-bindings/gpio/gpio.h>
- #include <dt-bindings/input/input.h>
- #include <dt-bindings/net/ti-dp83867.h>
-+#include <dt-bindings/phy/phy-cadence.h>
-
- / {
- chosen {
-@@ -564,7 +565,40 @@
- clock-frequency = <100000000>;
- };
-
-+&wiz0_pll1_refclk {
-+ assigned-clocks = <&wiz0_pll1_refclk>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
-+&wiz0_refclk_dig {
-+ assigned-clocks = <&wiz0_refclk_dig>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
-+&wiz1_pll1_refclk {
-+ assigned-clocks = <&wiz1_pll1_refclk>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
-+&wiz1_refclk_dig {
-+ assigned-clocks = <&wiz1_refclk_dig>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
-+&wiz2_pll1_refclk {
-+ assigned-clocks = <&wiz2_pll1_refclk>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
-+&wiz2_refclk_dig {
-+ assigned-clocks = <&wiz2_refclk_dig>;
-+ assigned-clock-parents = <&cmn_refclk1>;
-+};
-+
- &serdes0 {
-+ assigned-clocks = <&serdes0 CDNS_SIERRA_PLL_CMNLC>;
-+ assigned-clock-parents = <&wiz0_pll1_refclk>;
-+
- serdes0_pcie_link: link@0 {
- reg = <0>;
- cdns,num-lanes = <1>;
-@@ -575,6 +609,9 @@
- };
-
- &serdes1 {
-+ assigned-clocks = <&serdes1 CDNS_SIERRA_PLL_CMNLC>;
-+ assigned-clock-parents = <&wiz1_pll1_refclk>;
-+
- serdes1_pcie_link: link@0 {
- reg = <0>;
- cdns,num-lanes = <2>;
-@@ -585,6 +622,9 @@
- };
-
- &serdes2 {
-+ assigned-clocks = <&serdes2 CDNS_SIERRA_PLL_CMNLC>;
-+ assigned-clock-parents = <&wiz2_pll1_refclk>;
-+
- serdes2_pcie_link: link@0 {
- reg = <0>;
- cdns,num-lanes = <2>;
---
-2.30.2
-
reset-bail-if-try_module_get-fails.patch
arm64-dts-renesas-r8a779a0-drop-power-domains-proper.patch
arm64-dts-ti-k3-j721e-main-fix-external-refclk-input.patch
-arm64-dts-ti-k3-j721e-common-proc-board-use-external.patch
-arm64-dts-ti-k3-j721e-common-proc-board-re-name-link.patch
memory-fsl_ifc-fix-leak-of-io-mapping-on-probe-failu.patch
memory-fsl_ifc-fix-leak-of-private-memory-on-probe-f.patch
arm64-dts-allwinner-a64-sopine-baseboard-change-rgmi.patch