]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
arm64: dts: qcom: kaanapali: Add support for MM clock controllers for Kaanapali
authorTaniya Das <taniya.das@oss.qualcomm.com>
Wed, 25 Feb 2026 07:19:24 +0000 (23:19 -0800)
committerBjorn Andersson <andersson@kernel.org>
Thu, 26 Mar 2026 14:40:45 +0000 (09:40 -0500)
Add the device nodes for the multimedia clock controllers (cambistmclkcc,
camcc, dispcc, videocc, gpucc and gxclkctl).

Signed-off-by: Taniya Das <taniya.das@oss.qualcomm.com>
Reviewed-by: Konrad Dybcio <konrad.dybcio@oss.qualcomm.com>
Reviewed-by: Abel Vesa <abel.vesa@oss.qualcomm.com>
Signed-off-by: Jingyi Wang <jingyi.wang@oss.qualcomm.com>
Link: https://lore.kernel.org/r/20260224-knp-dts-misc-v6-9-79d20dab8a60@oss.qualcomm.com
Signed-off-by: Bjorn Andersson <andersson@kernel.org>
arch/arm64/boot/dts/qcom/kaanapali.dtsi

index 46096db17d6c690b79fe0b56c02ef272137c8022..18c029f4917865775ae3927b4fcb0a0a45a7cee0 100644 (file)
@@ -3,7 +3,13 @@
  * Copyright (c) Qualcomm Technologies, Inc. and/or its subsidiaries.
  */
 
+#include <dt-bindings/clock/qcom,kaanapali-cambistmclkcc.h>
+#include <dt-bindings/clock/qcom,kaanapali-camcc.h>
+#include <dt-bindings/clock/qcom,kaanapali-dispcc.h>
 #include <dt-bindings/clock/qcom,kaanapali-gcc.h>
+#include <dt-bindings/clock/qcom,kaanapali-gpucc.h>
+#include <dt-bindings/clock/qcom,kaanapali-gxclkctl.h>
+#include <dt-bindings/clock/qcom,kaanapali-videocc.h>
 #include <dt-bindings/clock/qcom,rpmh.h>
 #include <dt-bindings/clock/qcom,sm8750-tcsr.h>
 #include <dt-bindings/dma/qcom-gpi.h>
                                 <&rpmhcc RPMH_IPA_CLK>;
                };
 
+               cambistmclkcc: clock-controller@1760000 {
+                       compatible = "qcom,kaanapali-cambistmclkcc";
+                       reg = <0x0 0x01760000 0x0 0x8000>;
+
+                       clocks = <&gcc GCC_CAM_BIST_MCLK_AHB_CLK>,
+                                <&bi_tcxo_div2>,
+                                <&bi_tcxo_ao_div2>,
+                                <&sleep_clk>;
+
+                       power-domains = <&rpmhpd RPMHPD_MMCX>,
+                                       <&rpmhpd RPMHPD_MX>;
+                       required-opps = <&rpmhpd_opp_low_svs>,
+                                       <&rpmhpd_opp_low_svs>;
+
+                       #clock-cells = <1>;
+                       #reset-cells = <1>;
+               };
+
                mmss_noc: interconnect@1780000 {
                        compatible = "qcom,kaanapali-mmss-noc";
                        reg = <0x0 0x01780000 0x0 0x5b800>;
                        #reset-cells = <1>;
                };
 
+               videocc: clock-controller@20f0000 {
+                       compatible = "qcom,kaanapali-videocc";
+                       reg = <0x0 0x020f0000 0x0 0x10000>;
+                       clocks = <&bi_tcxo_div2>,
+                                <&gcc GCC_VIDEO_AHB_CLK>;
+
+                       power-domains = <&rpmhpd RPMHPD_MMCX>,
+                                       <&rpmhpd RPMHPD_MXC>;
+                       required-opps = <&rpmhpd_opp_low_svs>,
+                                       <&rpmhpd_opp_low_svs>;
+
+                       #clock-cells = <1>;
+                       #reset-cells = <1>;
+                       #power-domain-cells = <1>;
+               };
+
+               gxclkctl: clock-controller@3d64000 {
+                       compatible = "qcom,kaanapali-gxclkctl";
+                       reg = <0x0 0x03d64000 0x0 0x6000>;
+
+                       power-domains = <&rpmhpd RPMHPD_GFX>,
+                                       <&rpmhpd RPMHPD_GMXC>,
+                                       <&gpucc GPU_CC_CX_GDSC>;
+
+                       #power-domain-cells = <1>;
+               };
+
+               gpucc: clock-controller@3d90000 {
+                       compatible = "qcom,kaanapali-gpucc";
+                       reg = <0x0 0x03d90000 0x0 0x9800>;
+
+                       clocks = <&bi_tcxo_div2>,
+                                <&gcc GCC_GPU_GPLL0_CLK_SRC>,
+                                <&gcc GCC_GPU_GPLL0_DIV_CLK_SRC>;
+
+                       #clock-cells = <1>;
+                       #reset-cells = <1>;
+                       #power-domain-cells = <1>;
+               };
+
                remoteproc_adsp: remoteproc@6800000 {
                        compatible = "qcom,kaanapali-adsp-pas", "qcom,sm8550-adsp-pas";
                        reg = <0x0 0x06800000 0x0 0x10000>;
                        };
                };
 
+               camcc: clock-controller@956d000 {
+                       compatible = "qcom,kaanapali-camcc";
+                       reg = <0x0 0x0956d000 0x0 0x80000>;
+
+                       clocks = <&gcc GCC_CAMERA_AHB_CLK>,
+                                <&bi_tcxo_div2>,
+                                <&bi_tcxo_ao_div2>,
+                                <&sleep_clk>;
+
+                       power-domains = <&rpmhpd RPMHPD_MMCX>,
+                                       <&rpmhpd RPMHPD_MXC>;
+                       required-opps = <&rpmhpd_opp_low_svs>,
+                                       <&rpmhpd_opp_low_svs>;
+
+                       #clock-cells = <1>;
+                       #reset-cells = <1>;
+                       #power-domain-cells = <1>;
+               };
+
+               dispcc: clock-controller@9ba2000 {
+                       compatible = "qcom,kaanapali-dispcc";
+                       reg = <0x0 0x09ba2000 0x0 0x20000>;
+                       clocks = <&bi_tcxo_div2>,
+                                <&bi_tcxo_ao_div2>,
+                                <&gcc GCC_DISP_AHB_CLK>,
+                                <&sleep_clk>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>,
+                                <0>;
+
+                       power-domains = <&rpmhpd RPMHPD_MMCX>;
+                       required-opps = <&rpmhpd_opp_low_svs>;
+
+                       #clock-cells = <1>;
+                       #power-domain-cells = <1>;
+                       #reset-cells = <1>;
+               };
+
                pdc: interrupt-controller@b220000 {
                        compatible = "qcom,kaanapali-pdc", "qcom,pdc";
                        reg = <0x0 0x0b220000 0x0 0x10000>,