TCGv rd = dest_gpr(ctx, a->rd);
TCGv addr = get_th_address_indexed(ctx, a->rs1, a->rs2, a->imm2, zext_offs);
+ memop |= MO_TE;
tcg_gen_qemu_ld_tl(rd, addr, ctx->mem_idx, memop);
gen_set_gpr(ctx, a->rd, rd);
TCGv data = get_gpr(ctx, a->rd, EXT_NONE);
TCGv addr = get_th_address_indexed(ctx, a->rs1, a->rs2, a->imm2, zext_offs);
+ memop |= MO_TE;
tcg_gen_qemu_st_tl(data, addr, ctx->mem_idx, memop);
return true;
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SQ, false);
+ return gen_load_idx(ctx, a, MO_SQ, false);
}
static bool trans_th_lrw(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SL, false);
+ return gen_load_idx(ctx, a, MO_SL, false);
}
static bool trans_th_lrwu(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_UL, false);
+ return gen_load_idx(ctx, a, MO_UL, false);
}
static bool trans_th_lrh(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SW, false);
+ return gen_load_idx(ctx, a, MO_SW, false);
}
static bool trans_th_lrhu(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_UW, false);
+ return gen_load_idx(ctx, a, MO_UW, false);
}
static bool trans_th_lrb(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SQ, false);
+ return gen_store_idx(ctx, a, MO_SQ, false);
}
static bool trans_th_srw(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SL, false);
+ return gen_store_idx(ctx, a, MO_SL, false);
}
static bool trans_th_srh(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SW, false);
+ return gen_store_idx(ctx, a, MO_SW, false);
}
static bool trans_th_srb(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SQ, true);
+ return gen_load_idx(ctx, a, MO_SQ, true);
}
static bool trans_th_lurw(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SL, true);
+ return gen_load_idx(ctx, a, MO_SL, true);
}
static bool trans_th_lurwu(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_UL, true);
+ return gen_load_idx(ctx, a, MO_UL, true);
}
static bool trans_th_lurh(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_SW, true);
+ return gen_load_idx(ctx, a, MO_SW, true);
}
static bool trans_th_lurhu(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_load_idx(ctx, a, MO_TE | MO_UW, true);
+ return gen_load_idx(ctx, a, MO_UW, true);
}
static bool trans_th_lurb(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
REQUIRE_64BIT(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SQ, true);
+ return gen_store_idx(ctx, a, MO_SQ, true);
}
static bool trans_th_surw(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SL, true);
+ return gen_store_idx(ctx, a, MO_SL, true);
}
static bool trans_th_surh(DisasContext *ctx, arg_th_memidx *a)
{
REQUIRE_XTHEADMEMIDX(ctx);
- return gen_store_idx(ctx, a, MO_TE | MO_SW, true);
+ return gen_store_idx(ctx, a, MO_SW, true);
}
static bool trans_th_surb(DisasContext *ctx, arg_th_memidx *a)