]> git.ipfire.org Git - thirdparty/gcc.git/commitdiff
AArch64 backend support for ROR instruction.
authorIan Bolton <ian.bolton@arm.com>
Tue, 19 Mar 2013 16:18:46 +0000 (16:18 +0000)
committerIan Bolton <ibolton@gcc.gnu.org>
Tue, 19 Mar 2013 16:18:46 +0000 (16:18 +0000)
From-SVN: r196796

gcc/ChangeLog
gcc/config/aarch64/aarch64.md
gcc/testsuite/ChangeLog

index 4b2d216356dc23c217fd80e99dcc2fd565cd0075..d55999eec691a8a046061fb506a0bd3f59663a0f 100644 (file)
@@ -1,3 +1,8 @@
+2013-03-19  Ian Bolton  <ian.bolton@arm.com>
+
+       * config/aarch64/aarch64.md (*ror<mode>3_insn): New pattern.
+       (*rorsi3_insn_uxtw): Likewise.
+
 2013-03-19  Ian Bolton  <ian.bolton@arm.com>
 
        * config/aarch64/aarch64.md (*extr<mode>5_insn): New pattern.
index 8fc86d47de94e61e0d43dd62c798d312eeb47aad..4358b448c6d7c32e1346730d0cd11ee6280cdd15 100644 (file)
    (set_attr "mode" "SI")]
 )
 
+(define_insn "*ror<mode>3_insn"
+  [(set (match_operand:GPI 0 "register_operand" "=r")
+       (rotate:GPI (match_operand:GPI 1 "register_operand" "r")
+                   (match_operand 2 "const_int_operand" "n")))]
+  "UINTVAL (operands[2]) < GET_MODE_BITSIZE (<MODE>mode)"
+{
+  operands[3] = GEN_INT (<sizen> - UINTVAL (operands[2]));
+  return "ror\\t%<w>0, %<w>1, %3";
+}
+  [(set_attr "v8type" "shift")
+   (set_attr "mode" "<MODE>")]
+)
+
+;; zero_extend version of the above
+(define_insn "*rorsi3_insn_uxtw"
+  [(set (match_operand:DI 0 "register_operand" "=r")
+       (zero_extend:DI
+        (rotate:SI (match_operand:SI 1 "register_operand" "r")
+                   (match_operand 2 "const_int_operand" "n"))))]
+  "UINTVAL (operands[2]) < 32"
+{
+  operands[3] = GEN_INT (32 - UINTVAL (operands[2]));
+  return "ror\\t%w0, %w1, %3";
+}
+  [(set_attr "v8type" "shift")
+   (set_attr "mode" "SI")]
+)
+
 (define_insn "*<ANY_EXTEND:optab><GPI:mode>_ashl<SHORT:mode>"
   [(set (match_operand:GPI 0 "register_operand" "=r")
        (ANY_EXTEND:GPI
index fa69025f09523939a8586bee5d982a73afd697f7..e198a6e0af2e3ec290084860606d14a52e743e72 100644 (file)
@@ -1,3 +1,7 @@
+2013-03-19  Ian Bolton  <ian.bolton@arm.com>
+
+       * gcc.target/aarch64/ror.c: New test.
+
 2013-03-19  Ian Bolton  <ian.bolton@arm.com>
 
        * gcc.target/aarch64/extr.c: New test.