]> git.ipfire.org Git - thirdparty/kernel/stable.git/commitdiff
intel_pstate: set BYT MSR with wrmsrl_on_cpu()
authorJoe Konno <joe.konno@intel.com>
Tue, 12 May 2015 14:59:42 +0000 (07:59 -0700)
committerLuis Henriques <luis.henriques@canonical.com>
Thu, 9 Jul 2015 13:36:00 +0000 (14:36 +0100)
commit 0dd23f94251f49da99a6cbfb22418b2d757d77d6 upstream.

Commit 007bea098b86 (intel_pstate: Add setting voltage value for
baytrail P states.) introduced byt_set_pstate() with the assumption that
it would always be run by the CPU whose MSR is to be written by it.  It
turns out, however, that is not always the case in practice, so modify
byt_set_pstate() to enforce the MSR write done by it to always happen on
the right CPU.

Fixes: 007bea098b86 (intel_pstate: Add setting voltage value for baytrail P states.)
Signed-off-by: Joe Konno <joe.konno@intel.com>
Acked-by: Kristen Carlson Accardi <kristen@linux.intel.com>
Signed-off-by: Rafael J. Wysocki <rafael.j.wysocki@intel.com>
Signed-off-by: Luis Henriques <luis.henriques@canonical.com>
drivers/cpufreq/intel_pstate.c

index fafc7d05e1f9b626c13681d42e6eb660bc23fdb2..0a91eea081986e64ea95a703f95a07dfc8cafbbc 100644 (file)
@@ -442,7 +442,7 @@ static void byt_set_pstate(struct cpudata *cpudata, int pstate)
 
        val |= vid;
 
-       wrmsrl(MSR_IA32_PERF_CTL, val);
+       wrmsrl_on_cpu(cpudata->cpu, MSR_IA32_PERF_CTL, val);
 }
 
 #define BYT_BCLK_FREQS 5