]> git.ipfire.org Git - thirdparty/u-boot.git/commitdiff
Rename dragonfire to pele.
authorBrian Hill <brian.hill@xilinx.com>
Fri, 11 Jun 2010 19:58:47 +0000 (13:58 -0600)
committerBrian Hill <brian.hill@xilinx.com>
Fri, 11 Jun 2010 19:58:47 +0000 (13:58 -0600)
Introduce the use of xparameters.h

board/xilinx/dfe/xparameters.h [new file with mode: 0644]
board/xilinx/dfe/xparameters_pss.h [new file with mode: 0644]
cpu/arm_cortexa8/dragonfire/cpu_init.S [deleted file]
cpu/arm_cortexa8/pele/Makefile [moved from cpu/arm_cortexa8/dragonfire/Makefile with 95% similarity]
cpu/arm_cortexa8/pele/board.c [moved from cpu/arm_cortexa8/dragonfire/df_board.c with 100% similarity]
cpu/arm_cortexa8/pele/config.mk [moved from cpu/arm_cortexa8/dragonfire/config.mk with 100% similarity]
cpu/arm_cortexa8/pele/interrupts.c [moved from cpu/arm_cortexa8/dragonfire/interrupts.c with 100% similarity]
cpu/arm_cortexa8/pele/ttc.h [moved from cpu/arm_cortexa8/dragonfire/ttc.h with 100% similarity]
include/asm-arm/arch-pele/ttc.h [moved from include/asm-arm/arch-dragonfire/ttc.h with 100% similarity]

diff --git a/board/xilinx/dfe/xparameters.h b/board/xilinx/dfe/xparameters.h
new file mode 100644 (file)
index 0000000..c532128
--- /dev/null
@@ -0,0 +1,148 @@
+#ifndef _XPARAMETERS_H_
+#define _XPARAMETERS_H_
+
+#include "xparameters_pss.h"
+
+#define STDIN_BASEADDRESS              XPAR_XUARTPSS_0_BASEADDR
+#define STDOUT_BASEADDRESS             XPAR_XUARTPSS_0_BASEADDR
+
+#define XPAR_DDR2_SDRAM_MEM_BASEADDR   0x00000000
+#define XPAR_DDR2_SDRAM_MEM_HIGHADDR   0x00FFFFFF
+
+/* SCU Timer */
+#define XPAR_SCUTIMER_NUM_INSTANCES    1
+#define XPAR_SCUTIMER_DEVICE_ID                0
+#define XPAR_SCUTIMER_BASEADDR         0xFEF00600
+#define XPAR_SCUTIMER_INTR             29
+
+/* SCU Watchdog timer */
+#define XPAR_SCUWDT_NUM_INSTANCES      1
+#define XPAR_SCUWDT_DEVICE_ID          0
+#define XPAR_SCUWDT_BASEADDR           0xFEF00600
+#define XPAR_SCUWDT_INTR               30
+
+/* SCU Interrupt Controller */
+#define XPAR_SCUGIC_SINGLE_DEVICE_ID   0
+#define XPAR_SCUGIC_CPU_BASEADDR       0xFEF00100
+#define XPAR_SCUGIC_DIST_BASEADDR      0xFEF01000
+#define XPAR_SCUGIC_NUM_INSTANCES      1
+#define XPAR_SCUGIC_ACK_BEFORE         0
+
+/* PSS Interrupt controller defines */
+#define XPAR_GIC_SINGLE_DEVICE_ID      0
+#define XPAR_GIC_CPU_BASEADDR          XPAR_SCUGIC_CPU_BASEADDR
+#define XPAR_GIC_DIST_BASEADDR         XPAR_SCUGIC_DIST_BASEADDR
+#define XPAR_GIC_NUM_INSTANCES         1
+#define XPAR_GIC_ACK_BEFORE            0
+
+/* UART Defines */
+#define XPAR_XUARTPSS_NUM_INSTANCES    2
+#define XPAR_XUARTPSS_0_DEVICE_ID      0
+#define XPAR_XUARTPSS_0_BASEADDR       XPSS_UART0_BASEADDR
+#define XPAR_XUARTPSS_0_CLOCK_HZ       50000000
+#define XPAR_XUARTPSS_0_INTR           XPSS_UART0_INT_ID
+#define XPAR_XUARTPSS_1_DEVICE_ID      1
+#define XPAR_XUARTPSS_1_BASEADDR       XPSS_UART1_BASEADDR
+#define XPAR_XUARTPSS_1_CLOCK_HZ       50000000
+#define XPAR_XUARTPSS_1_INTR           XPSS_UART1_INT_ID
+
+/*IIC Defines */
+#define XPAR_XIICPSS_NUM_INSTANCES     2
+#define XPAR_XIICPSS_0_DEVICE_ID       0
+#define XPAR_XIICPSS_0_BASEADDR                XPSS_I2C0_BASEADDR
+#define XPAR_XIICPSS_0_CLOCK_HZ                100000000
+#define XPAR_XIICPSS_0_INTR            XPSS_I2C0_INT_ID
+#define XPAR_XIICPSS_1_DEVICE_ID       1
+#define XPAR_XIICPSS_1_BASEADDR                XPSS_I2C1_BASEADDR
+#define XPAR_XIICPSS_1_CLOCK_HZ                100000000
+#define XPAR_XIICPSS_1_INTR            XPSS_I2C1_INT_ID
+
+/* SPI Defines */
+#define XPAR_XSPIPSS_NUM_INSTANCES     2
+#define XPAR_XSPIPSS_0_DEVICE_ID       0
+#define XPAR_XSPIPSS_0_BASEADDR                XPSS_SPI0_BASEADDR
+#define XPAR_XSPIPSS_0_CLOCK_HZ                50000000
+#define XPAR_XSPIPSS_0_INTR            XPSS_SPI0_INT_ID
+#define XPAR_XSPIPSS_1_DEVICE_ID       1
+#define XPAR_XSPIPSS_1_BASEADDR                XPSS_SPI1_BASEADDR
+#define XPAR_XSPIPSS_1_CLOCK_HZ                50000000
+#define XPAR_XSPIPSS_1_INTR            XPSS_SPI1_INT_ID
+
+/* CAN Defines */
+#define XPAR_XCANPSS_NUM_INSTANCES     1
+#define XPAR_XCANPSS_0_DEVICE_ID       0
+#define XPAR_XCANPSS_0_BASEADDR                XPSS_CAN0_BASEADDR
+#define XPAR_XCANPSS_0_INTR            XPSS_CAN0_INT_ID
+
+/* DMA Defines */
+#define XPAR_XDMAPSS_NUM_INSTANCES     1
+#define XPAR_XDMAPSS_0_DEVICE_ID       0
+#define XPAR_XDMAPSS_0_BASEADDR                XPSS_DMAC0_BASEADDR
+#define XPAR_XDMAPSS_0_FAULT_INTR      XPSS_TOP_DMA_ABORT_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_0     XPSS_TOP_DMA0_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_1     XPSS_TOP_DMA1_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_2     XPSS_TOP_DMA2_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_3     XPSS_TOP_DMA3_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_4     XPSS_BOT_DMA0_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_5     XPSS_BOT_DMA1_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_6     XPSS_BOT_DMA2_INT_ID
+#define XPAR_XDMAPSS_0_DONE_INTR_7     XPSS_BOT_DMA3_INT_ID
+
+#define XPAR_XDMAPSS_CHANNELS_PER_DEV  4
+
+/* GPIO Defines*/
+#define XPAR_XGPIO_NUM_INSTANCES       1
+#define XPAR_XGPIO_0_DEVICE_ID         0
+#define XPAR_XGPIO_0_BASEADDR          XPSS_GPIO_BASEADDR
+#define XPAR_XGPIO_0_INTR              XPSS_GPIO_INT_ID
+
+/* GEM Defines*/
+#define XPAR_XEMACPSS_NUM_INSTANCES    1
+#define XPAR_XEMACPSS_0_DEVICE_ID      0
+#define XPAR_XEMACPSS_0_BASEADDR       XPSS_GEM0_BASEADDR
+#define XPAR_XEMACPSS_0_INTR           XPSS_GEM0_INT_ID
+#define XPAR_XEMACPSS_1_DEVICE_ID      1
+#define XPAR_XEMACPSS_1_BASEADDR       XPSS_GEM1_BASEADDR
+
+/* TTC Defines */
+#define XPAR_XTTCPSS_NUM_INSTANCES     6
+#define XPAR_XTTCPSS_CLOCK_HZ          781250
+
+#define XPAR_XTTCPSS_0_DEVICE_ID       0
+#define XPAR_XTTCPSS_0_BASEADDR                XPSS_TTC0_BASEADDR
+#define XPAR_XTTCPSS_0_INTR            XPSS_TTC0_0_INT_ID
+#define XPAR_XTTCPSS_0_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+
+#define XPAR_XTTCPSS_1_DEVICE_ID       1
+#define XPAR_XTTCPSS_1_BASEADDR                XPSS_TTC0_BASEADDR+4
+#define XPAR_XTTCPSS_1_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+#define XPAR_XTTCPSS_1_INTR            XPSS_TTC0_1_INT_ID
+
+#define XPAR_XTTCPSS_2_DEVICE_ID       2
+#define XPAR_XTTCPSS_2_BASEADDR                XPSS_TTC0_BASEADDR+8
+#define XPAR_XTTCPSS_2_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+#define XPAR_XTTCPSS_2_INTR            XPSS_TTC0_2_INT_ID
+
+#define XPAR_XTTCPSS_3_DEVICE_ID       3
+#define XPAR_XTTCPSS_3_BASEADDR                XPSS_TTC1_BASEADDR
+#define XPAR_XTTCPSS_3_INTR            XPSS_TTC1_0_INT_ID
+#define XPAR_XTTCPSS_3_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+
+#define XPAR_XTTCPSS_4_DEVICE_ID       4
+#define XPAR_XTTCPSS_4_BASEADDR                XPSS_TTC1_BASEADDR+4
+#define XPAR_XTTCPSS_4_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+#define XPAR_XTTCPSS_4_INTR            XPSS_TTC1_1_INT_ID
+
+#define XPAR_XTTCPSS_5_DEVICE_ID       5
+#define XPAR_XTTCPSS_5_BASEADDR                XPSS_TTC1_BASEADDR+8
+#define XPAR_XTTCPSS_5_CLOCK_HZ                XPAR_XTTCPSS_CLOCK_HZ
+#define XPAR_XTTCPSS_5_INTR            XPSS_TTC1_2_INT_ID
+
+/* WDT Defines*/
+#define XPSS_WDT_NUM_INSTANCES         1
+#define XPSS_WDT_DEVICE_ID             0
+
+/******************************************************************/
+#define XPAR_CPU_CORTEXA9_CORE_CLOCK_FREQ_HZ   12500000
+/******************************************************************/
+#endif /*_XPARAMETERS_PSS_H_*/
diff --git a/board/xilinx/dfe/xparameters_pss.h b/board/xilinx/dfe/xparameters_pss.h
new file mode 100644 (file)
index 0000000..16416a7
--- /dev/null
@@ -0,0 +1,326 @@
+/* $Id: xparameters_pss.h,v 1.1.2.1 2010/01/07 06:11:50 sadanan Exp $ */
+/******************************************************************************
+*
+* (c) Copyright 2009 Xilinx, Inc. All rights reserved.
+*
+* This file contains confidential and proprietary information of Xilinx, Inc.
+* and is protected under U.S. and international copyright and other
+* intellectual property laws.
+*
+* DISCLAIMER
+* This disclaimer is not a license and does not grant any rights to the
+* materials distributed herewith. Except as otherwise provided in a valid
+* license issued to you by Xilinx, and to the maximum extent permitted by
+* applicable law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND WITH ALL
+* FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS,
+* IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF
+* MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE;
+* and (2) Xilinx shall not be liable (whether in contract or tort, including
+* negligence, or under any other theory of liability) for any loss or damage
+* of any kind or nature related to, arising under or in connection with these
+* materials, including for any direct, or any indirect, special, incidental,
+* or consequential loss or damage (including loss of data, profits, goodwill,
+* or any type of loss or damage suffered as a result of any action brought by
+* a third party) even if such damage or loss was reasonably foreseeable or
+* Xilinx had been advised of the possibility of the same.
+*
+* CRITICAL APPLICATIONS
+* Xilinx products are not designed or intended to be fail-safe, or for use in
+* any application requiring fail-safe performance, such as life-support or
+* safety devices or systems, Class III medical devices, nuclear facilities,
+* applications related to the deployment of airbags, or any other applications
+* that could lead to death, personal injury, or severe property or
+* environmental damage (individually and collectively, "Critical
+* Applications"). Customer assumes the sole risk and liability of any use of
+* Xilinx products in Critical Applications, subject only to applicable laws
+* and regulations governing limitations on product liability.
+*
+* THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE
+* AT ALL TIMES.
+******************************************************************************/
+/*****************************************************************************/
+/**
+* @file xparameters_pss.h
+*
+* This file contains the address definitions for the hard peripherals
+* attached to the ARM11 core.
+*
+* <pre>
+* MODIFICATION HISTORY:
+*
+* Ver   Who  Date     Changes
+* ----- ---- -------- ---------------------------------------------------
+* 1.00a ecm  02/01/09 Initial version,
+* </pre>
+*
+* @note
+*
+* None.
+*
+******************************************************************************/
+
+#ifndef _XPARAMETERS_PSS_H_
+#define _XPARAMETERS_PSS_H_
+
+/***************************** Include Files *********************************/
+
+#ifdef __cplusplus
+extern "C" {
+#endif
+/***************** Macros (Inline Functions) Definitions *********************/
+/**************************** Type Definitions *******************************/
+
+/************************** Constant Definitions *****************************/
+
+/*
+ * This block contains constant declarations for the peripherals
+ * within the hardblock
+ */
+
+
+#define XPSS_PERIPHERAL_BASEADDR       0xE0000000
+
+#define XPSS_UART0_BASEADDR                    0xE0000000
+#define XPSS_UART1_BASEADDR                    0xE0001000
+#define XPSS_USB0_BASEADDR                     0xE0002000
+#define XPSS_USB1_BASEADDR                     0xE0003000
+#define XPSS_I2C0_BASEADDR                     0xE0004000
+#define XPSS_I2C1_BASEADDR                     0xE0005000
+#define XPSS_SPI0_BASEADDR                     0xE0006000
+#define XPSS_SPI1_BASEADDR                     0xE0007000
+
+#define XPSS_CAN0_BASEADDR                     0xE0008000
+#define XPSS_CAN1_BASEADDR                     0xE0009000
+#define XPSS_GPIO_BASEADDR                     0xE000A000
+#define XPSS_GEM0_BASEADDR                     0xE000B000
+#define XPSS_GEM1_BASEADDR                     0xE000C000
+#define XPSS_QSPI_BASEADDR                     0xE000D000
+#define XPSS_CRTL_PARPORT_BASEADDR     0xE000E000
+
+#define XPSS_USB0_SLAVE_BASEADDR       0xE0100000
+#define XPSS_USB1_SLAVE_BASEADDR       0xE0110000
+#define XPSS_PARPORT0_BASEADDR         0xE2000000
+#define XPSS_PARPORT1_BASEADDR         0xE4000000
+
+
+#define XPSS_NAND_BASEADDR                     0xE1000000
+
+#define XPSS_GIC_CPU_BASEADDR          0xE8000000
+
+#define XPSS_SAM_CTRL_BASEADDR         0xE9000000
+
+#define XPSS_DEV_CFG_AXI_BASEADDR      0xEA000000
+
+#define XPSS_DMAC0_BASEADDR                    0xEC000000
+#define XPSS_DMAC1_BASEADDR                    0xEC001000
+
+#define XPSS_WDT_BASEADDR                      0xEC002000
+#define XPSS_DDR_CTRL_BASEADDR         0xEC003000
+
+#define XPSS_DEV_CFG_APB_BASEADDR      0xEA005000
+
+#define XPSS_L2CC_BASEADDR                     0xFDF00000
+
+#define XPSS_SYS_CTRL_BASEADDR         0x90000000      /* AKA SLCR */
+
+/* vijc
+ * #define XPSS_TTC0_BASEADDR                  0xFE001000
+ *#define XPSS_TTC1_BASEADDR                   0xFE002000
+ */
+
+ #define XPSS_TTC0_BASEADDR                    0x90001000
+ #define XPSS_TTC1_BASEADDR                    0x90002000
+
+#define XPSS_CORE_SWITCH_BASEADDR      0x90003000
+#define XPSS_DMA_SWITCH_BASEADDR       0x90004000
+#define XPSS_IOU_M_SWITCH_BASEADDR     0x90005000
+#define XPSS_IOU_S_SWITCH_BASEADDR     0x90006000
+#define XPSS_FPGA_M_SWITCH_BASEADDR    0x90007000
+#define XPSS_FPGA_S_SWITCH_BASEADDR    0x90008000
+
+#define XPSS_GIC_DIS_BASEADDR          0x90100000
+
+#define XPSS_SAM_RAM_BASEADDR          0xFFFC0000
+
+
+/* Interrupt Controller bit assignments */
+
+/* Shared Peripheral Interrupts (SPI) */
+
+#define XPSS_WDT_INT_ID                                32
+#define XPSS_TTC0_0_INT_ID                     33
+#define XPSS_TTC0_1_INT_ID                     34
+#define XPSS_TTC0_2_INT_ID                     35
+#define XPSS_TOP_DMA_ABORT_INT_ID      36
+#define XPSS_TOP_DMA0_INT_ID           37
+#define XPSS_TOP_DMA1_INT_ID           38
+#define XPSS_TOP_DMA2_INT_ID           39
+#define XPSS_TOP_DMA3_INT_ID           40
+#define XPSS_SAM_SEC_INT_ID                    41
+#define XPSS_SMC_INT_ID                                42
+#define XPSS_QSPI_INT_ID                       43
+#define XPSS_CTI_INT_ID                                44
+#define XPSS_GPIO_INT_ID                       45
+#define XPSS_USB0_INT_ID                       46
+#define XPSS_GEM0_INT_ID                       47
+#define XPSS_GEM0_WAKE_INT_ID          48
+#define XPSS_SDIO0_INT_ID                      49
+#define XPSS_I2C0_INT_ID                       50
+#define XPSS_SPI0_INT_ID                       51
+#define XPSS_UART0_INT_ID                      52
+#define XPSS_CAN0_INT_ID                       53
+#define XPSS_FPGA0_INT_ID                      54
+#define XPSS_FPGA1_INT_ID                      55
+#define XPSS_FPGA2_INT_ID                      56
+#define XPSS_FPGA3_INT_ID                      57
+#define XPSS_FPGA4_INT_ID                      58
+#define XPSS_FPGA5_INT_ID                      59
+#define XPSS_FPGA6_INT_ID                      60
+#define XPSS_FPGA7_INT_ID                      61
+#define XPSS_TTC1_0_INT_ID                     62
+#define XPSS_TTC1_1_INT_ID                     63
+#define XPSS_TTC1_2_INT_ID                     64
+#define XPSS_BOT_DMA_ABOR_INT_ID       65
+#define XPSS_BOT_DMA0_INT_ID           66
+#define XPSS_BOT_DMA1_INT_ID           67
+#define XPSS_BOT_DMA2_INT_ID           68
+#define XPSS_BOT_DMA3_INT_ID           69
+#define XPSS_SAM_NOSEC_INT_ID          70
+#define XPSS_USB1_INT_ID                       71
+#define XPSS_GEM1_INT_ID                       72
+#define XPSS_GEM1_WAKE_INT_ID          73
+#define XPSS_SDIO1_INT_ID                      74
+#define XPSS_I2C1_INT_ID                       75
+#define XPSS_SPI1_INT_ID                       76
+#define XPSS_UART1_INT_ID                      77
+#define XPSS_CAN1_INT_ID                       78
+#define XPSS_FPGA8_INT_ID                      79
+
+#define XPSS_FPGA9_INT_ID                      80
+#define XPSS_FPGA10_INT_ID                     81
+#define XPSS_FPGA11_INT_ID                     82
+#define XPSS_FPGA12_INT_ID                     83
+#define XPSS_FPGA13_INT_ID                     84
+#define XPSS_FPGA14_INT_ID                     85
+#define XPSS_FPGA15_INT_ID                     86
+
+/* Private Peripheral Interrupts (PPI) */
+
+#define XPSS_CPU_NDMAS_INT_ID          16              /* ARM1176 Internal DMA interrupt */
+#define XPSS_CPU_NDMA_INT_ID           17              /* ARM1176 Internal DMA interrupt */
+#define XPSS_CPU_NDMAEXTERR_INT_ID     18              /* ARM1176 Internal DMA interrupt */
+#define XPSS_NPMU_INT_ID                       19              /* ARM1176 Internal system metric block */
+#define XPSS_NVALF_INT_ID                      20              /* ARM1176 validation FIQ */
+#define XPSS_NVALI_INT_ID                      21              /* ARM1176 validation IRQ */
+#define XPSS_L2CCINTR_INT_ID           22              /* ARM1176 L2 IRQ */
+#define XPSS_DEV_SEC_INT_ID                    23              /* Device security interrupt */
+
+
+
+/* L2CC Register Offsets */
+#define XPSS_L2CC_ID_OFFSET                                    0x0000
+#define XPSS_L2CC_TYPE_OFFSET                          0x0004
+#define XPSS_L2CC_CNTRL_OFFSET                         0x0100
+#define XPSS_L2CC_AUX_CNTRL_OFFSET                     0x0104
+#define XPSS_L2CC_TAG_RAM_CNTRL_OFFSET         0x0108
+#define XPSS_L2CC_DATA_RAM_CNTRL_OFFSET                0x010C
+
+#define XPSS_L2CC_EVNT_CNTRL_OFFSET                    0x0200
+#define XPSS_L2CC_EVNT_CNT1_CTRL_OFFSET                0x0204
+#define XPSS_L2CC_EVNT_CNT0_CTRL_OFFSET                0x0208
+#define XPSS_L2CC_EVNT_CNT1_VAL_OFFSET         0x020C
+#define XPSS_L2CC_EVNT_CNT0_VAL_OFFSET         0x0210
+
+#define XPSS_L2CC_IER_OFFSET                           0x0214          /* Interrupt Mask */
+#define XPSS_L2CC_IPR_OFFSET                           0x0218          /* Masked interrupt status */
+#define XPSS_L2CC_ISR_OFFSET                           0x021C          /* Raw Interrupt Status */
+#define XPSS_L2CC_IAR_OFFSET                           0x0220          /* Interrupt Clear */
+
+#define XPSS_L2CC_CACHE_SYNC_OFFSET                    0x0730          /* Cache Sync */
+#define XPSS_L2CC_CACHE_INVLD_PA_OFFSET                0x0770          /* Cache Invalid by PA */
+#define XPSS_L2CC_CACHE_INVLD_WAY_OFFSET       0x077C          /* Cache Invalid by Way */
+#define XPSS_L2CC_CACHE_CLEAN_PA_OFFSET                0x07B0          /* Cache Clean by PA */
+#define XPSS_L2CC_CACHE_CLEAN_INDX_OFFSET      0x07B8          /* Cache Clean by Index */
+#define XPSS_L2CC_CACHE_CLEAN_WAY_OFFSET       0x07BC          /* Cache Clean by Way */
+#define XPSS_L2CC_CACHE_INV_CLN_PA_OFFSET      0x07F0          /* Cache Invalidate and Clean by PA */
+#define XPSS_L2CC_CACHE_INV_CLN_INDX_OFFSET    0x07F8          /* Cache Invalidate and Clean by Index */
+#define XPSS_L2CC_CACHE_INV_CLN_WAY_OFFSET     0x07FC          /* Cache Invalidate and Clean by Way */
+
+
+#define XPSS_L2CC_CACHE_DLCKDWN_0_WAY_OFFSET   0x0900          /* Cache Data Lockdown 0 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_0_WAY_OFFSET   0x0904          /* Cache Instruction Lockdown 0 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_1_WAY_OFFSET   0x0908          /* Cache Data Lockdown 1 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_1_WAY_OFFSET   0x090C          /* Cache Instruction Lockdown 1 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_2_WAY_OFFSET   0x0910          /* Cache Data Lockdown 2 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_2_WAY_OFFSET   0x0914          /* Cache Instruction Lockdown 2 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_3_WAY_OFFSET   0x0918          /* Cache Data Lockdown 3 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_3_WAY_OFFSET   0x091C          /* Cache Instruction Lockdown 3 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_4_WAY_OFFSET   0x0920          /* Cache Data Lockdown 4 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_4_WAY_OFFSET   0x0924          /* Cache Instruction Lockdown 4 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_5_WAY_OFFSET   0x0928          /* Cache Data Lockdown 5 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_5_WAY_OFFSET   0x092C          /* Cache Instruction Lockdown 5 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_6_WAY_OFFSET   0x0930          /* Cache Data Lockdown 6 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_6_WAY_OFFSET   0x0934          /* Cache Instruction Lockdown 6 by Way */
+#define XPSS_L2CC_CACHE_DLCKDWN_7_WAY_OFFSET   0x0938          /* Cache Data Lockdown 7 by Way */
+#define XPSS_L2CC_CACHE_ILCKDWN_7_WAY_OFFSET   0x093C          /* Cache Instruction Lockdown 7 by Way */
+
+#define XPSS_L2CC_CACHE_LCKDWN_LINE_ENABLE_OFFSET      0x0950          /* Cache Lockdown Line Enable */
+#define XPSS_L2CC_CACHE_UUNLOCK_ALL_WAY_OFFSET 0x0954          /* Cache Unlock All Lines by Way */
+
+#define XPSS_L2CC_ADDR_FILTER_START_OFFSET             0x0C00          /* Start of address filtering */
+#define XPSS_L2CC_ADDR_FILTER_END_OFFSET               0x0C04          /* Start of address filtering */
+
+#define XPSS_L2CC_DEBUG_CTRL_OFFSET                            0x0F40          /* Debug Control Register */
+
+/*     XPSS_L2CC_CNTRL_OFFSET bit position */
+
+#define XPSS_L2CC_ENABLE_MASK                          0x00000001              /* enables the L2CC */
+
+/*     XPSS_L2CC_AUX_CNTRL_OFFSET bit positions */
+
+#define XPSS_L2CC_AUX_IPFE_MASK                                0x20000000              /* Instruction Prefetch Enable */
+#define XPSS_L2CC_AUX_DPFE_MASK                                0x10000000              /* Data Prefetch Enable */
+#define XPSS_L2CC_AUX_NSIC_MASK                                0x08000000              /* Non-secure interrupt access control */
+#define XPSS_L2CC_AUX_NSLE_MASK                                0x04000000              /* Non-secure lockdown enable */
+#define XPSS_L2CC_AUX_FWE_MASK                         0x01800000              /* Force write allocate */
+#define XPSS_L2CC_AUX_SAOE_MASK                                0x00400000              /* Shared attribute override enable */
+#define XPSS_L2CC_AUX_PE_MASK                          0x00200000              /* Parity enable */
+#define XPSS_L2CC_AUX_EMBE_MASK                                0x00100000              /* Event monitor bus enable */
+#define XPSS_L2CC_AUX_WAY_SIZE_MASK                    0x000E0000              /* Way-size  - s/b b100 for DF */
+#define XPSS_L2CC_AUX_ASSOC_MASK                       0x00010000              /* Associativity */
+#define XPSS_L2CC_AUX_EXCL_CACHE_MASK          0x00001000              /* Exclusive cache configuration */
+
+#define XPSS_L2CC_AUX_REG_DEFAULT_MASK         0x02020000              /* 16k*/
+#define XPSS_L2CC_AUX_REG_ZERO_MASK                    0xFDF1FEFF              /* */
+
+#define XPSS_L2CC_TAG_RAM_DEFAULT_MASK         0x00000666              /* 7 Cycles of latency for TAG RAM  s/b 0x00000111 for 2 */
+#define XPSS_L2CC_DATA_RAM_DEFAULT_MASK                0x00000666              /* 7 Cycles of latency for DATA RAM s/b 0x00000111 for 2 */
+
+/*      Interrupt bit positions */
+
+#define XPSS_L2CC_IXR_DECERR_MASK                      0x00000100                      /* DECERR from L3 */
+#define XPSS_L2CC_IXR_SLVERR_MASK                      0x00000080                      /* SLVERR from L3 */
+#define XPSS_L2CC_IXR_ERRRD_MASK                       0x00000040                      /* Error on L2 data RAM (Read) */
+#define XPSS_L2CC_IXR_ERRRT_MASK                       0x00000020                      /* Error on L2 tag RAM (Read) */
+#define XPSS_L2CC_IXR_ERRWD_MASK                       0x00000010                      /* Error on L2 data RAM (Write) */
+#define XPSS_L2CC_IXR_ERRWT_MASK                       0x00000008                      /* Error on L2 tag RAM (Write) */
+#define XPSS_L2CC_IXR_PARRD_MASK                       0x00000004                      /* Parity Error on L2 data RAM (Read) */
+#define XPSS_L2CC_IXR_PARRT_MASK                       0x00000002                      /* Parity Error on L2 tag RAM (Read) */
+#define XPSS_L2CC_IXR_ECNTR_MASK                       0x00000001                      /* Event Counter1/0 Overflow Increment */
+
+/*     Address filtering mask and enable bit */
+
+#define XPSS_L2CC_ADDR_FILTER_VALID_MASK       0xFFF00000                      /* Address filtering valid bits*/
+#define XPSS_L2CC_ADDR_FILTER_ENABLE_MASK      0x00000001                      /* Address filtering enable bit*/
+
+/*     Debug control bits */
+
+#define XPSS_L2CC_DEBUG_SPIDEN_MASK                            0x00000004              /* Debug SPIDEN bit */
+#define XPSS_L2CC_DEBUG_DWB_MASK                               0x00000002              /* Debug DWB bit, forces write through */
+#define XPSS_L2CC_DEBUG_DCL_MASK                               0x00000002              /* Debug DCL bit, disables cache line fill */
+
+#ifdef __cplusplus
+}
+#endif
+
+#endif /* protection macro */
diff --git a/cpu/arm_cortexa8/dragonfire/cpu_init.S b/cpu/arm_cortexa8/dragonfire/cpu_init.S
deleted file mode 100644 (file)
index e5c58fb..0000000
+++ /dev/null
@@ -1,142 +0,0 @@
-/*
- * Originates from Samsung's u-boot 1.1.6 port to S3C6400 / SMDK6400
- *
- * Copyright (C) 2008
- * Guennadi Liakhovetki, DENX Software Engineering, <lg@denx.de>
- *
- * See file CREDITS for list of people who contributed to this
- * project.
- *
- * This program is free software; you can redistribute it and/or
- * modify it under the terms of the GNU General Public License as
- * published by the Free Software Foundation; either version 2 of
- * the License, or (at your option) any later version.
- *
- * This program is distributed in the hope that it will be useful,
- * but WITHOUT ANY WARRANTY; without even the implied warranty of
- * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
- * GNU General Public License for more details.
- *
- * You should have received a copy of the GNU General Public License
- * along with this program; if not, write to the Free Software
- * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
- * MA 02111-1307 USA
- */
-
-#include <config.h>
-/#include <s3c6400.h>
-
-/      .globl mem_ctrl_asm_init
-/ mem_ctrl_asm_init:
-/      /* Memory subsystem address 0x7e00f120 */
-/      ldr     r0, =ELFIN_MEM_SYS_CFG
-
-/      /* Xm0CSn2 = NFCON CS0, Xm0CSn3 = NFCON CS1 */
-/      mov     r1, #0xd
-/      str     r1, [r0]
-
-/      /* DMC1 base address 0x7e001000 */
-/      ldr     r0, =ELFIN_DMC1_BASE
-
-/      ldr     r1, =0x4
-/      str     r1, [r0, #INDEX_DMC_MEMC_CMD]
-
-/      ldr     r1, =DMC_DDR_REFRESH_PRD
-/      str     r1, [r0, #INDEX_DMC_REFRESH_PRD]
-
-/      ldr     r1, =DMC_DDR_CAS_LATENCY
-/      str     r1, [r0, #INDEX_DMC_CAS_LATENCY]
-
-/      ldr     r1, =DMC_DDR_t_DQSS
-/      str     r1, [r0, #INDEX_DMC_T_DQSS]
-
-/      ldr     r1, =DMC_DDR_t_MRD
-/      str     r1, [r0, #INDEX_DMC_T_MRD]
-
-/      ldr     r1, =DMC_DDR_t_RAS
-/      str     r1, [r0, #INDEX_DMC_T_RAS]
-
-/      ldr     r1, =DMC_DDR_t_RC
-/      str     r1, [r0, #INDEX_DMC_T_RC]
-
-/      ldr     r1, =DMC_DDR_t_RCD
-/      ldr     r2, =DMC_DDR_schedule_RCD
-/      orr     r1, r1, r2
-/      str     r1, [r0, #INDEX_DMC_T_RCD]
-
-/      ldr     r1, =DMC_DDR_t_RFC
-/      ldr     r2, =DMC_DDR_schedule_RFC
-/      orr     r1, r1, r2
-/      str     r1, [r0, #INDEX_DMC_T_RFC]
-
-/      ldr     r1, =DMC_DDR_t_RP
-/      ldr     r2, =DMC_DDR_schedule_RP
-/      orr     r1, r1, r2
-/      str     r1, [r0, #INDEX_DMC_T_RP]
-
-/      ldr     r1, =DMC_DDR_t_RRD
-/      str     r1, [r0, #INDEX_DMC_T_RRD]
-
-/      ldr     r1, =DMC_DDR_t_WR
-/      str     r1, [r0, #INDEX_DMC_T_WR]
-
-/      ldr     r1, =DMC_DDR_t_WTR
-/      str     r1, [r0, #INDEX_DMC_T_WTR]
-
-/      ldr     r1, =DMC_DDR_t_XP
-/      str     r1, [r0, #INDEX_DMC_T_XP]
-
-/      ldr     r1, =DMC_DDR_t_XSR
-/      str     r1, [r0, #INDEX_DMC_T_XSR]
-
-/      ldr     r1, =DMC_DDR_t_ESR
-/      str     r1, [r0, #INDEX_DMC_T_ESR]
-
-/      ldr     r1, =DMC1_MEM_CFG
-/      str     r1, [r0, #INDEX_DMC_MEMORY_CFG]
-
-/      ldr     r1, =DMC1_MEM_CFG2
-/      str     r1, [r0, #INDEX_DMC_MEMORY_CFG2]
-
-/      ldr     r1, =DMC1_CHIP0_CFG
-/      str     r1, [r0, #INDEX_DMC_CHIP_0_CFG]
-
-/      ldr     r1, =DMC_DDR_32_CFG
-/      str     r1, [r0, #INDEX_DMC_USER_CONFIG]
-
-/      /* DMC0 DDR Chip 0 configuration direct command reg */
-/      ldr     r1, =DMC_NOP0
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-
-/      /* Precharge All */
-/      ldr     r1, =DMC_PA0
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-
-/      /* Auto Refresh 2 time */
-/      ldr     r1, =DMC_AR0
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-
-/      /* MRS */
-/      ldr     r1, =DMC_mDDR_EMR0
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-
-/      /* Mode Reg */
-/      ldr     r1, =DMC_mDDR_MR0
-/      str     r1, [r0, #INDEX_DMC_DIRECT_CMD]
-
-/      /* Enable DMC1 */
-/      mov     r1, #0x0
-/      str     r1, [r0, #INDEX_DMC_MEMC_CMD]
-
-/ check_dmc1_ready:
-/      ldr     r1, [r0, #INDEX_DMC_MEMC_STATUS]
-/      mov     r2, #0x3
-/      and     r1, r1, r2
-/      cmp     r1, #0x1
-/      bne     check_dmc1_ready
-/      nop
-
-/      mov     pc, lr
-
-/      .ltorg
similarity index 95%
rename from cpu/arm_cortexa8/dragonfire/Makefile
rename to cpu/arm_cortexa8/pele/Makefile
index 96d0c57227eb6c4d18e5792bc32359f3cb9d53a1..9d172430b9d195f9527d5f3e89f1a110df655e12 100644 (file)
@@ -28,8 +28,8 @@ include $(TOPDIR)/config.mk
 
 LIB    = $(obj)lib$(SOC).a
 
-COBJS-y        = interrupts.o
-COBJS-$(CONFIG_DRAGONFIRE)     += df_board.o
+COBJS-y        = interrupts.o board.o
+# COBJS-$(CONFIG_PELE) += board.o
 
 OBJS   := $(addprefix $(obj),$(SOBJS) $(COBJS-y))