]> git.ipfire.org Git - thirdparty/kernel/linux.git/commitdiff
net: phy: micrel: lan8842 errata
authorHoratiu Vultur <horatiu.vultur@microchip.com>
Fri, 31 Oct 2025 12:16:28 +0000 (13:16 +0100)
committerJakub Kicinski <kuba@kernel.org>
Tue, 4 Nov 2025 00:48:43 +0000 (16:48 -0800)
Add errata for lan8842. The errata document can be found here [1].
This is fixing the module 2 ("Analog front-end not optimized for
PHY-side shorted center taps").

[1] https://ww1.microchip.com/downloads/aemDocuments/documents/UNG/ProductDocuments/Errata/LAN8842-Errata-DS80001172.pdf

Fixes: 5a774b64cd6a ("net: phy: micrel: Add support for lan8842")
Reviewed-by: Andrew Lunn <andrew@lunn.ch>
Signed-off-by: Horatiu Vultur <horatiu.vultur@microchip.com>
Reviewed-by: Russell King (Oracle) <rmk+kernel@armlinux.org.uk>
Signed-off-by: Jakub Kicinski <kuba@kernel.org>
drivers/net/phy/micrel.c

index 604b5de0c15817423f945c59a6fdeed0a61b1233..1fa56d4c179373e19ec6397027756450a904436d 100644 (file)
@@ -466,6 +466,12 @@ struct lan8842_priv {
        u16 rev;
 };
 
+struct lanphy_reg_data {
+       int page;
+       u16 addr;
+       u16 val;
+};
+
 static const struct kszphy_type lan8814_type = {
        .led_mode_reg           = ~LAN8814_LED_CTRL_1,
        .cable_diag_reg         = LAN8814_CABLE_DIAG,
@@ -2835,6 +2841,13 @@ static int ksz886x_cable_test_get_status(struct phy_device *phydev,
  */
 #define LAN8814_PAGE_PCS_DIGITAL 2
 
+/**
+ * LAN8814_PAGE_EEE - Selects Extended Page 3.
+ *
+ * This page contains EEE registers
+ */
+#define LAN8814_PAGE_EEE 3
+
 /**
  * LAN8814_PAGE_COMMON_REGS - Selects Extended Page 4.
  *
@@ -2853,6 +2866,13 @@ static int ksz886x_cable_test_get_status(struct phy_device *phydev,
  */
 #define LAN8814_PAGE_PORT_REGS 5
 
+/**
+ * LAN8814_PAGE_POWER_REGS - Selects Extended Page 28.
+ *
+ * This page contains analog control registers and power mode registers.
+ */
+#define LAN8814_PAGE_POWER_REGS 28
+
 /**
  * LAN8814_PAGE_SYSTEM_CTRL - Selects Extended Page 31.
  *
@@ -5884,6 +5904,128 @@ static int lan8842_probe(struct phy_device *phydev)
        return 0;
 }
 
+#define LAN8814_POWER_MGMT_MODE_3_ANEG_MDI             0x13
+#define LAN8814_POWER_MGMT_MODE_4_ANEG_MDIX            0x14
+#define LAN8814_POWER_MGMT_MODE_5_10BT_MDI             0x15
+#define LAN8814_POWER_MGMT_MODE_6_10BT_MDIX            0x16
+#define LAN8814_POWER_MGMT_MODE_7_100BT_TRAIN          0x17
+#define LAN8814_POWER_MGMT_MODE_8_100BT_MDI            0x18
+#define LAN8814_POWER_MGMT_MODE_9_100BT_EEE_MDI_TX     0x19
+#define LAN8814_POWER_MGMT_MODE_10_100BT_EEE_MDI_RX    0x1a
+#define LAN8814_POWER_MGMT_MODE_11_100BT_MDIX          0x1b
+#define LAN8814_POWER_MGMT_MODE_12_100BT_EEE_MDIX_TX   0x1c
+#define LAN8814_POWER_MGMT_MODE_13_100BT_EEE_MDIX_RX   0x1d
+#define LAN8814_POWER_MGMT_MODE_14_100BTX_EEE_TX_RX    0x1e
+
+#define LAN8814_POWER_MGMT_DLLPD_D                     BIT(0)
+#define LAN8814_POWER_MGMT_ADCPD_D                     BIT(1)
+#define LAN8814_POWER_MGMT_PGAPD_D                     BIT(2)
+#define LAN8814_POWER_MGMT_TXPD_D                      BIT(3)
+#define LAN8814_POWER_MGMT_DLLPD_C                     BIT(4)
+#define LAN8814_POWER_MGMT_ADCPD_C                     BIT(5)
+#define LAN8814_POWER_MGMT_PGAPD_C                     BIT(6)
+#define LAN8814_POWER_MGMT_TXPD_C                      BIT(7)
+#define LAN8814_POWER_MGMT_DLLPD_B                     BIT(8)
+#define LAN8814_POWER_MGMT_ADCPD_B                     BIT(9)
+#define LAN8814_POWER_MGMT_PGAPD_B                     BIT(10)
+#define LAN8814_POWER_MGMT_TXPD_B                      BIT(11)
+#define LAN8814_POWER_MGMT_DLLPD_A                     BIT(12)
+#define LAN8814_POWER_MGMT_ADCPD_A                     BIT(13)
+#define LAN8814_POWER_MGMT_PGAPD_A                     BIT(14)
+#define LAN8814_POWER_MGMT_TXPD_A                      BIT(15)
+
+#define LAN8814_POWER_MGMT_C_D         (LAN8814_POWER_MGMT_DLLPD_D | \
+                                        LAN8814_POWER_MGMT_ADCPD_D | \
+                                        LAN8814_POWER_MGMT_PGAPD_D | \
+                                        LAN8814_POWER_MGMT_DLLPD_C | \
+                                        LAN8814_POWER_MGMT_ADCPD_C | \
+                                        LAN8814_POWER_MGMT_PGAPD_C)
+
+#define LAN8814_POWER_MGMT_B_C_D       (LAN8814_POWER_MGMT_C_D | \
+                                        LAN8814_POWER_MGMT_DLLPD_B | \
+                                        LAN8814_POWER_MGMT_ADCPD_B | \
+                                        LAN8814_POWER_MGMT_PGAPD_B)
+
+#define LAN8814_POWER_MGMT_VAL1                (LAN8814_POWER_MGMT_C_D | \
+                                        LAN8814_POWER_MGMT_ADCPD_B | \
+                                        LAN8814_POWER_MGMT_PGAPD_B | \
+                                        LAN8814_POWER_MGMT_ADCPD_A | \
+                                        LAN8814_POWER_MGMT_PGAPD_A)
+
+#define LAN8814_POWER_MGMT_VAL2                LAN8814_POWER_MGMT_C_D
+
+#define LAN8814_POWER_MGMT_VAL3                (LAN8814_POWER_MGMT_C_D | \
+                                        LAN8814_POWER_MGMT_DLLPD_B | \
+                                        LAN8814_POWER_MGMT_ADCPD_B | \
+                                        LAN8814_POWER_MGMT_PGAPD_A)
+
+#define LAN8814_POWER_MGMT_VAL4                (LAN8814_POWER_MGMT_B_C_D | \
+                                        LAN8814_POWER_MGMT_ADCPD_A | \
+                                        LAN8814_POWER_MGMT_PGAPD_A)
+
+#define LAN8814_POWER_MGMT_VAL5                LAN8814_POWER_MGMT_B_C_D
+
+static const struct lanphy_reg_data short_center_tap_errata[] = {
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_3_ANEG_MDI,
+         LAN8814_POWER_MGMT_VAL1 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_4_ANEG_MDIX,
+         LAN8814_POWER_MGMT_VAL1 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_5_10BT_MDI,
+         LAN8814_POWER_MGMT_VAL1 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_6_10BT_MDIX,
+         LAN8814_POWER_MGMT_VAL1 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_7_100BT_TRAIN,
+         LAN8814_POWER_MGMT_VAL2 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_8_100BT_MDI,
+         LAN8814_POWER_MGMT_VAL3 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_9_100BT_EEE_MDI_TX,
+         LAN8814_POWER_MGMT_VAL3 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_10_100BT_EEE_MDI_RX,
+         LAN8814_POWER_MGMT_VAL4 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_11_100BT_MDIX,
+         LAN8814_POWER_MGMT_VAL5 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_12_100BT_EEE_MDIX_TX,
+         LAN8814_POWER_MGMT_VAL5 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_13_100BT_EEE_MDIX_RX,
+         LAN8814_POWER_MGMT_VAL4 },
+       { LAN8814_PAGE_POWER_REGS,
+         LAN8814_POWER_MGMT_MODE_14_100BTX_EEE_TX_RX,
+         LAN8814_POWER_MGMT_VAL4 },
+};
+
+static int lanphy_write_reg_data(struct phy_device *phydev,
+                                const struct lanphy_reg_data *data,
+                                size_t num)
+{
+       int ret = 0;
+
+       while (num--) {
+               ret = lanphy_write_page_reg(phydev, data->page, data->addr,
+                                           data->val);
+               if (ret)
+                       break;
+       }
+
+       return ret;
+}
+
+static int lan8842_erratas(struct phy_device *phydev)
+{
+       return lanphy_write_reg_data(phydev, short_center_tap_errata,
+                                   ARRAY_SIZE(short_center_tap_errata));
+}
+
 static int lan8842_config_init(struct phy_device *phydev)
 {
        int ret;
@@ -5896,6 +6038,11 @@ static int lan8842_config_init(struct phy_device *phydev)
        if (ret < 0)
                return ret;
 
+       /* Apply the erratas for this device */
+       ret = lan8842_erratas(phydev);
+       if (ret < 0)
+               return ret;
+
        /* Even if the GPIOs are set to control the LEDs the behaviour of the
         * LEDs is wrong, they are not blinking when there is traffic.
         * To fix this it is required to set extended LED mode