From: Shiji Yang Date: Wed, 18 Jun 2025 03:42:05 +0000 (+0800) Subject: mips: pci-mt7620: fix bridge register access X-Git-Url: http://git.ipfire.org/gitweb.cgi?a=commitdiff_plain;h=3dbb08276836de58fc3097526c4bd9c3abe8f142;p=thirdparty%2Fkernel%2Flinux.git mips: pci-mt7620: fix bridge register access Host bridge registers and PCI RC control registers have different memory base. pcie_m32() is used to write the RC control registers instead of bridge registers. This patch introduces bridge_m32() and use it to operate bridge registers to fix the access issue. Signed-off-by: Shiji Yang Signed-off-by: Thomas Bogendoerfer --- diff --git a/arch/mips/pci/pci-mt7620.c b/arch/mips/pci/pci-mt7620.c index 5c4bdf6919e50..94b3c96a1f488 100644 --- a/arch/mips/pci/pci-mt7620.c +++ b/arch/mips/pci/pci-mt7620.c @@ -87,6 +87,15 @@ static inline u32 bridge_r32(unsigned reg) return ioread32(bridge_base + reg); } +static inline void bridge_m32(u32 clr, u32 set, unsigned reg) +{ + u32 val = bridge_r32(reg); + + val &= ~clr; + val |= set; + bridge_w32(val, reg); +} + static inline void pcie_w32(u32 val, unsigned reg) { iowrite32(val, pcie_base + reg); @@ -228,7 +237,7 @@ static int mt7620_pci_hw_init(struct platform_device *pdev) pcie_phy(0x68, 0xB4); /* put core into reset */ - pcie_m32(0, PCIRST, RALINK_PCI_PCICFG_ADDR); + bridge_m32(PCIRST, PCIRST, RALINK_PCI_PCICFG_ADDR); reset_control_assert(rstpcie0); /* disable power and all clocks */ @@ -318,7 +327,7 @@ static int mt7620_pci_probe(struct platform_device *pdev) mdelay(50); /* enable write access */ - pcie_m32(PCIRST, 0, RALINK_PCI_PCICFG_ADDR); + bridge_m32(PCIRST, 0, RALINK_PCI_PCICFG_ADDR); mdelay(100); /* check if there is a card present */ @@ -340,7 +349,7 @@ static int mt7620_pci_probe(struct platform_device *pdev) pcie_w32(0x06040001, RALINK_PCI0_CLASS); /* enable interrupts */ - pcie_m32(0, PCIINT2, RALINK_PCI_PCIENA); + bridge_m32(PCIINT2, PCIINT2, RALINK_PCI_PCIENA); /* voodoo from the SDK driver */ pci_config_read(NULL, 0, 4, 4, &val);