]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8610HPCD.h
e13fff037509c84b418b6135c280ae76dbd592ca
[people/ms/u-boot.git] / include / configs / MPC8610HPCD.h
1 /*
2 * Copyright 2007-2011 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0
5 */
6
7 /*
8 * MPC8610HPCD board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /* High Level Configuration Options */
15 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
16
17 #define CONFIG_SYS_TEXT_BASE 0xfff00000
18
19 /* video */
20 #define CONFIG_FSL_DIU_FB
21
22 #ifdef CONFIG_FSL_DIU_FB
23 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x2c000)
24 #define CONFIG_VIDEO_LOGO
25 #define CONFIG_VIDEO_BMP_LOGO
26 #endif
27
28 #ifdef RUN_DIAG
29 #define CONFIG_SYS_DIAG_ADDR 0xff800000
30 #endif
31
32 /*
33 * virtual address to be used for temporary mappings. There
34 * should be 128k free at this VA.
35 */
36 #define CONFIG_SYS_SCRATCH_VA 0xc0000000
37
38 #define CONFIG_PCI1 1 /* PCI controller 1 */
39 #define CONFIG_PCIE1 1 /* PCIe 1 connected to ULI bridge */
40 #define CONFIG_PCIE2 1 /* PCIe 2 connected to slot */
41 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
42 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
43 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
44
45 #define CONFIG_ENV_OVERWRITE
46 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
47
48 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
49 #define CONFIG_HIGH_BATS 1 /* High BATs supported & enabled */
50 #define CONFIG_ALTIVEC 1
51
52 /*
53 * L2CR setup -- make sure this is right for your board!
54 */
55 #define CONFIG_SYS_L2
56 #define L2_INIT 0
57 #define L2_ENABLE (L2CR_L2E |0x00100000 )
58
59 #ifndef CONFIG_SYS_CLK_FREQ
60 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
61 #endif
62
63 #define CONFIG_MISC_INIT_R 1
64
65 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
66 #define CONFIG_SYS_MEMTEST_END 0x00400000
67
68 /*
69 * Base addresses -- Note these are effective addresses where the
70 * actual resources get mapped (not physical addresses)
71 */
72 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
73 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
74
75 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
76 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
77 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
78
79 /* DDR Setup */
80 #undef CONFIG_FSL_DDR_INTERACTIVE
81 #define CONFIG_SPD_EEPROM /* Use SPD for DDR */
82 #define CONFIG_DDR_SPD
83
84 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
85 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
86
87 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
89 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
90 #define CONFIG_VERY_BIG_RAM
91
92 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
93 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
94
95 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
96
97 /* These are used when DDR doesn't use SPD. */
98 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
99
100 #if 0 /* TODO */
101 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
102 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
103 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
104 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
105 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
106 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
107 #define CONFIG_SYS_DDR_MODE_1 0x00480432
108 #define CONFIG_SYS_DDR_MODE_2 0x00000000
109 #define CONFIG_SYS_DDR_INTERVAL 0x06180100
110 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
111 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
112 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
113 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
114 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
115 #define CONFIG_SYS_DDR_CONTROL2 0x04400010
116
117 #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
118 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
119 #define CONFIG_SYS_DDR_SBE 0x000f0000
120
121 #endif
122
123 #define CONFIG_ID_EEPROM
124 #define CONFIG_SYS_I2C_EEPROM_NXID
125 #define CONFIG_ID_EEPROM
126 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
127 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
128
129 #define CONFIG_SYS_FLASH_BASE 0xf0000000 /* start of FLASH 128M */
130 #define CONFIG_SYS_FLASH_BASE2 0xf8000000
131
132 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
133
134 #define CONFIG_SYS_BR0_PRELIM 0xf8001001 /* port size 16bit */
135 #define CONFIG_SYS_OR0_PRELIM 0xf8006e65 /* 128MB NOR Flash*/
136
137 #define CONFIG_SYS_BR1_PRELIM 0xf0001001 /* port size 16bit */
138 #define CONFIG_SYS_OR1_PRELIM 0xf8006e65 /* 128MB Promjet */
139 #if 0 /* TODO */
140 #define CONFIG_SYS_BR2_PRELIM 0xf0000000
141 #define CONFIG_SYS_OR2_PRELIM 0xf0000000 /* 256MB NAND Flash - bank 1 */
142 #endif
143 #define CONFIG_SYS_BR3_PRELIM 0xe8000801 /* port size 8bit */
144 #define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
145
146 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
147 #define PIXIS_BASE 0xe8000000 /* PIXIS registers */
148 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
149 #define PIXIS_VER 0x1 /* Board version at offset 1 */
150 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
151 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
152 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch */
153 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
154 #define PIXIS_BRDCFG0 0x8 /* PIXIS Board Configuration Register0*/
155 #define PIXIS_VCTL 0x10 /* VELA Control Register */
156 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
157 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
158 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
159 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
160 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
161 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
162 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
163 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xC0 /* Reset altbank mask */
164
165 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
166 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
167
168 #undef CONFIG_SYS_FLASH_CHECKSUM
169 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
171 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
172 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
173
174 #define CONFIG_FLASH_CFI_DRIVER
175 #define CONFIG_SYS_FLASH_CFI
176 #define CONFIG_SYS_FLASH_EMPTY_INFO
177
178 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
179 #define CONFIG_SYS_RAMBOOT
180 #else
181 #undef CONFIG_SYS_RAMBOOT
182 #endif
183
184 #if defined(CONFIG_SYS_RAMBOOT)
185 #undef CONFIG_SPD_EEPROM
186 #define CONFIG_SYS_SDRAM_SIZE 256
187 #endif
188
189 #undef CONFIG_CLOCKS_IN_MHZ
190
191 #define CONFIG_SYS_INIT_RAM_LOCK 1
192 #ifndef CONFIG_SYS_INIT_RAM_LOCK
193 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
194 #else
195 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4000000 /* Initial RAM address */
196 #endif
197 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
198
199 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
200 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
201
202 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 KB for Mon */
203 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
204
205 /* Serial Port */
206 #define CONFIG_CONS_INDEX 1
207 #define CONFIG_SYS_NS16550_SERIAL
208 #define CONFIG_SYS_NS16550_REG_SIZE 1
209 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
210
211 #define CONFIG_SYS_BAUDRATE_TABLE \
212 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
213
214 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
215 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
216
217 /* maximum size of the flat tree (8K) */
218 #define OF_FLAT_TREE_MAX_SIZE 8192
219
220 /*
221 * I2C
222 */
223 #define CONFIG_SYS_I2C
224 #define CONFIG_SYS_I2C_FSL
225 #define CONFIG_SYS_FSL_I2C_SPEED 400000
226 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
227 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
228 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
229
230 /*
231 * General PCI
232 * Addresses are mapped 1-1.
233 */
234 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
235 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BUS
236 #define CONFIG_SYS_PCI1_MEM_VIRT CONFIG_SYS_PCI1_MEM_BUS
237 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
238 #define CONFIG_SYS_PCI1_IO_BUS 0x0000000
239 #define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
240 #define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
241 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
242
243 /* controller 1, Base address 0xa000 */
244 #define CONFIG_SYS_PCIE1_NAME "ULI"
245 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
246 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_BUS
247 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
248 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
249 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
250 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
251
252 /* controller 2, Base Address 0x9000 */
253 #define CONFIG_SYS_PCIE2_NAME "Slot 1"
254 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
255 #define CONFIG_SYS_PCIE2_MEM_PHYS CONFIG_SYS_PCIE2_MEM_BUS
256 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
257 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000 /* reuse mem LAW */
258 #define CONFIG_SYS_PCIE2_IO_PHYS 0xe2000000
259 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00100000 /* 1M */
260
261 #if defined(CONFIG_PCI)
262
263 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
264
265 #define CONFIG_ULI526X
266 #ifdef CONFIG_ULI526X
267 #endif
268
269 /************************************************************
270 * USB support
271 ************************************************************/
272 #define CONFIG_PCI_OHCI 1
273 #define CONFIG_USB_OHCI_NEW 1
274 #define CONFIG_SYS_USB_EVENT_POLL 1
275 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
276 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
277 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
278
279 #if !defined(CONFIG_PCI_PNP)
280 #define PCI_ENET0_IOADDR 0xe0000000
281 #define PCI_ENET0_MEMADDR 0xe0000000
282 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
283 #endif
284
285 #define CONFIG_SCSI_AHCI
286
287 #ifdef CONFIG_SCSI_AHCI
288 #define CONFIG_LIBATA
289 #define CONFIG_SATA_ULI5288
290 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
291 #define CONFIG_SYS_SCSI_MAX_LUN 1
292 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
293 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
294 #endif
295
296 #endif /* CONFIG_PCI */
297
298 /*
299 * BAT0 2G Cacheable, non-guarded
300 * 0x0000_0000 2G DDR
301 */
302 #define CONFIG_SYS_DBAT0L (BATL_PP_RW)
303 #define CONFIG_SYS_IBAT0L (BATL_PP_RW)
304
305 /*
306 * BAT1 1G Cache-inhibited, guarded
307 * 0x8000_0000 256M PCI-1 Memory
308 * 0xa000_0000 256M PCI-Express 1 Memory
309 * 0x9000_0000 256M PCI-Express 2 Memory
310 */
311
312 #define CONFIG_SYS_DBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
313 | BATL_GUARDEDSTORAGE)
314 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)
315 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
316 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
317
318 /*
319 * BAT2 16M Cache-inhibited, guarded
320 * 0xe100_0000 1M PCI-1 I/O
321 */
322
323 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
324 | BATL_GUARDEDSTORAGE)
325 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)
326 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
327 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
328
329 /*
330 * BAT3 4M Cache-inhibited, guarded
331 * 0xe000_0000 4M CCSR
332 */
333
334 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT \
335 | BATL_GUARDEDSTORAGE)
336 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS | BATU_VP)
337 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
338 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
339
340 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
341 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
342 | BATL_PP_RW | BATL_CACHEINHIBIT \
343 | BATL_GUARDEDSTORAGE)
344 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
345 | BATU_BL_1M | BATU_VS | BATU_VP)
346 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
347 | BATL_PP_RW | BATL_CACHEINHIBIT)
348 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
349 #endif
350
351 /*
352 * BAT4 32M Cache-inhibited, guarded
353 * 0xe200_0000 1M PCI-Express 2 I/O
354 * 0xe300_0000 1M PCI-Express 1 I/O
355 */
356
357 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \
358 | BATL_GUARDEDSTORAGE)
359 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE2_IO_PHYS | BATU_BL_32M | BATU_VS | BATU_VP)
360 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCIE2_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
361 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
362
363 /*
364 * BAT5 128K Cacheable, non-guarded
365 * 0xe400_0000 128K Init RAM for stack in the CPU DCache (no backing memory)
366 */
367 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
368 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
369 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
370 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
371
372 /*
373 * BAT6 256M Cache-inhibited, guarded
374 * 0xf000_0000 256M FLASH
375 */
376 #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
377 | BATL_GUARDEDSTORAGE)
378 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
379 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | BATL_MEMCOHERENCE)
380 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
381
382 /* Map the last 1M of flash where we're running from reset */
383 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
384 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
385 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
386 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
387 | BATL_MEMCOHERENCE)
388 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
389
390 /*
391 * BAT7 4M Cache-inhibited, guarded
392 * 0xe800_0000 4M PIXIS
393 */
394 #define CONFIG_SYS_DBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT \
395 | BATL_GUARDEDSTORAGE)
396 #define CONFIG_SYS_DBAT7U (PIXIS_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
397 #define CONFIG_SYS_IBAT7L (PIXIS_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
398 #define CONFIG_SYS_IBAT7U CONFIG_SYS_DBAT7U
399
400 /*
401 * Environment
402 */
403 #ifndef CONFIG_SYS_RAMBOOT
404 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
405 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 126k (one sector) for env */
406 #define CONFIG_ENV_SIZE 0x2000
407 #else
408 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
409 #define CONFIG_ENV_SIZE 0x2000
410 #endif
411
412 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
413 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
414
415 /*
416 * BOOTP options
417 */
418 #define CONFIG_BOOTP_BOOTFILESIZE
419 #define CONFIG_BOOTP_BOOTPATH
420 #define CONFIG_BOOTP_GATEWAY
421 #define CONFIG_BOOTP_HOSTNAME
422
423 /*
424 * Command line configuration.
425 */
426
427 #define CONFIG_WATCHDOG /* watchdog enabled */
428 #define CONFIG_SYS_WATCHDOG_FREQ 5000 /* Feed interval, 5s */
429
430 /*
431 * Miscellaneous configurable options
432 */
433 #define CONFIG_SYS_LONGHELP /* undef to save memory */
434 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
435 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
436
437 #if defined(CONFIG_CMD_KGDB)
438 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
439 #else
440 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
441 #endif
442
443 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
444 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
445 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
446
447 /*
448 * For booting Linux, the board info and command line data
449 * have to be in the first 8 MB of memory, since this is
450 * the maximum mapped by the Linux kernel during initialization.
451 */
452 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
453 #define CONFIG_SYS_BOOTM_LEN (256 << 20) /* Increase max gunzip size */
454
455 #if defined(CONFIG_CMD_KGDB)
456 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
457 #endif
458
459 /*
460 * Environment Configuration
461 */
462 #define CONFIG_IPADDR 192.168.1.100
463
464 #define CONFIG_HOSTNAME unknown
465 #define CONFIG_ROOTPATH "/opt/nfsroot"
466 #define CONFIG_BOOTFILE "uImage"
467 #define CONFIG_UBOOTPATH 8610hpcd/u-boot.bin
468
469 #define CONFIG_SERVERIP 192.168.1.1
470 #define CONFIG_GATEWAYIP 192.168.1.1
471 #define CONFIG_NETMASK 255.255.255.0
472
473 /* default location for tftp and bootm */
474 #define CONFIG_LOADADDR 0x10000000
475
476 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
477
478 #if defined(CONFIG_PCI1)
479 #define PCI_ENV \
480 "pcireg=md ${a}000 3; echo o;md ${a}c00 25; echo i; md ${a}da0 15;" \
481 "echo e;md ${a}e00 9\0" \
482 "pci1regs=setenv a e0008; run pcireg\0" \
483 "pcierr=md ${a}e00 8; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;" \
484 "pci d.w $b.0 56 1\0" \
485 "pcierrc=mw ${a}e00 ffffffff; pci w.b $b.0 7 ff; pci w.w $b.0 1e ffff;" \
486 "pci w.w $b.0 56 ffff\0" \
487 "pci1err=setenv a e0008; run pcierr\0" \
488 "pci1errc=setenv a e0008; run pcierrc\0"
489 #else
490 #define PCI_ENV ""
491 #endif
492
493 #if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2)
494 #define PCIE_ENV \
495 "pciereg=md ${a}000 6; md ${a}020 4; md ${a}bf8 2; echo o;md ${a}c00 25;" \
496 "echo i; md ${a}da0 15; echo e;md ${a}e00 e; echo d; md ${a}f00 c\0" \
497 "pcie1regs=setenv a e000a; run pciereg\0" \
498 "pcie2regs=setenv a e0009; run pciereg\0" \
499 "pcieerr=md ${a}020 1; md ${a}e00; pci d.b $b.0 7 1; pci d.w $b.0 1e 1;"\
500 "pci d.w $b.0 56 1; pci d $b.0 104 1; pci d $b.0 110 1;" \
501 "pci d $b.0 130 1\0" \
502 "pcieerrc=mw ${a}020 ffffffff; mw ${a}e00 ffffffff; pci w.b $b.0 7 ff;"\
503 "pci w.w $b.0 1e ffff; pci w.w $b.0 56 ffff; pci w $b.0 104 ffffffff;" \
504 "pci w $b.0 110 ffffffff; pci w $b.0 130 ffffffff\0" \
505 "pciecfg=pci d $b.0 0 20; pci d $b.0 100 e; pci d $b.0 400 69\0" \
506 "pcie1err=setenv a e000a; run pcieerr\0" \
507 "pcie2err=setenv a e0009; run pcieerr\0" \
508 "pcie1errc=setenv a e000a; run pcieerrc\0" \
509 "pcie2errc=setenv a e0009; run pcieerrc\0"
510 #else
511 #define PCIE_ENV ""
512 #endif
513
514 #define DMA_ENV \
515 "dma0=mw ${d}104 ffffffff;mw ${d}110 50000;mw ${d}114 $sad0;mw ${d}118 50000;"\
516 "mw ${d}120 $bc0;mw ${d}100 f03c404; mw ${d}11c $dad0; md ${d}100 9\0" \
517 "dma1=mw ${d}184 ffffffff;mw ${d}190 50000;mw ${d}194 $sad1;mw ${d}198 50000;"\
518 "mw ${d}1a0 $bc1;mw ${d}180 f03c404; mw ${d}19c $dad1; md ${d}180 9\0" \
519 "dma2=mw ${d}204 ffffffff;mw ${d}210 50000;mw ${d}214 $sad2;mw ${d}218 50000;"\
520 "mw ${d}220 $bc2;mw ${d}200 f03c404; mw ${d}21c $dad2; md ${d}200 9\0" \
521 "dma3=mw ${d}284 ffffffff;mw ${d}290 50000;mw ${d}294 $sad3;mw ${d}298 50000;"\
522 "mw ${d}2a0 $bc3;mw ${d}280 f03c404; mw ${d}29c $dad3; md ${d}280 9\0"
523
524 #ifdef ENV_DEBUG
525 #define CONFIG_EXTRA_ENV_SETTINGS \
526 "netdev=eth0\0" \
527 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
528 "tftpflash=tftpboot $loadaddr $uboot; " \
529 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
530 " +$filesize; " \
531 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
532 " +$filesize; " \
533 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
534 " $filesize; " \
535 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
536 " +$filesize; " \
537 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
538 " $filesize\0" \
539 "consoledev=ttyS0\0" \
540 "ramdiskaddr=0x18000000\0" \
541 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
542 "fdtaddr=0x17c00000\0" \
543 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
544 "bdev=sda3\0" \
545 "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
546 "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
547 "maxcpus=1" \
548 "eoi=mw e00400b0 0\0" \
549 "iack=md e00400a0 1\0" \
550 "ddrreg=md ${a}000 8; md ${a}080 8;md ${a}100 d; md ${a}140 4;" \
551 "md ${a}bf0 4; md ${a}e00 3; md ${a}e20 3; md ${a}e40 7;" \
552 "md ${a}f00 5\0" \
553 "ddr1regs=setenv a e0002; run ddrreg\0" \
554 "gureg=md ${a}000 2c; md ${a}0b0 1; md ${a}0c0 1; md ${a}800 1;" \
555 "md ${a}900 6; md ${a}a00 1; md ${a}b20 3; md ${a}e00 1;" \
556 "md ${a}e60 1; md ${a}ef0 1d\0" \
557 "guregs=setenv a e00e0; run gureg\0" \
558 "mcmreg=md ${a}000 1b; md ${a}bf8 2; md ${a}e00 5\0" \
559 "mcmregs=setenv a e0001; run mcmreg\0" \
560 "diuregs=md e002c000 1d\0" \
561 "dium=mw e002c01c\0" \
562 "diuerr=md e002c014 1\0" \
563 "pmregs=md e00e1000 2b\0" \
564 "lawregs=md e0000c08 4b\0" \
565 "lbcregs=md e0005000 36\0" \
566 "dma0regs=md e0021100 12\0" \
567 "dma1regs=md e0021180 12\0" \
568 "dma2regs=md e0021200 12\0" \
569 "dma3regs=md e0021280 12\0" \
570 PCI_ENV \
571 PCIE_ENV \
572 DMA_ENV
573 #else
574 #define CONFIG_EXTRA_ENV_SETTINGS \
575 "netdev=eth0\0" \
576 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
577 "consoledev=ttyS0\0" \
578 "ramdiskaddr=0x18000000\0" \
579 "ramdiskfile=8610hpcd/ramdisk.uboot\0" \
580 "fdtaddr=0x17c00000\0" \
581 "fdtfile=8610hpcd/mpc8610_hpcd.dtb\0" \
582 "bdev=sda3\0"
583 #endif
584
585 #define CONFIG_NFSBOOTCOMMAND \
586 "setenv bootargs root=/dev/nfs rw " \
587 "nfsroot=$serverip:$rootpath " \
588 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
589 "console=$consoledev,$baudrate $othbootargs;" \
590 "tftp $loadaddr $bootfile;" \
591 "tftp $fdtaddr $fdtfile;" \
592 "bootm $loadaddr - $fdtaddr"
593
594 #define CONFIG_RAMBOOTCOMMAND \
595 "setenv bootargs root=/dev/ram rw " \
596 "console=$consoledev,$baudrate $othbootargs;" \
597 "tftp $ramdiskaddr $ramdiskfile;" \
598 "tftp $loadaddr $bootfile;" \
599 "tftp $fdtaddr $fdtfile;" \
600 "bootm $loadaddr $ramdiskaddr $fdtaddr"
601
602 #define CONFIG_BOOTCOMMAND \
603 "setenv bootargs root=/dev/$bdev rw " \
604 "console=$consoledev,$baudrate $othbootargs;" \
605 "tftp $loadaddr $bootfile;" \
606 "tftp $fdtaddr $fdtfile;" \
607 "bootm $loadaddr - $fdtaddr"
608
609 #endif /* __CONFIG_H */