]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/inka4x0.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / inka4x0.h
1 /*
2 * (C) Copyright 2009
3 * Detlev Zundel, DENX Software Engineering, dzu@denx.de.
4 *
5 * (C) Copyright 2003-2005
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
19 #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
20 #define CONFIG_INKA4X0 1 /* INKA4x0 board */
21
22 /*
23 * Valid values for CONFIG_SYS_TEXT_BASE are:
24 * 0xFFE00000 boot low
25 * 0x00100000 boot from RAM (for testing only)
26 */
27 #ifndef CONFIG_SYS_TEXT_BASE
28 #define CONFIG_SYS_TEXT_BASE 0xFFE00000 /* Standard: boot low */
29 #endif
30 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc5xxx/u-boot-customlayout.lds"
31
32 #define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
33
34 #define CONFIG_MISC_INIT_F 1 /* Use misc_init_f() */
35
36 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
37
38 /*
39 * Serial console configuration
40 */
41 #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
42 #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
43 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
44
45 /*
46 * PCI Mapping:
47 * 0x40000000 - 0x4fffffff - PCI Memory
48 * 0x50000000 - 0x50ffffff - PCI IO Space
49 */
50 #define CONFIG_PCI_PNP 1
51 #define CONFIG_PCI_SCAN_SHOW 1
52 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
53
54 #define CONFIG_PCI_MEM_BUS 0x40000000
55 #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
56 #define CONFIG_PCI_MEM_SIZE 0x10000000
57
58 #define CONFIG_PCI_IO_BUS 0x50000000
59 #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
60 #define CONFIG_PCI_IO_SIZE 0x01000000
61
62 #define CONFIG_SYS_XLB_PIPELINING 1
63
64 /* Partitions */
65 #define CONFIG_MAC_PARTITION
66 #define CONFIG_DOS_PARTITION
67 #define CONFIG_ISO_PARTITION
68
69 /*
70 * BOOTP options
71 */
72 #define CONFIG_BOOTP_BOOTFILESIZE
73 #define CONFIG_BOOTP_BOOTPATH
74 #define CONFIG_BOOTP_GATEWAY
75 #define CONFIG_BOOTP_HOSTNAME
76
77 /*
78 * Command line configuration.
79 */
80 #define CONFIG_CMD_DATE
81 #define CONFIG_CMD_IDE
82 #define CONFIG_CMD_PCI
83
84 #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
85
86 #if (CONFIG_SYS_TEXT_BASE == 0xFFE00000) /* Boot low */
87 # define CONFIG_SYS_LOWBOOT 1
88 #endif
89
90 /*
91 * Autobooting
92 */
93
94 #define CONFIG_PREBOOT "echo;" \
95 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
96 "echo"
97
98 #undef CONFIG_BOOTARGS
99
100 #define CONFIG_IPADDR 192.168.100.2
101 #define CONFIG_SERVERIP 192.168.100.1
102 #define CONFIG_NETMASK 255.255.255.0
103 #define HOSTNAME inka4x0
104 #define CONFIG_BOOTFILE "/tftpboot/inka4x0/uImage"
105 #define CONFIG_ROOTPATH "/opt/eldk/ppc_6xx"
106
107 #define CONFIG_EXTRA_ENV_SETTINGS \
108 "netdev=eth0\0" \
109 "nfsargs=setenv bootargs root=/dev/nfs rw " \
110 "nfsroot=${serverip}:${rootpath}\0" \
111 "ramargs=setenv bootargs root=/dev/ram rw\0" \
112 "addip=setenv bootargs ${bootargs} " \
113 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
114 ":${hostname}:${netdev}:off panic=1\0" \
115 "addcons=setenv bootargs ${bootargs} " \
116 "console=ttyS0,${baudrate}\0" \
117 "flash_nfs=run nfsargs addip addcons;" \
118 "bootm ${kernel_addr}\0" \
119 "net_nfs=tftp 200000 ${bootfile};" \
120 "run nfsargs addip addcons;bootm\0" \
121 "enable_disp=mw.l 100000 04000000 1;" \
122 "cp.l 100000 f0000b20 1;" \
123 "cp.l 100000 f0000b28 1\0" \
124 "ideargs=setenv bootargs root=/dev/hda1 rw\0" \
125 "ide_boot=ext2load ide 0:1 200000 uImage;" \
126 "run ideargs addip addcons enable_disp;bootm\0" \
127 "brightness=255\0" \
128 ""
129
130 #define CONFIG_BOOTCOMMAND "run ide_boot"
131
132 /*
133 * IPB Bus clocking configuration.
134 */
135 #define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
136
137 /*
138 * Flash configuration
139 */
140 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
141 #define CONFIG_FLASH_CFI_DRIVER 1
142 #define CONFIG_SYS_FLASH_BASE 0xffe00000
143 #define CONFIG_SYS_FLASH_SIZE 0x00200000
144 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
145 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
146 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
147 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
148
149 /*
150 * Environment settings
151 */
152 #define CONFIG_ENV_IS_IN_FLASH 1
153 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x4000)
154 #define CONFIG_ENV_SIZE 0x2000
155 #define CONFIG_ENV_SECT_SIZE 0x2000
156 #define CONFIG_ENV_OVERWRITE 1
157 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
158
159 /*
160 * Memory map
161 */
162 #define CONFIG_SYS_MBAR 0xF0000000
163 #define CONFIG_SYS_SDRAM_BASE 0x00000000
164 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
165
166 /*
167 * SDRAM controller configuration
168 */
169 #undef CONFIG_SDR_MT48LC16M16A2
170 #undef CONFIG_DDR_MT46V16M16
171 #undef CONFIG_DDR_MT46V32M16
172 #undef CONFIG_DDR_HYB25D512160BF
173 #define CONFIG_DDR_K4H511638C
174
175 /* Use ON-Chip SRAM until RAM will be available */
176 #define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
177
178 /* preserve space for the post_word at end of on-chip SRAM */
179 #define MPC5XXX_SRAM_POST_SIZE (MPC5XXX_SRAM_SIZE - 4)
180
181 #ifdef CONFIG_POST
182 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
183 #else
184 #define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
185 #endif
186
187 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
188 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
189
190 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
191 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
192 # define CONFIG_SYS_RAMBOOT 1
193 #endif
194
195 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
196 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
197 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
198
199 /*
200 * Ethernet configuration
201 */
202 #define CONFIG_MPC5xxx_FEC 1
203 #define CONFIG_MPC5xxx_FEC_MII100
204 /*
205 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
206 */
207 /* #define CONFIG_MPC5xxx_FEC_MII10 */
208 #define CONFIG_PHY_ADDR 0x00
209 #define CONFIG_MII
210
211 /*
212 * GPIO configuration
213 *
214 * use CS1 as gpio_wkup_6 output
215 * Bit 0 (mask: 0x80000000): 0
216 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
217 * 00 -> No Alternatives, I2C1 is used for onboard EEPROM
218 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1 do not use on TQM5200 with onboard
219 * EEPROM
220 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
221 * use PSC2 as UART: Bits 24-27 (mask: 0x00000070): 0100
222 * use PSC3 as UART: Bits 20-23 (mask: 0x00000700): 0100
223 * use PSC6 as UART: Bits 9-11 (mask: 0x00700000): 0101
224 */
225 #define CONFIG_SYS_GPS_PORT_CONFIG 0x01501444
226
227 /*
228 * RTC configuration
229 */
230 #define CONFIG_RTC_RTC4543 1 /* use external RTC */
231
232 /*
233 * Software (bit-bang) three wire serial configuration
234 *
235 * Note that we need the ifdefs because otherwise compilation of
236 * mkimage.c fails.
237 */
238 #define CONFIG_SOFT_TWS 1
239
240 #ifdef TWS_IMPLEMENTATION
241 #include <mpc5xxx.h>
242 #include <asm/io.h>
243
244 #define TWS_CE MPC5XXX_GPIO_WKUP_PSC1_4 /* GPIO_WKUP_0 */
245 #define TWS_WR MPC5XXX_GPIO_WKUP_PSC2_4 /* GPIO_WKUP_1 */
246 #define TWS_DATA MPC5XXX_GPIO_SINT_PSC3_4 /* GPIO_SINT_0 */
247 #define TWS_CLK MPC5XXX_GPIO_SINT_PSC3_5 /* GPIO_SINT_1 */
248
249 static inline void tws_ce(unsigned bit)
250 {
251 struct mpc5xxx_wu_gpio *wu_gpio =
252 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
253 if (bit)
254 setbits_8(&wu_gpio->dvo, TWS_CE);
255 else
256 clrbits_8(&wu_gpio->dvo, TWS_CE);
257 }
258
259 static inline void tws_wr(unsigned bit)
260 {
261 struct mpc5xxx_wu_gpio *wu_gpio =
262 (struct mpc5xxx_wu_gpio *)MPC5XXX_WU_GPIO;
263 if (bit)
264 setbits_8(&wu_gpio->dvo, TWS_WR);
265 else
266 clrbits_8(&wu_gpio->dvo, TWS_WR);
267 }
268
269 static inline void tws_clk(unsigned bit)
270 {
271 struct mpc5xxx_gpio *gpio =
272 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
273 if (bit)
274 setbits_8(&gpio->sint_dvo, TWS_CLK);
275 else
276 clrbits_8(&gpio->sint_dvo, TWS_CLK);
277 }
278
279 static inline void tws_data(unsigned bit)
280 {
281 struct mpc5xxx_gpio *gpio =
282 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
283 if (bit)
284 setbits_8(&gpio->sint_dvo, TWS_DATA);
285 else
286 clrbits_8(&gpio->sint_dvo, TWS_DATA);
287 }
288
289 static inline unsigned tws_data_read(void)
290 {
291 struct mpc5xxx_gpio *gpio =
292 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
293 return !!(in_8(&gpio->sint_ival) & TWS_DATA);
294 }
295
296 static inline void tws_data_config_output(unsigned output)
297 {
298 struct mpc5xxx_gpio *gpio =
299 (struct mpc5xxx_gpio *)MPC5XXX_GPIO;
300 if (output)
301 setbits_8(&gpio->sint_ddr, TWS_DATA);
302 else
303 clrbits_8(&gpio->sint_ddr, TWS_DATA);
304 }
305 #endif /* TWS_IMPLEMENTATION */
306
307 /*
308 * Miscellaneous configurable options
309 */
310 #define CONFIG_SYS_LONGHELP /* undef to save memory */
311 #if defined(CONFIG_CMD_KGDB)
312 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
313 #else
314 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
315 #endif
316 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
317 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
318 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
319
320 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
321 #if defined(CONFIG_CMD_KGDB)
322 # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
323 #endif
324
325 /* Enable an alternate, more extensive memory test */
326 #define CONFIG_SYS_ALT_MEMTEST
327
328 #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
329 #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
330
331 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
332
333 /*
334 * Various low-level settings
335 */
336 #define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
337 #define CONFIG_SYS_HID0_FINAL HID0_ICE
338
339 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
340 #define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
341 #define CONFIG_SYS_BOOTCS_CFG 0x00087800 /* for pci_clk = 66 MHz */
342 #define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
343 #define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
344
345 /* 32Mbit SRAM @0x30000000 */
346 #define CONFIG_SYS_CS1_START 0x30000000
347 #define CONFIG_SYS_CS1_SIZE 0x00400000
348 #define CONFIG_SYS_CS1_CFG 0x31800 /* for pci_clk = 33 MHz */
349
350 /* 2 quad UART @0x80000000 (MBAR is relocated to 0xF0000000) */
351 #define CONFIG_SYS_CS2_START 0x80000000
352 #define CONFIG_SYS_CS2_SIZE 0x0001000
353 #define CONFIG_SYS_CS2_CFG 0x21800 /* for pci_clk = 33 MHz */
354
355 /* GPIO in @0x30400000 */
356 #define CONFIG_SYS_CS3_START 0x30400000
357 #define CONFIG_SYS_CS3_SIZE 0x00100000
358 #define CONFIG_SYS_CS3_CFG 0x31800 /* for pci_clk = 33 MHz */
359
360 #define CONFIG_SYS_CS_BURST 0x00000000
361 #define CONFIG_SYS_CS_DEADCYCLE 0x33333333
362
363 /*-----------------------------------------------------------------------
364 * USB stuff
365 *-----------------------------------------------------------------------
366 */
367 #define CONFIG_USB_OHCI
368 #define CONFIG_USB_CLOCK 0x00015555
369 #define CONFIG_USB_CONFIG 0x00001000
370
371 /*-----------------------------------------------------------------------
372 * IDE/ATA stuff Supports IDE harddisk
373 *-----------------------------------------------------------------------
374 */
375
376 #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
377
378 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
379 #undef CONFIG_IDE_LED /* LED for ide not supported */
380
381 #define CONFIG_IDE_PREINIT
382
383 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
384 #define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 1 drive per IDE bus */
385
386 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
387 #define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
388 #define CONFIG_SYS_ATA_DATA_OFFSET 0x0060 /* Offset for data I/O */
389 #define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* Offset for normal register accesses */
390 #define CONFIG_SYS_ATA_ALT_OFFSET 0x005C /* Offset for alternate registers */
391 #define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
392
393 #define CONFIG_ATAPI 1
394
395 #define CONFIG_SYS_BRIGHTNESS 0xFF /* LCD Default Brightness (255 = off) */
396
397 #endif /* __CONFIG_H */