]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - sim/Makefile.in
40cc9dc187176431ed801f55aec3546525ebf805
[thirdparty/binutils-gdb.git] / sim / Makefile.in
1 # Makefile.in generated by automake 1.15.1 from Makefile.am.
2 # @configure_input@
3
4 # Copyright (C) 1994-2017 Free Software Foundation, Inc.
5
6 # This Makefile.in is free software; the Free Software Foundation
7 # gives unlimited permission to copy and/or distribute it,
8 # with or without modifications, as long as this notice is preserved.
9
10 # This program is distributed in the hope that it will be useful,
11 # but WITHOUT ANY WARRANTY, to the extent permitted by law; without
12 # even the implied warranty of MERCHANTABILITY or FITNESS FOR A
13 # PARTICULAR PURPOSE.
14
15 @SET_MAKE@
16
17 # Copyright (C) 1993-2024 Free Software Foundation, Inc.
18 #
19 # This program is free software; you can redistribute it and/or modify
20 # it under the terms of the GNU General Public License as published by
21 # the Free Software Foundation; either version 3 of the License, or
22 # (at your option) any later version.
23 #
24 # This program is distributed in the hope that it will be useful,
25 # but WITHOUT ANY WARRANTY; without even the implied warranty of
26 # MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
27 # GNU General Public License for more details.
28 #
29 # You should have received a copy of the GNU General Public License
30 # along with this program. If not, see <http://www.gnu.org/licenses/>.
31
32
33
34
35 VPATH = @srcdir@
36 am__is_gnu_make = { \
37 if test -z '$(MAKELEVEL)'; then \
38 false; \
39 elif test -n '$(MAKE_HOST)'; then \
40 true; \
41 elif test -n '$(MAKE_VERSION)' && test -n '$(CURDIR)'; then \
42 true; \
43 else \
44 false; \
45 fi; \
46 }
47 am__make_running_with_option = \
48 case $${target_option-} in \
49 ?) ;; \
50 *) echo "am__make_running_with_option: internal error: invalid" \
51 "target option '$${target_option-}' specified" >&2; \
52 exit 1;; \
53 esac; \
54 has_opt=no; \
55 sane_makeflags=$$MAKEFLAGS; \
56 if $(am__is_gnu_make); then \
57 sane_makeflags=$$MFLAGS; \
58 else \
59 case $$MAKEFLAGS in \
60 *\\[\ \ ]*) \
61 bs=\\; \
62 sane_makeflags=`printf '%s\n' "$$MAKEFLAGS" \
63 | sed "s/$$bs$$bs[$$bs $$bs ]*//g"`;; \
64 esac; \
65 fi; \
66 skip_next=no; \
67 strip_trailopt () \
68 { \
69 flg=`printf '%s\n' "$$flg" | sed "s/$$1.*$$//"`; \
70 }; \
71 for flg in $$sane_makeflags; do \
72 test $$skip_next = yes && { skip_next=no; continue; }; \
73 case $$flg in \
74 *=*|--*) continue;; \
75 -*I) strip_trailopt 'I'; skip_next=yes;; \
76 -*I?*) strip_trailopt 'I';; \
77 -*O) strip_trailopt 'O'; skip_next=yes;; \
78 -*O?*) strip_trailopt 'O';; \
79 -*l) strip_trailopt 'l'; skip_next=yes;; \
80 -*l?*) strip_trailopt 'l';; \
81 -[dEDm]) skip_next=yes;; \
82 -[JT]) skip_next=yes;; \
83 esac; \
84 case $$flg in \
85 *$$target_option*) has_opt=yes; break;; \
86 esac; \
87 done; \
88 test $$has_opt = yes
89 am__make_dryrun = (target_option=n; $(am__make_running_with_option))
90 am__make_keepgoing = (target_option=k; $(am__make_running_with_option))
91 pkgdatadir = $(datadir)/@PACKAGE@
92 pkgincludedir = $(includedir)/@PACKAGE@
93 pkglibdir = $(libdir)/@PACKAGE@
94 pkglibexecdir = $(libexecdir)/@PACKAGE@
95 am__cd = CDPATH="$${ZSH_VERSION+.}$(PATH_SEPARATOR)" && cd
96 install_sh_DATA = $(install_sh) -c -m 644
97 install_sh_PROGRAM = $(install_sh) -c
98 install_sh_SCRIPT = $(install_sh) -c
99 INSTALL_HEADER = $(INSTALL_DATA)
100 transform = $(program_transform_name)
101 NORMAL_INSTALL = :
102 PRE_INSTALL = :
103 POST_INSTALL = :
104 NORMAL_UNINSTALL = :
105 PRE_UNINSTALL = :
106 POST_UNINSTALL = :
107 build_triplet = @build@
108 host_triplet = @host@
109 target_triplet = @target@
110 check_PROGRAMS = $(am__EXEEXT_9) $(am__EXEEXT_10)
111 noinst_PROGRAMS = $(am__EXEEXT_11) $(am__EXEEXT_12) $(am__EXEEXT_13) \
112 $(am__EXEEXT_14) $(am__EXEEXT_15) $(am__EXEEXT_16) \
113 $(am__EXEEXT_17) $(am__EXEEXT_18) $(am__EXEEXT_19) \
114 $(am__EXEEXT_20) $(am__EXEEXT_21) $(am__EXEEXT_22) \
115 $(am__EXEEXT_23) $(am__EXEEXT_24) $(am__EXEEXT_25) \
116 $(am__EXEEXT_26) $(am__EXEEXT_27) $(am__EXEEXT_28) \
117 $(am__EXEEXT_29) $(am__EXEEXT_30) $(am__EXEEXT_31) \
118 $(am__EXEEXT_32) $(am__EXEEXT_33) $(am__EXEEXT_34) \
119 $(am__EXEEXT_35) $(am__EXEEXT_36) $(am__EXEEXT_37) \
120 $(am__EXEEXT_38) $(am__EXEEXT_39) $(am__EXEEXT_40) \
121 $(am__EXEEXT_41) $(am__EXEEXT_42)
122 EXTRA_PROGRAMS = $(am__EXEEXT_1) testsuite/common/bits-gen$(EXEEXT) \
123 testsuite/common/fpu-tst$(EXEEXT) $(am__EXEEXT_2) \
124 $(am__EXEEXT_3) $(am__EXEEXT_4) $(am__EXEEXT_5) \
125 $(am__EXEEXT_7) $(am__EXEEXT_8)
126 @ENABLE_SIM_TRUE@am__append_1 = \
127 @ENABLE_SIM_TRUE@ $(srcroot)/include/sim/callback.h \
128 @ENABLE_SIM_TRUE@ $(srcroot)/include/sim/sim.h
129
130 @SIM_ENABLE_HW_TRUE@am__append_2 = \
131 @SIM_ENABLE_HW_TRUE@ $(SIM_COMMON_HW_OBJS) \
132 @SIM_ENABLE_HW_TRUE@ $(SIM_HW_SOCKSER)
133
134 TESTS = testsuite/common/bits32m0$(EXEEXT) \
135 testsuite/common/bits32m31$(EXEEXT) \
136 testsuite/common/bits64m0$(EXEEXT) \
137 testsuite/common/bits64m63$(EXEEXT) \
138 testsuite/common/alu-tst$(EXEEXT)
139 @SIM_ENABLE_ARCH_aarch64_TRUE@am__append_3 = aarch64/libsim.a
140 @SIM_ENABLE_ARCH_aarch64_TRUE@am__append_4 = aarch64/run
141 @SIM_ENABLE_ARCH_arm_TRUE@am__append_5 = arm/libsim.a
142 @SIM_ENABLE_ARCH_arm_TRUE@am__append_6 = arm/run
143 @SIM_ENABLE_ARCH_avr_TRUE@am__append_7 = avr/libsim.a
144 @SIM_ENABLE_ARCH_avr_TRUE@am__append_8 = avr/run
145 @SIM_ENABLE_ARCH_bfin_TRUE@am__append_9 = bfin/libsim.a
146 @SIM_ENABLE_ARCH_bfin_TRUE@am__append_10 = bfin/run
147 @SIM_ENABLE_ARCH_bpf_TRUE@am__append_11 = bpf/libsim.a
148 @SIM_ENABLE_ARCH_bpf_TRUE@am__append_12 = bpf/run
149 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_13 = cr16/libsim.a
150 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_14 = cr16/run
151 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_15 = cr16/simops.h
152 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_16 = cr16/gencode
153 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_17 = cr16/simops.h
154 @SIM_ENABLE_ARCH_cr16_TRUE@am__append_18 = $(cr16_BUILD_OUTPUTS)
155 @SIM_ENABLE_ARCH_cris_TRUE@am__append_19 = cris/libsim.a
156 @SIM_ENABLE_ARCH_cris_TRUE@am__append_20 = cris/run
157 @SIM_ENABLE_ARCH_cris_TRUE@am__append_21 = cris/rvdummy
158 @SIM_ENABLE_ARCH_cris_TRUE@am__append_22 = \
159 @SIM_ENABLE_ARCH_cris_TRUE@ cris/engv10.h \
160 @SIM_ENABLE_ARCH_cris_TRUE@ cris/engv32.h
161
162 @SIM_ENABLE_ARCH_cris_TRUE@am__append_23 = cris/engv10.h cris/engv32.h
163 @SIM_ENABLE_ARCH_cris_TRUE@am__append_24 = $(cris_BUILD_OUTPUTS)
164 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_25 = d10v/libsim.a
165 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_26 = d10v/run
166 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_27 = d10v/simops.h
167 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_28 = d10v/gencode
168 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_29 = d10v/simops.h
169 @SIM_ENABLE_ARCH_d10v_TRUE@am__append_30 = $(d10v_BUILD_OUTPUTS)
170 @SIM_ENABLE_ARCH_erc32_TRUE@am__append_31 = erc32/libsim.a
171 @SIM_ENABLE_ARCH_erc32_TRUE@am__append_32 = erc32/run erc32/sis
172 @SIM_ENABLE_ARCH_erc32_TRUE@am__append_33 = sim-%D-install-exec-local
173 @SIM_ENABLE_ARCH_erc32_TRUE@am__append_34 = sim-erc32-uninstall-local
174 @SIM_ENABLE_ARCH_examples_TRUE@am__append_35 = example-synacor/libsim.a
175 @SIM_ENABLE_ARCH_examples_TRUE@am__append_36 = example-synacor/run
176 @SIM_ENABLE_ARCH_frv_TRUE@am__append_37 = frv/libsim.a
177 @SIM_ENABLE_ARCH_frv_TRUE@am__append_38 = frv/run
178 @SIM_ENABLE_ARCH_frv_TRUE@am__append_39 = frv/eng.h
179 @SIM_ENABLE_ARCH_frv_TRUE@am__append_40 = frv/eng.h
180 @SIM_ENABLE_ARCH_frv_TRUE@am__append_41 = $(frv_BUILD_OUTPUTS)
181 @SIM_ENABLE_ARCH_ft32_TRUE@am__append_42 = ft32/libsim.a
182 @SIM_ENABLE_ARCH_ft32_TRUE@am__append_43 = ft32/run
183 @SIM_ENABLE_ARCH_h8300_TRUE@am__append_44 = h8300/libsim.a
184 @SIM_ENABLE_ARCH_h8300_TRUE@am__append_45 = h8300/run
185 @SIM_ENABLE_ARCH_iq2000_TRUE@am__append_46 = iq2000/libsim.a
186 @SIM_ENABLE_ARCH_iq2000_TRUE@am__append_47 = iq2000/run
187 @SIM_ENABLE_ARCH_iq2000_TRUE@am__append_48 = iq2000/eng.h
188 @SIM_ENABLE_ARCH_iq2000_TRUE@am__append_49 = iq2000/eng.h
189 @SIM_ENABLE_ARCH_iq2000_TRUE@am__append_50 = $(iq2000_BUILD_OUTPUTS)
190 @SIM_ENABLE_ARCH_lm32_TRUE@am__append_51 = lm32/libsim.a
191 @SIM_ENABLE_ARCH_lm32_TRUE@am__append_52 = lm32/run
192 @SIM_ENABLE_ARCH_lm32_TRUE@am__append_53 = lm32/eng.h
193 @SIM_ENABLE_ARCH_lm32_TRUE@am__append_54 = lm32/eng.h
194 @SIM_ENABLE_ARCH_lm32_TRUE@am__append_55 = $(lm32_BUILD_OUTPUTS)
195 @SIM_ENABLE_ARCH_m32c_TRUE@am__append_56 = m32c/libsim.a
196 @SIM_ENABLE_ARCH_m32c_TRUE@am__append_57 = m32c/run
197 @SIM_ENABLE_ARCH_m32c_TRUE@am__append_58 = m32c/opc2c
198 @SIM_ENABLE_ARCH_m32c_TRUE@am__append_59 = \
199 @SIM_ENABLE_ARCH_m32c_TRUE@ $(m32c_BUILD_OUTPUTS) \
200 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/m32c.c.log \
201 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/r8c.c.log
202
203 @SIM_ENABLE_ARCH_m32r_TRUE@am__append_60 = m32r/libsim.a
204 @SIM_ENABLE_ARCH_m32r_TRUE@am__append_61 = m32r/run
205 @SIM_ENABLE_ARCH_m32r_TRUE@am__append_62 = \
206 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/eng.h \
207 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/engx.h \
208 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/eng2.h
209
210 @SIM_ENABLE_ARCH_m32r_TRUE@am__append_63 = m32r/eng.h m32r/engx.h m32r/eng2.h
211 @SIM_ENABLE_ARCH_m32r_TRUE@am__append_64 = $(m32r_BUILD_OUTPUTS)
212 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__append_65 = m68hc11/libsim.a
213 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__append_66 = m68hc11/run
214 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__append_67 = m68hc11/gencode
215 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__append_68 = $(m68hc11_BUILD_OUTPUTS)
216 @SIM_ENABLE_ARCH_mcore_TRUE@am__append_69 = mcore/libsim.a
217 @SIM_ENABLE_ARCH_mcore_TRUE@am__append_70 = mcore/run
218 @SIM_ENABLE_ARCH_microblaze_TRUE@am__append_71 = microblaze/libsim.a
219 @SIM_ENABLE_ARCH_microblaze_TRUE@am__append_72 = microblaze/run
220 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@am__append_73 = \
221 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/support.o \
222 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/itable.o \
223 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/semantics.o \
224 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/idecode.o \
225 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/icache.o \
226 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/engine.o \
227 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/irun.o
228
229 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@am__append_74 = \
230 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_support.o \
231 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_semantics.o \
232 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_idecode.o \
233 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16_icache.o \
234 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ \
235 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_support.o \
236 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_semantics.o \
237 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_idecode.o \
238 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m32_icache.o \
239 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ \
240 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/itable.o \
241 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/m16run.o
242
243 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__append_75 = \
244 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ $(SIM_MIPS_MULTI_OBJ) \
245 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/itable.o \
246 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/multi-run.o
247
248 @SIM_ENABLE_ARCH_mips_TRUE@am__append_76 = mips/libsim.a
249 @SIM_ENABLE_ARCH_mips_TRUE@am__append_77 = mips/run
250 @SIM_ENABLE_ARCH_mips_TRUE@am__append_78 = mips/itable.h \
251 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_MULTI_SRC)
252 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@am__append_79 = \
253 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ $(mips_BUILT_SRC_FROM_GEN_MODE_SINGLE) \
254 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_SINGLE_TRUE@ mips/stamp-gen-mode-single
255
256 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@am__append_80 = \
257 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ $(mips_BUILT_SRC_FROM_GEN_MODE_M16_M16) \
258 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ $(mips_BUILT_SRC_FROM_GEN_MODE_M16_M32) \
259 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/stamp-gen-mode-m16-m16 \
260 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_M16_TRUE@ mips/stamp-gen-mode-m16-m32
261
262 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__append_81 = \
263 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ $(SIM_MIPS_MULTI_SRC) \
264 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/stamp-gen-mode-multi-igen \
265 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/stamp-gen-mode-multi-run
266
267 @SIM_ENABLE_ARCH_mips_TRUE@am__append_82 = $(mips_BUILD_OUTPUTS)
268 @SIM_ENABLE_ARCH_mips_TRUE@am__append_83 = mips/multi-include.h mips/multi-run.c
269 @SIM_ENABLE_ARCH_mn10300_TRUE@am__append_84 = mn10300/libsim.a
270 @SIM_ENABLE_ARCH_mn10300_TRUE@am__append_85 = mn10300/run
271 @SIM_ENABLE_ARCH_mn10300_TRUE@am__append_86 = \
272 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.h \
273 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.h \
274 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.h \
275 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/model.h \
276 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/support.h \
277 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.h \
278 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.h
279
280 @SIM_ENABLE_ARCH_mn10300_TRUE@am__append_87 = $(mn10300_BUILD_OUTPUTS)
281 @SIM_ENABLE_ARCH_moxie_TRUE@am__append_88 = moxie/libsim.a
282 @SIM_ENABLE_ARCH_moxie_TRUE@am__append_89 = moxie/run
283 @SIM_ENABLE_ARCH_msp430_TRUE@am__append_90 = msp430/libsim.a
284 @SIM_ENABLE_ARCH_msp430_TRUE@am__append_91 = msp430/run
285 @SIM_ENABLE_ARCH_or1k_TRUE@am__append_92 = or1k/libsim.a
286 @SIM_ENABLE_ARCH_or1k_TRUE@am__append_93 = or1k/run
287 @SIM_ENABLE_ARCH_or1k_TRUE@am__append_94 = or1k/eng.h
288 @SIM_ENABLE_ARCH_or1k_TRUE@am__append_95 = or1k/eng.h
289 @SIM_ENABLE_ARCH_or1k_TRUE@am__append_96 = $(or1k_BUILD_OUTPUTS)
290 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_97 = ppc/libsim.a
291 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_98 = ppc/run
292 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_99 = ppc/defines.h ppc/icache.h \
293 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/idecode.h ppc/semantics.h \
294 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/model.h ppc/support.h \
295 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/itable.h ppc/hw.h
296 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_100 = ppc/defines.h \
297 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/stamp-defines \
298 @SIM_ENABLE_ARCH_ppc_TRUE@ $(ppc_BUILD_OUTPUTS) \
299 @SIM_ENABLE_ARCH_ppc_TRUE@ $(ppc_IGEN_TOOLS) ppc/libigen.a
300 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_101 = ppc/libigen.a
301 @SIM_ENABLE_ARCH_ppc_TRUE@am__append_102 = $(ppc_IGEN_TOOLS)
302 @SIM_ENABLE_ARCH_pru_TRUE@am__append_103 = pru/libsim.a
303 @SIM_ENABLE_ARCH_pru_TRUE@am__append_104 = pru/run
304 @SIM_ENABLE_ARCH_riscv_TRUE@am__append_105 = riscv/libsim.a
305 @SIM_ENABLE_ARCH_riscv_TRUE@am__append_106 = riscv/run
306 @SIM_ENABLE_ARCH_rl78_TRUE@am__append_107 = rl78/libsim.a
307 @SIM_ENABLE_ARCH_rl78_TRUE@am__append_108 = rl78/run
308 @SIM_ENABLE_ARCH_rx_TRUE@am__append_109 = rx/libsim.a
309 @SIM_ENABLE_ARCH_rx_TRUE@am__append_110 = rx/run
310 @SIM_ENABLE_ARCH_sh_TRUE@am__append_111 = sh/libsim.a
311 @SIM_ENABLE_ARCH_sh_TRUE@am__append_112 = sh/run
312 @SIM_ENABLE_ARCH_sh_TRUE@am__append_113 = \
313 @SIM_ENABLE_ARCH_sh_TRUE@ sh/code.c \
314 @SIM_ENABLE_ARCH_sh_TRUE@ sh/ppi.c
315
316 @SIM_ENABLE_ARCH_sh_TRUE@am__append_114 = sh/gencode
317 @SIM_ENABLE_ARCH_sh_TRUE@am__append_115 = $(sh_BUILD_OUTPUTS)
318 @SIM_ENABLE_ARCH_v850_TRUE@am__append_116 = v850/libsim.a
319 @SIM_ENABLE_ARCH_v850_TRUE@am__append_117 = v850/run
320 @SIM_ENABLE_ARCH_v850_TRUE@am__append_118 = \
321 @SIM_ENABLE_ARCH_v850_TRUE@ v850/icache.h \
322 @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.h \
323 @SIM_ENABLE_ARCH_v850_TRUE@ v850/semantics.h \
324 @SIM_ENABLE_ARCH_v850_TRUE@ v850/model.h \
325 @SIM_ENABLE_ARCH_v850_TRUE@ v850/support.h \
326 @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.h \
327 @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.h
328
329 @SIM_ENABLE_ARCH_v850_TRUE@am__append_119 = $(v850_BUILD_OUTPUTS)
330 subdir = .
331 ACLOCAL_M4 = $(top_srcdir)/aclocal.m4
332 am__aclocal_m4_deps = $(top_srcdir)/../config/acx.m4 \
333 $(top_srcdir)/../config/depstand.m4 \
334 $(top_srcdir)/../config/lead-dot.m4 \
335 $(top_srcdir)/../config/override.m4 \
336 $(top_srcdir)/../config/pkg.m4 $(top_srcdir)/../libtool.m4 \
337 $(top_srcdir)/../ltoptions.m4 $(top_srcdir)/../ltsugar.m4 \
338 $(top_srcdir)/../ltversion.m4 $(top_srcdir)/../lt~obsolete.m4 \
339 $(top_srcdir)/m4/sim_ac_option_alignment.m4 \
340 $(top_srcdir)/m4/sim_ac_option_assert.m4 \
341 $(top_srcdir)/m4/sim_ac_option_cgen_maint.m4 \
342 $(top_srcdir)/m4/sim_ac_option_debug.m4 \
343 $(top_srcdir)/m4/sim_ac_option_endian.m4 \
344 $(top_srcdir)/m4/sim_ac_option_environment.m4 \
345 $(top_srcdir)/m4/sim_ac_option_hardware.m4 \
346 $(top_srcdir)/m4/sim_ac_option_inline.m4 \
347 $(top_srcdir)/m4/sim_ac_option_profile.m4 \
348 $(top_srcdir)/m4/sim_ac_option_reserved_bits.m4 \
349 $(top_srcdir)/m4/sim_ac_option_scache.m4 \
350 $(top_srcdir)/m4/sim_ac_option_smp.m4 \
351 $(top_srcdir)/m4/sim_ac_option_stdio.m4 \
352 $(top_srcdir)/m4/sim_ac_option_trace.m4 \
353 $(top_srcdir)/m4/sim_ac_option_warnings.m4 \
354 $(top_srcdir)/m4/sim_ac_platform.m4 \
355 $(top_srcdir)/m4/sim_ac_toolchain.m4 \
356 $(top_srcdir)/../gdbsupport/libiberty.m4 \
357 $(top_srcdir)/frv/acinclude.m4 $(top_srcdir)/mips/acinclude.m4 \
358 $(top_srcdir)/ppc/acinclude.m4 \
359 $(top_srcdir)/riscv/acinclude.m4 $(top_srcdir)/rx/acinclude.m4 \
360 $(top_srcdir)/configure.ac
361 am__configure_deps = $(am__aclocal_m4_deps) $(CONFIGURE_DEPENDENCIES) \
362 $(ACLOCAL_M4)
363 DIST_COMMON = $(srcdir)/Makefile.am $(top_srcdir)/configure \
364 $(am__configure_deps) $(am__pkginclude_HEADERS_DIST)
365 am__CONFIG_DISTCLEAN_FILES = config.status config.cache config.log \
366 configure.lineno config.status.lineno
367 mkinstalldirs = $(SHELL) $(top_srcdir)/../mkinstalldirs
368 CONFIG_HEADER = config.h
369 CONFIG_CLEAN_FILES = aarch64/.gdbinit arm/.gdbinit avr/.gdbinit \
370 bfin/.gdbinit bpf/.gdbinit cr16/.gdbinit cris/.gdbinit \
371 d10v/.gdbinit frv/.gdbinit ft32/.gdbinit h8300/.gdbinit \
372 iq2000/.gdbinit lm32/.gdbinit m32c/.gdbinit m32r/.gdbinit \
373 m68hc11/.gdbinit mcore/.gdbinit microblaze/.gdbinit \
374 mips/.gdbinit mn10300/.gdbinit moxie/.gdbinit msp430/.gdbinit \
375 or1k/.gdbinit ppc/.gdbinit pru/.gdbinit riscv/.gdbinit \
376 rl78/.gdbinit rx/.gdbinit sh/.gdbinit erc32/.gdbinit \
377 v850/.gdbinit example-synacor/.gdbinit .gdbinit
378 CONFIG_CLEAN_VPATH_FILES =
379 LIBRARIES = $(noinst_LIBRARIES)
380 ARFLAGS = cru
381 AM_V_AR = $(am__v_AR_@AM_V@)
382 am__v_AR_ = $(am__v_AR_@AM_DEFAULT_V@)
383 am__v_AR_0 = @echo " AR " $@;
384 am__v_AR_1 =
385 aarch64_libsim_a_AR = $(AR) $(ARFLAGS)
386 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_libsim_a_DEPENDENCIES = \
387 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(patsubst \
388 @SIM_ENABLE_ARCH_aarch64_TRUE@ %,aarch64/%,$(SIM_NEW_COMMON_OBJS)) \
389 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(patsubst \
390 @SIM_ENABLE_ARCH_aarch64_TRUE@ %,aarch64/dv-%.o,$(SIM_HW_DEVICES)) \
391 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/cpustate.o \
392 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/interp.o \
393 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/memory.o \
394 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/sim-resume.o \
395 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/simulator.o
396 am__dirstamp = $(am__leading_dot)dirstamp
397 am__objects_1 = common/callback.$(OBJEXT) common/portability.$(OBJEXT) \
398 common/sim-load.$(OBJEXT) common/sim-signal.$(OBJEXT) \
399 common/syscall.$(OBJEXT) common/target-newlib-errno.$(OBJEXT) \
400 common/target-newlib-open.$(OBJEXT) \
401 common/target-newlib-signal.$(OBJEXT) \
402 common/target-newlib-syscall.$(OBJEXT) \
403 common/version.$(OBJEXT)
404 @SIM_ENABLE_ARCH_aarch64_TRUE@am_aarch64_libsim_a_OBJECTS = \
405 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(am__objects_1)
406 @SIM_ENABLE_ARCH_aarch64_TRUE@nodist_aarch64_libsim_a_OBJECTS = \
407 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/modules.$(OBJEXT)
408 aarch64_libsim_a_OBJECTS = $(am_aarch64_libsim_a_OBJECTS) \
409 $(nodist_aarch64_libsim_a_OBJECTS)
410 arm_libsim_a_AR = $(AR) $(ARFLAGS)
411 @SIM_ENABLE_ARCH_arm_TRUE@arm_libsim_a_DEPENDENCIES = arm/wrapper.o \
412 @SIM_ENABLE_ARCH_arm_TRUE@ $(patsubst \
413 @SIM_ENABLE_ARCH_arm_TRUE@ %,arm/%,$(SIM_NEW_COMMON_OBJS)) \
414 @SIM_ENABLE_ARCH_arm_TRUE@ $(patsubst \
415 @SIM_ENABLE_ARCH_arm_TRUE@ %,arm/dv-%.o,$(SIM_HW_DEVICES)) \
416 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armemu.o arm/armemu32.o \
417 @SIM_ENABLE_ARCH_arm_TRUE@ arm/arminit.o arm/armos.o \
418 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armsupp.o arm/armvirt.o \
419 @SIM_ENABLE_ARCH_arm_TRUE@ arm/thumbemu.o arm/armcopro.o \
420 @SIM_ENABLE_ARCH_arm_TRUE@ arm/maverick.o arm/iwmmxt.o
421 @SIM_ENABLE_ARCH_arm_TRUE@am_arm_libsim_a_OBJECTS = $(am__objects_1)
422 @SIM_ENABLE_ARCH_arm_TRUE@nodist_arm_libsim_a_OBJECTS = \
423 @SIM_ENABLE_ARCH_arm_TRUE@ arm/modules.$(OBJEXT)
424 arm_libsim_a_OBJECTS = $(am_arm_libsim_a_OBJECTS) \
425 $(nodist_arm_libsim_a_OBJECTS)
426 avr_libsim_a_AR = $(AR) $(ARFLAGS)
427 @SIM_ENABLE_ARCH_avr_TRUE@avr_libsim_a_DEPENDENCIES = avr/interp.o \
428 @SIM_ENABLE_ARCH_avr_TRUE@ $(patsubst \
429 @SIM_ENABLE_ARCH_avr_TRUE@ %,avr/%,$(SIM_NEW_COMMON_OBJS)) \
430 @SIM_ENABLE_ARCH_avr_TRUE@ $(patsubst \
431 @SIM_ENABLE_ARCH_avr_TRUE@ %,avr/dv-%.o,$(SIM_HW_DEVICES)) \
432 @SIM_ENABLE_ARCH_avr_TRUE@ avr/sim-resume.o
433 @SIM_ENABLE_ARCH_avr_TRUE@am_avr_libsim_a_OBJECTS = $(am__objects_1)
434 @SIM_ENABLE_ARCH_avr_TRUE@nodist_avr_libsim_a_OBJECTS = \
435 @SIM_ENABLE_ARCH_avr_TRUE@ avr/modules.$(OBJEXT)
436 avr_libsim_a_OBJECTS = $(am_avr_libsim_a_OBJECTS) \
437 $(nodist_avr_libsim_a_OBJECTS)
438 bfin_libsim_a_AR = $(AR) $(ARFLAGS)
439 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_libsim_a_DEPENDENCIES = $(patsubst \
440 @SIM_ENABLE_ARCH_bfin_TRUE@ %,bfin/%,$(SIM_NEW_COMMON_OBJS)) \
441 @SIM_ENABLE_ARCH_bfin_TRUE@ $(patsubst \
442 @SIM_ENABLE_ARCH_bfin_TRUE@ %,bfin/dv-%.o,$(SIM_HW_DEVICES)) \
443 @SIM_ENABLE_ARCH_bfin_TRUE@ $(patsubst \
444 @SIM_ENABLE_ARCH_bfin_TRUE@ %,bfin/dv-%.o,$(bfin_SIM_EXTRA_HW_DEVICES)) \
445 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/bfin-sim.o bfin/devices.o \
446 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/gui.o bfin/interp.o \
447 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/machs.o bfin/sim-resume.o
448 @SIM_ENABLE_ARCH_bfin_TRUE@am_bfin_libsim_a_OBJECTS = \
449 @SIM_ENABLE_ARCH_bfin_TRUE@ $(am__objects_1)
450 @SIM_ENABLE_ARCH_bfin_TRUE@nodist_bfin_libsim_a_OBJECTS = \
451 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/modules.$(OBJEXT)
452 bfin_libsim_a_OBJECTS = $(am_bfin_libsim_a_OBJECTS) \
453 $(nodist_bfin_libsim_a_OBJECTS)
454 bpf_libsim_a_AR = $(AR) $(ARFLAGS)
455 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_libsim_a_DEPENDENCIES = bpf/bpf-sim.o \
456 @SIM_ENABLE_ARCH_bpf_TRUE@ $(patsubst \
457 @SIM_ENABLE_ARCH_bpf_TRUE@ %,bpf/%,$(SIM_NEW_COMMON_OBJS)) \
458 @SIM_ENABLE_ARCH_bpf_TRUE@ $(patsubst \
459 @SIM_ENABLE_ARCH_bpf_TRUE@ %,bpf/dv-%.o,$(SIM_HW_DEVICES)) \
460 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/sim-resume.o
461 @SIM_ENABLE_ARCH_bpf_TRUE@am_bpf_libsim_a_OBJECTS = $(am__objects_1)
462 @SIM_ENABLE_ARCH_bpf_TRUE@nodist_bpf_libsim_a_OBJECTS = \
463 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/modules.$(OBJEXT)
464 bpf_libsim_a_OBJECTS = $(am_bpf_libsim_a_OBJECTS) \
465 $(nodist_bpf_libsim_a_OBJECTS)
466 common_libcommon_a_AR = $(AR) $(ARFLAGS)
467 common_libcommon_a_LIBADD =
468 am_common_libcommon_a_OBJECTS = common/callback.$(OBJEXT) \
469 common/portability.$(OBJEXT) common/sim-load.$(OBJEXT) \
470 common/sim-signal.$(OBJEXT) common/syscall.$(OBJEXT) \
471 common/target-newlib-errno.$(OBJEXT) \
472 common/target-newlib-open.$(OBJEXT) \
473 common/target-newlib-signal.$(OBJEXT) \
474 common/target-newlib-syscall.$(OBJEXT) \
475 common/version.$(OBJEXT)
476 common_libcommon_a_OBJECTS = $(am_common_libcommon_a_OBJECTS)
477 cr16_libsim_a_AR = $(AR) $(ARFLAGS)
478 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_libsim_a_DEPENDENCIES = $(patsubst \
479 @SIM_ENABLE_ARCH_cr16_TRUE@ %,cr16/%,$(SIM_NEW_COMMON_OBJS)) \
480 @SIM_ENABLE_ARCH_cr16_TRUE@ $(patsubst \
481 @SIM_ENABLE_ARCH_cr16_TRUE@ %,cr16/dv-%.o,$(SIM_HW_DEVICES)) \
482 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/interp.o cr16/sim-resume.o \
483 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/simops.o cr16/table.o
484 @SIM_ENABLE_ARCH_cr16_TRUE@am_cr16_libsim_a_OBJECTS = \
485 @SIM_ENABLE_ARCH_cr16_TRUE@ $(am__objects_1)
486 @SIM_ENABLE_ARCH_cr16_TRUE@nodist_cr16_libsim_a_OBJECTS = \
487 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/modules.$(OBJEXT)
488 cr16_libsim_a_OBJECTS = $(am_cr16_libsim_a_OBJECTS) \
489 $(nodist_cr16_libsim_a_OBJECTS)
490 cris_libsim_a_AR = $(AR) $(ARFLAGS)
491 @SIM_ENABLE_ARCH_cris_TRUE@cris_libsim_a_DEPENDENCIES = $(patsubst \
492 @SIM_ENABLE_ARCH_cris_TRUE@ %,cris/%,$(SIM_NEW_COMMON_OBJS)) \
493 @SIM_ENABLE_ARCH_cris_TRUE@ $(patsubst \
494 @SIM_ENABLE_ARCH_cris_TRUE@ %,cris/dv-%.o,$(SIM_HW_DEVICES)) \
495 @SIM_ENABLE_ARCH_cris_TRUE@ $(patsubst \
496 @SIM_ENABLE_ARCH_cris_TRUE@ %,cris/dv-%.o,$(cris_SIM_EXTRA_HW_DEVICES)) \
497 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-run.o cris/cgen-scache.o \
498 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-trace.o cris/cgen-utils.o \
499 @SIM_ENABLE_ARCH_cris_TRUE@ cris/arch.o cris/crisv10f.o \
500 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cpuv10.o cris/decodev10.o \
501 @SIM_ENABLE_ARCH_cris_TRUE@ cris/modelv10.o cris/mloopv10f.o \
502 @SIM_ENABLE_ARCH_cris_TRUE@ cris/crisv32f.o cris/cpuv32.o \
503 @SIM_ENABLE_ARCH_cris_TRUE@ cris/decodev32.o cris/modelv32.o \
504 @SIM_ENABLE_ARCH_cris_TRUE@ cris/mloopv32f.o cris/sim-if.o \
505 @SIM_ENABLE_ARCH_cris_TRUE@ cris/traps.o
506 @SIM_ENABLE_ARCH_cris_TRUE@am_cris_libsim_a_OBJECTS = \
507 @SIM_ENABLE_ARCH_cris_TRUE@ $(am__objects_1)
508 @SIM_ENABLE_ARCH_cris_TRUE@nodist_cris_libsim_a_OBJECTS = \
509 @SIM_ENABLE_ARCH_cris_TRUE@ cris/modules.$(OBJEXT)
510 cris_libsim_a_OBJECTS = $(am_cris_libsim_a_OBJECTS) \
511 $(nodist_cris_libsim_a_OBJECTS)
512 d10v_libsim_a_AR = $(AR) $(ARFLAGS)
513 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_libsim_a_DEPENDENCIES = d10v/interp.o \
514 @SIM_ENABLE_ARCH_d10v_TRUE@ $(patsubst \
515 @SIM_ENABLE_ARCH_d10v_TRUE@ %,d10v/%,$(SIM_NEW_COMMON_OBJS)) \
516 @SIM_ENABLE_ARCH_d10v_TRUE@ $(patsubst \
517 @SIM_ENABLE_ARCH_d10v_TRUE@ %,d10v/dv-%.o,$(SIM_HW_DEVICES)) \
518 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/endian.o d10v/sim-resume.o \
519 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/simops.o d10v/table.o
520 @SIM_ENABLE_ARCH_d10v_TRUE@am_d10v_libsim_a_OBJECTS = \
521 @SIM_ENABLE_ARCH_d10v_TRUE@ $(am__objects_1)
522 @SIM_ENABLE_ARCH_d10v_TRUE@nodist_d10v_libsim_a_OBJECTS = \
523 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/modules.$(OBJEXT)
524 d10v_libsim_a_OBJECTS = $(am_d10v_libsim_a_OBJECTS) \
525 $(nodist_d10v_libsim_a_OBJECTS)
526 erc32_libsim_a_AR = $(AR) $(ARFLAGS)
527 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_libsim_a_DEPENDENCIES = \
528 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/erc32.o erc32/exec.o \
529 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/float.o erc32/func.o \
530 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/help.o erc32/interf.o
531 @SIM_ENABLE_ARCH_erc32_TRUE@am_erc32_libsim_a_OBJECTS = \
532 @SIM_ENABLE_ARCH_erc32_TRUE@ $(am__objects_1)
533 @SIM_ENABLE_ARCH_erc32_TRUE@nodist_erc32_libsim_a_OBJECTS = \
534 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/modules.$(OBJEXT)
535 erc32_libsim_a_OBJECTS = $(am_erc32_libsim_a_OBJECTS) \
536 $(nodist_erc32_libsim_a_OBJECTS)
537 example_synacor_libsim_a_AR = $(AR) $(ARFLAGS)
538 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_libsim_a_DEPENDENCIES = \
539 @SIM_ENABLE_ARCH_examples_TRUE@ $(patsubst \
540 @SIM_ENABLE_ARCH_examples_TRUE@ %,example-synacor/%,$(SIM_NEW_COMMON_OBJS)) \
541 @SIM_ENABLE_ARCH_examples_TRUE@ $(patsubst \
542 @SIM_ENABLE_ARCH_examples_TRUE@ %,example-synacor/dv-%.o,$(SIM_HW_DEVICES)) \
543 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/interp.o \
544 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/sim-main.o \
545 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/sim-resume.o
546 @SIM_ENABLE_ARCH_examples_TRUE@am_example_synacor_libsim_a_OBJECTS = \
547 @SIM_ENABLE_ARCH_examples_TRUE@ $(am__objects_1)
548 @SIM_ENABLE_ARCH_examples_TRUE@nodist_example_synacor_libsim_a_OBJECTS = example-synacor/modules.$(OBJEXT)
549 example_synacor_libsim_a_OBJECTS = \
550 $(am_example_synacor_libsim_a_OBJECTS) \
551 $(nodist_example_synacor_libsim_a_OBJECTS)
552 frv_libsim_a_AR = $(AR) $(ARFLAGS)
553 @SIM_ENABLE_ARCH_frv_TRUE@frv_libsim_a_DEPENDENCIES = $(patsubst \
554 @SIM_ENABLE_ARCH_frv_TRUE@ %,frv/%,$(SIM_NEW_COMMON_OBJS)) \
555 @SIM_ENABLE_ARCH_frv_TRUE@ $(patsubst \
556 @SIM_ENABLE_ARCH_frv_TRUE@ %,frv/dv-%.o,$(SIM_HW_DEVICES)) \
557 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-accfp.o frv/cgen-fpu.o \
558 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-run.o frv/cgen-scache.o \
559 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-trace.o frv/cgen-utils.o \
560 @SIM_ENABLE_ARCH_frv_TRUE@ frv/arch.o frv/cgen-par.o frv/cpu.o \
561 @SIM_ENABLE_ARCH_frv_TRUE@ frv/decode.o frv/frv.o frv/mloop.o \
562 @SIM_ENABLE_ARCH_frv_TRUE@ frv/model.o frv/sem.o frv/cache.o \
563 @SIM_ENABLE_ARCH_frv_TRUE@ frv/interrupts.o frv/memory.o \
564 @SIM_ENABLE_ARCH_frv_TRUE@ frv/options.o frv/pipeline.o \
565 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile.o frv/profile-fr400.o \
566 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr450.o \
567 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr500.o \
568 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr550.o frv/registers.o \
569 @SIM_ENABLE_ARCH_frv_TRUE@ frv/reset.o frv/sim-if.o frv/traps.o
570 @SIM_ENABLE_ARCH_frv_TRUE@am_frv_libsim_a_OBJECTS = $(am__objects_1)
571 @SIM_ENABLE_ARCH_frv_TRUE@nodist_frv_libsim_a_OBJECTS = \
572 @SIM_ENABLE_ARCH_frv_TRUE@ frv/modules.$(OBJEXT)
573 frv_libsim_a_OBJECTS = $(am_frv_libsim_a_OBJECTS) \
574 $(nodist_frv_libsim_a_OBJECTS)
575 ft32_libsim_a_AR = $(AR) $(ARFLAGS)
576 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_libsim_a_DEPENDENCIES = $(patsubst \
577 @SIM_ENABLE_ARCH_ft32_TRUE@ %,ft32/%,$(SIM_NEW_COMMON_OBJS)) \
578 @SIM_ENABLE_ARCH_ft32_TRUE@ $(patsubst \
579 @SIM_ENABLE_ARCH_ft32_TRUE@ %,ft32/dv-%.o,$(SIM_HW_DEVICES)) \
580 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/interp.o ft32/sim-resume.o
581 @SIM_ENABLE_ARCH_ft32_TRUE@am_ft32_libsim_a_OBJECTS = \
582 @SIM_ENABLE_ARCH_ft32_TRUE@ $(am__objects_1)
583 @SIM_ENABLE_ARCH_ft32_TRUE@nodist_ft32_libsim_a_OBJECTS = \
584 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/modules.$(OBJEXT)
585 ft32_libsim_a_OBJECTS = $(am_ft32_libsim_a_OBJECTS) \
586 $(nodist_ft32_libsim_a_OBJECTS)
587 h8300_libsim_a_AR = $(AR) $(ARFLAGS)
588 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_libsim_a_DEPENDENCIES = \
589 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/compile.o $(patsubst \
590 @SIM_ENABLE_ARCH_h8300_TRUE@ %,h8300/%,$(SIM_NEW_COMMON_OBJS)) \
591 @SIM_ENABLE_ARCH_h8300_TRUE@ $(patsubst \
592 @SIM_ENABLE_ARCH_h8300_TRUE@ %,h8300/dv-%.o,$(SIM_HW_DEVICES)) \
593 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/sim-resume.o
594 @SIM_ENABLE_ARCH_h8300_TRUE@am_h8300_libsim_a_OBJECTS = \
595 @SIM_ENABLE_ARCH_h8300_TRUE@ $(am__objects_1)
596 @SIM_ENABLE_ARCH_h8300_TRUE@nodist_h8300_libsim_a_OBJECTS = \
597 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/modules.$(OBJEXT)
598 h8300_libsim_a_OBJECTS = $(am_h8300_libsim_a_OBJECTS) \
599 $(nodist_h8300_libsim_a_OBJECTS)
600 igen_libigen_a_AR = $(AR) $(ARFLAGS)
601 igen_libigen_a_LIBADD =
602 am_igen_libigen_a_OBJECTS = igen/table.$(OBJEXT) igen/lf.$(OBJEXT) \
603 igen/misc.$(OBJEXT) igen/filter_host.$(OBJEXT) \
604 igen/ld-decode.$(OBJEXT) igen/ld-cache.$(OBJEXT) \
605 igen/filter.$(OBJEXT) igen/ld-insn.$(OBJEXT) \
606 igen/gen-model.$(OBJEXT) igen/gen-itable.$(OBJEXT) \
607 igen/gen-icache.$(OBJEXT) igen/gen-semantics.$(OBJEXT) \
608 igen/gen-idecode.$(OBJEXT) igen/gen-support.$(OBJEXT) \
609 igen/gen-engine.$(OBJEXT) igen/gen.$(OBJEXT)
610 igen_libigen_a_OBJECTS = $(am_igen_libigen_a_OBJECTS)
611 iq2000_libsim_a_AR = $(AR) $(ARFLAGS)
612 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_libsim_a_DEPENDENCIES = \
613 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(patsubst \
614 @SIM_ENABLE_ARCH_iq2000_TRUE@ %,iq2000/%,$(SIM_NEW_COMMON_OBJS)) \
615 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(patsubst \
616 @SIM_ENABLE_ARCH_iq2000_TRUE@ %,iq2000/dv-%.o,$(SIM_HW_DEVICES)) \
617 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-run.o \
618 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-scache.o \
619 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-trace.o \
620 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-utils.o iq2000/arch.o \
621 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cpu.o iq2000/decode.o \
622 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/iq2000.o iq2000/sem.o \
623 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/mloop.o iq2000/model.o \
624 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/sim-if.o
625 @SIM_ENABLE_ARCH_iq2000_TRUE@am_iq2000_libsim_a_OBJECTS = \
626 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(am__objects_1)
627 @SIM_ENABLE_ARCH_iq2000_TRUE@nodist_iq2000_libsim_a_OBJECTS = \
628 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/modules.$(OBJEXT)
629 iq2000_libsim_a_OBJECTS = $(am_iq2000_libsim_a_OBJECTS) \
630 $(nodist_iq2000_libsim_a_OBJECTS)
631 lm32_libsim_a_AR = $(AR) $(ARFLAGS)
632 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_libsim_a_DEPENDENCIES = $(patsubst \
633 @SIM_ENABLE_ARCH_lm32_TRUE@ %,lm32/%,$(SIM_NEW_COMMON_OBJS)) \
634 @SIM_ENABLE_ARCH_lm32_TRUE@ $(patsubst \
635 @SIM_ENABLE_ARCH_lm32_TRUE@ %,lm32/dv-%.o,$(SIM_HW_DEVICES)) \
636 @SIM_ENABLE_ARCH_lm32_TRUE@ $(patsubst \
637 @SIM_ENABLE_ARCH_lm32_TRUE@ %,lm32/dv-%.o,$(lm32_SIM_EXTRA_HW_DEVICES)) \
638 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-run.o lm32/cgen-scache.o \
639 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-trace.o lm32/cgen-utils.o \
640 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/arch.o lm32/cpu.o \
641 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/decode.o lm32/sem.o \
642 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/mloop.o lm32/model.o \
643 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/lm32.o lm32/sim-if.o \
644 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/traps.o lm32/user.o
645 @SIM_ENABLE_ARCH_lm32_TRUE@am_lm32_libsim_a_OBJECTS = \
646 @SIM_ENABLE_ARCH_lm32_TRUE@ $(am__objects_1)
647 @SIM_ENABLE_ARCH_lm32_TRUE@nodist_lm32_libsim_a_OBJECTS = \
648 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/modules.$(OBJEXT)
649 lm32_libsim_a_OBJECTS = $(am_lm32_libsim_a_OBJECTS) \
650 $(nodist_lm32_libsim_a_OBJECTS)
651 m32c_libsim_a_AR = $(AR) $(ARFLAGS)
652 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_libsim_a_DEPENDENCIES = m32c/gdb-if.o \
653 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/int.o m32c/load.o m32c/m32c.o \
654 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/mem.o m32c/misc.o m32c/r8c.o \
655 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/reg.o m32c/srcdest.o \
656 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/syscalls.o m32c/trace.o
657 @SIM_ENABLE_ARCH_m32c_TRUE@am_m32c_libsim_a_OBJECTS = \
658 @SIM_ENABLE_ARCH_m32c_TRUE@ $(am__objects_1)
659 @SIM_ENABLE_ARCH_m32c_TRUE@nodist_m32c_libsim_a_OBJECTS = \
660 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/modules.$(OBJEXT)
661 m32c_libsim_a_OBJECTS = $(am_m32c_libsim_a_OBJECTS) \
662 $(nodist_m32c_libsim_a_OBJECTS)
663 m32r_libsim_a_AR = $(AR) $(ARFLAGS)
664 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_libsim_a_DEPENDENCIES = $(patsubst \
665 @SIM_ENABLE_ARCH_m32r_TRUE@ %,m32r/%,$(SIM_NEW_COMMON_OBJS)) \
666 @SIM_ENABLE_ARCH_m32r_TRUE@ $(patsubst \
667 @SIM_ENABLE_ARCH_m32r_TRUE@ %,m32r/dv-%.o,$(SIM_HW_DEVICES)) \
668 @SIM_ENABLE_ARCH_m32r_TRUE@ $(patsubst \
669 @SIM_ENABLE_ARCH_m32r_TRUE@ %,m32r/dv-%.o,$(m32r_SIM_EXTRA_HW_DEVICES)) \
670 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-run.o m32r/cgen-scache.o \
671 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-trace.o m32r/cgen-utils.o \
672 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/arch.o m32r/m32r.o m32r/cpu.o \
673 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/decode.o m32r/sem.o \
674 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/model.o m32r/mloop.o \
675 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/m32rx.o m32r/cpux.o \
676 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/decodex.o m32r/modelx.o \
677 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloopx.o m32r/m32r2.o \
678 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cpu2.o m32r/decode2.o \
679 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/model2.o m32r/mloop2.o \
680 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/sim-if.o m32r/traps.o
681 @SIM_ENABLE_ARCH_m32r_TRUE@am_m32r_libsim_a_OBJECTS = \
682 @SIM_ENABLE_ARCH_m32r_TRUE@ $(am__objects_1)
683 @SIM_ENABLE_ARCH_m32r_TRUE@nodist_m32r_libsim_a_OBJECTS = \
684 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/modules.$(OBJEXT)
685 m32r_libsim_a_OBJECTS = $(am_m32r_libsim_a_OBJECTS) \
686 $(nodist_m32r_libsim_a_OBJECTS)
687 m68hc11_libsim_a_AR = $(AR) $(ARFLAGS)
688 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_libsim_a_DEPENDENCIES = \
689 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/interp.o \
690 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc11int.o \
691 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc12int.o \
692 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/emulos.o \
693 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/interrupts.o \
694 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc11_sim.o $(patsubst \
695 @SIM_ENABLE_ARCH_m68hc11_TRUE@ %,m68hc11/%,$(SIM_NEW_COMMON_OBJS)) \
696 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(patsubst \
697 @SIM_ENABLE_ARCH_m68hc11_TRUE@ %,m68hc11/dv-%.o,$(SIM_HW_DEVICES)) \
698 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(patsubst \
699 @SIM_ENABLE_ARCH_m68hc11_TRUE@ %,m68hc11/dv-%.o,$(m68hc11_SIM_EXTRA_HW_DEVICES)) \
700 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/sim-resume.o
701 @SIM_ENABLE_ARCH_m68hc11_TRUE@am_m68hc11_libsim_a_OBJECTS = \
702 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(am__objects_1)
703 @SIM_ENABLE_ARCH_m68hc11_TRUE@nodist_m68hc11_libsim_a_OBJECTS = \
704 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/modules.$(OBJEXT)
705 m68hc11_libsim_a_OBJECTS = $(am_m68hc11_libsim_a_OBJECTS) \
706 $(nodist_m68hc11_libsim_a_OBJECTS)
707 mcore_libsim_a_AR = $(AR) $(ARFLAGS)
708 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_libsim_a_DEPENDENCIES = \
709 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/interp.o $(patsubst \
710 @SIM_ENABLE_ARCH_mcore_TRUE@ %,mcore/%,$(SIM_NEW_COMMON_OBJS)) \
711 @SIM_ENABLE_ARCH_mcore_TRUE@ $(patsubst \
712 @SIM_ENABLE_ARCH_mcore_TRUE@ %,mcore/dv-%.o,$(SIM_HW_DEVICES)) \
713 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/sim-resume.o
714 @SIM_ENABLE_ARCH_mcore_TRUE@am_mcore_libsim_a_OBJECTS = \
715 @SIM_ENABLE_ARCH_mcore_TRUE@ $(am__objects_1)
716 @SIM_ENABLE_ARCH_mcore_TRUE@nodist_mcore_libsim_a_OBJECTS = \
717 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/modules.$(OBJEXT)
718 mcore_libsim_a_OBJECTS = $(am_mcore_libsim_a_OBJECTS) \
719 $(nodist_mcore_libsim_a_OBJECTS)
720 microblaze_libsim_a_AR = $(AR) $(ARFLAGS)
721 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_libsim_a_DEPENDENCIES = \
722 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/interp.o \
723 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(patsubst \
724 @SIM_ENABLE_ARCH_microblaze_TRUE@ %,microblaze/%,$(SIM_NEW_COMMON_OBJS)) \
725 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(patsubst \
726 @SIM_ENABLE_ARCH_microblaze_TRUE@ %,microblaze/dv-%.o,$(SIM_HW_DEVICES)) \
727 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/sim-resume.o
728 @SIM_ENABLE_ARCH_microblaze_TRUE@am_microblaze_libsim_a_OBJECTS = \
729 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(am__objects_1)
730 @SIM_ENABLE_ARCH_microblaze_TRUE@nodist_microblaze_libsim_a_OBJECTS = \
731 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/modules.$(OBJEXT)
732 microblaze_libsim_a_OBJECTS = $(am_microblaze_libsim_a_OBJECTS) \
733 $(nodist_microblaze_libsim_a_OBJECTS)
734 mips_libsim_a_AR = $(AR) $(ARFLAGS)
735 am__DEPENDENCIES_1 =
736 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@am__DEPENDENCIES_2 = $(am__DEPENDENCIES_1) \
737 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/itable.o \
738 @SIM_ENABLE_ARCH_mips_TRUE@@SIM_MIPS_GEN_MODE_MULTI_TRUE@ mips/multi-run.o
739 @SIM_ENABLE_ARCH_mips_TRUE@am__DEPENDENCIES_3 = $(am__append_73) \
740 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_74) \
741 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__DEPENDENCIES_2)
742 @SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_DEPENDENCIES = mips/interp.o \
743 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__DEPENDENCIES_3) $(patsubst \
744 @SIM_ENABLE_ARCH_mips_TRUE@ %,mips/%,$(SIM_NEW_COMMON_OBJS)) \
745 @SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst \
746 @SIM_ENABLE_ARCH_mips_TRUE@ %,mips/dv-%.o,$(SIM_HW_DEVICES)) \
747 @SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst \
748 @SIM_ENABLE_ARCH_mips_TRUE@ %,mips/dv-%.o,$(mips_SIM_EXTRA_HW_DEVICES)) \
749 @SIM_ENABLE_ARCH_mips_TRUE@ mips/cp1.o mips/dsp.o mips/mdmx.o \
750 @SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-main.o mips/sim-resume.o
751 @SIM_ENABLE_ARCH_mips_TRUE@am_mips_libsim_a_OBJECTS = \
752 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__objects_1)
753 @SIM_ENABLE_ARCH_mips_TRUE@nodist_mips_libsim_a_OBJECTS = \
754 @SIM_ENABLE_ARCH_mips_TRUE@ mips/modules.$(OBJEXT)
755 mips_libsim_a_OBJECTS = $(am_mips_libsim_a_OBJECTS) \
756 $(nodist_mips_libsim_a_OBJECTS)
757 mn10300_libsim_a_AR = $(AR) $(ARFLAGS)
758 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_libsim_a_DEPENDENCIES = \
759 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.o \
760 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.o \
761 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.o \
762 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.o \
763 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.o mn10300/irun.o \
764 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/support.o $(patsubst \
765 @SIM_ENABLE_ARCH_mn10300_TRUE@ %,mn10300/%,$(SIM_NEW_COMMON_OBJS)) \
766 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(patsubst \
767 @SIM_ENABLE_ARCH_mn10300_TRUE@ %,mn10300/dv-%.o,$(SIM_HW_DEVICES)) \
768 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(patsubst \
769 @SIM_ENABLE_ARCH_mn10300_TRUE@ %,mn10300/dv-%.o,$(mn10300_SIM_EXTRA_HW_DEVICES)) \
770 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/interp.o \
771 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/op_utils.o \
772 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/sim-resume.o
773 @SIM_ENABLE_ARCH_mn10300_TRUE@am_mn10300_libsim_a_OBJECTS = \
774 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(am__objects_1)
775 @SIM_ENABLE_ARCH_mn10300_TRUE@nodist_mn10300_libsim_a_OBJECTS = \
776 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/modules.$(OBJEXT)
777 mn10300_libsim_a_OBJECTS = $(am_mn10300_libsim_a_OBJECTS) \
778 $(nodist_mn10300_libsim_a_OBJECTS)
779 moxie_libsim_a_AR = $(AR) $(ARFLAGS)
780 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_libsim_a_DEPENDENCIES = $(patsubst \
781 @SIM_ENABLE_ARCH_moxie_TRUE@ %,moxie/%,$(SIM_NEW_COMMON_OBJS)) \
782 @SIM_ENABLE_ARCH_moxie_TRUE@ $(patsubst \
783 @SIM_ENABLE_ARCH_moxie_TRUE@ %,moxie/dv-%.o,$(SIM_HW_DEVICES)) \
784 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/interp.o moxie/sim-resume.o
785 @SIM_ENABLE_ARCH_moxie_TRUE@am_moxie_libsim_a_OBJECTS = \
786 @SIM_ENABLE_ARCH_moxie_TRUE@ $(am__objects_1)
787 @SIM_ENABLE_ARCH_moxie_TRUE@nodist_moxie_libsim_a_OBJECTS = \
788 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/modules.$(OBJEXT)
789 moxie_libsim_a_OBJECTS = $(am_moxie_libsim_a_OBJECTS) \
790 $(nodist_moxie_libsim_a_OBJECTS)
791 msp430_libsim_a_AR = $(AR) $(ARFLAGS)
792 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_libsim_a_DEPENDENCIES = \
793 @SIM_ENABLE_ARCH_msp430_TRUE@ $(patsubst \
794 @SIM_ENABLE_ARCH_msp430_TRUE@ %,msp430/%,$(SIM_NEW_COMMON_OBJS)) \
795 @SIM_ENABLE_ARCH_msp430_TRUE@ $(patsubst \
796 @SIM_ENABLE_ARCH_msp430_TRUE@ %,msp430/dv-%.o,$(SIM_HW_DEVICES)) \
797 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/msp430-sim.o \
798 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/sim-resume.o
799 @SIM_ENABLE_ARCH_msp430_TRUE@am_msp430_libsim_a_OBJECTS = \
800 @SIM_ENABLE_ARCH_msp430_TRUE@ $(am__objects_1)
801 @SIM_ENABLE_ARCH_msp430_TRUE@nodist_msp430_libsim_a_OBJECTS = \
802 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/modules.$(OBJEXT)
803 msp430_libsim_a_OBJECTS = $(am_msp430_libsim_a_OBJECTS) \
804 $(nodist_msp430_libsim_a_OBJECTS)
805 or1k_libsim_a_AR = $(AR) $(ARFLAGS)
806 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_libsim_a_DEPENDENCIES = $(patsubst \
807 @SIM_ENABLE_ARCH_or1k_TRUE@ %,or1k/%,$(SIM_NEW_COMMON_OBJS)) \
808 @SIM_ENABLE_ARCH_or1k_TRUE@ $(patsubst \
809 @SIM_ENABLE_ARCH_or1k_TRUE@ %,or1k/dv-%.o,$(SIM_HW_DEVICES)) \
810 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-accfp.o or1k/cgen-fpu.o \
811 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-run.o or1k/cgen-scache.o \
812 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-trace.o or1k/cgen-utils.o \
813 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/arch.o or1k/cpu.o \
814 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/decode.o or1k/mloop.o \
815 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/model.o or1k/sem.o or1k/or1k.o \
816 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/sim-if.o or1k/traps.o
817 @SIM_ENABLE_ARCH_or1k_TRUE@am_or1k_libsim_a_OBJECTS = \
818 @SIM_ENABLE_ARCH_or1k_TRUE@ $(am__objects_1)
819 @SIM_ENABLE_ARCH_or1k_TRUE@nodist_or1k_libsim_a_OBJECTS = \
820 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/modules.$(OBJEXT)
821 or1k_libsim_a_OBJECTS = $(am_or1k_libsim_a_OBJECTS) \
822 $(nodist_or1k_libsim_a_OBJECTS)
823 ppc_libigen_a_AR = $(AR) $(ARFLAGS)
824 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libigen_a_DEPENDENCIES = igen/filter.o \
825 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/filter_host.o igen/lf.o \
826 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/misc.o
827 @SIM_ENABLE_ARCH_ppc_TRUE@am_ppc_libigen_a_OBJECTS = \
828 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/table.$(OBJEXT) \
829 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/lf-ppc.$(OBJEXT) \
830 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/dumpf.$(OBJEXT) \
831 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-decode.$(OBJEXT) \
832 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-cache.$(OBJEXT) \
833 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/filter-ppc.$(OBJEXT) \
834 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-insn.$(OBJEXT) \
835 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-model.$(OBJEXT) \
836 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-itable.$(OBJEXT) \
837 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-icache.$(OBJEXT) \
838 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-semantics.$(OBJEXT) \
839 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-idecode.$(OBJEXT) \
840 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-support.$(OBJEXT)
841 ppc_libigen_a_OBJECTS = $(am_ppc_libigen_a_OBJECTS)
842 ppc_libsim_a_AR = $(AR) $(ARFLAGS)
843 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libsim_a_DEPENDENCIES = ppc/debug.o \
844 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/bits.o ppc/sim-endian.o \
845 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/os_emul.o ppc/emul_generic.o \
846 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_bugapi.o ppc/emul_chirp.o \
847 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_netbsd.o ppc/emul_unix.o \
848 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/registers.o ppc/vm.o \
849 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/corefile.o ppc/model.o \
850 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/spreg.o ppc/cpu.o \
851 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/interrupts.o ppc/events.o \
852 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/cap.o ppc/device.o ppc/tree.o \
853 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/device_table.o ppc/itable.o \
854 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/mon.o ppc/icache.o \
855 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/semantics.o ppc/idecode.o \
856 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/support.o ppc/sim-fpu.o \
857 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/psim.o ppc/pk_disklabel.o \
858 @SIM_ENABLE_ARCH_ppc_TRUE@ $(patsubst \
859 @SIM_ENABLE_ARCH_ppc_TRUE@ %,ppc/%,$(sim_ppc_hw_obj)) \
860 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/options.o ppc/gdb-sim.o \
861 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/sim_calls.o
862 @SIM_ENABLE_ARCH_ppc_TRUE@am_ppc_libsim_a_OBJECTS = $(am__objects_1)
863 ppc_libsim_a_OBJECTS = $(am_ppc_libsim_a_OBJECTS)
864 pru_libsim_a_AR = $(AR) $(ARFLAGS)
865 @SIM_ENABLE_ARCH_pru_TRUE@pru_libsim_a_DEPENDENCIES = $(patsubst \
866 @SIM_ENABLE_ARCH_pru_TRUE@ %,pru/%,$(SIM_NEW_COMMON_OBJS)) \
867 @SIM_ENABLE_ARCH_pru_TRUE@ $(patsubst \
868 @SIM_ENABLE_ARCH_pru_TRUE@ %,pru/dv-%.o,$(SIM_HW_DEVICES)) \
869 @SIM_ENABLE_ARCH_pru_TRUE@ pru/interp.o pru/sim-resume.o
870 @SIM_ENABLE_ARCH_pru_TRUE@am_pru_libsim_a_OBJECTS = $(am__objects_1)
871 @SIM_ENABLE_ARCH_pru_TRUE@nodist_pru_libsim_a_OBJECTS = \
872 @SIM_ENABLE_ARCH_pru_TRUE@ pru/modules.$(OBJEXT)
873 pru_libsim_a_OBJECTS = $(am_pru_libsim_a_OBJECTS) \
874 $(nodist_pru_libsim_a_OBJECTS)
875 riscv_libsim_a_AR = $(AR) $(ARFLAGS)
876 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_libsim_a_DEPENDENCIES = $(patsubst \
877 @SIM_ENABLE_ARCH_riscv_TRUE@ %,riscv/%,$(SIM_NEW_COMMON_OBJS)) \
878 @SIM_ENABLE_ARCH_riscv_TRUE@ $(patsubst \
879 @SIM_ENABLE_ARCH_riscv_TRUE@ %,riscv/dv-%.o,$(SIM_HW_DEVICES)) \
880 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/interp.o riscv/machs.o \
881 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/sim-main.o \
882 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/sim-resume.o
883 @SIM_ENABLE_ARCH_riscv_TRUE@am_riscv_libsim_a_OBJECTS = \
884 @SIM_ENABLE_ARCH_riscv_TRUE@ $(am__objects_1)
885 @SIM_ENABLE_ARCH_riscv_TRUE@nodist_riscv_libsim_a_OBJECTS = \
886 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/modules.$(OBJEXT)
887 riscv_libsim_a_OBJECTS = $(am_riscv_libsim_a_OBJECTS) \
888 $(nodist_riscv_libsim_a_OBJECTS)
889 rl78_libsim_a_AR = $(AR) $(ARFLAGS)
890 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_libsim_a_DEPENDENCIES = rl78/load.o \
891 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/mem.o rl78/cpu.o rl78/rl78.o \
892 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/gdb-if.o rl78/trace.o
893 @SIM_ENABLE_ARCH_rl78_TRUE@am_rl78_libsim_a_OBJECTS = \
894 @SIM_ENABLE_ARCH_rl78_TRUE@ $(am__objects_1)
895 @SIM_ENABLE_ARCH_rl78_TRUE@nodist_rl78_libsim_a_OBJECTS = \
896 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/modules.$(OBJEXT)
897 rl78_libsim_a_OBJECTS = $(am_rl78_libsim_a_OBJECTS) \
898 $(nodist_rl78_libsim_a_OBJECTS)
899 rx_libsim_a_AR = $(AR) $(ARFLAGS)
900 @SIM_ENABLE_ARCH_rx_TRUE@rx_libsim_a_DEPENDENCIES = rx/fpu.o rx/load.o \
901 @SIM_ENABLE_ARCH_rx_TRUE@ rx/mem.o rx/misc.o rx/reg.o rx/rx.o \
902 @SIM_ENABLE_ARCH_rx_TRUE@ rx/syscalls.o rx/trace.o rx/gdb-if.o \
903 @SIM_ENABLE_ARCH_rx_TRUE@ rx/err.o
904 @SIM_ENABLE_ARCH_rx_TRUE@am_rx_libsim_a_OBJECTS = $(am__objects_1)
905 @SIM_ENABLE_ARCH_rx_TRUE@nodist_rx_libsim_a_OBJECTS = \
906 @SIM_ENABLE_ARCH_rx_TRUE@ rx/modules.$(OBJEXT)
907 rx_libsim_a_OBJECTS = $(am_rx_libsim_a_OBJECTS) \
908 $(nodist_rx_libsim_a_OBJECTS)
909 sh_libsim_a_AR = $(AR) $(ARFLAGS)
910 @SIM_ENABLE_ARCH_sh_TRUE@sh_libsim_a_DEPENDENCIES = sh/interp.o \
911 @SIM_ENABLE_ARCH_sh_TRUE@ $(patsubst \
912 @SIM_ENABLE_ARCH_sh_TRUE@ %,sh/%,$(SIM_NEW_COMMON_OBJS)) \
913 @SIM_ENABLE_ARCH_sh_TRUE@ $(patsubst \
914 @SIM_ENABLE_ARCH_sh_TRUE@ %,sh/dv-%.o,$(SIM_HW_DEVICES)) \
915 @SIM_ENABLE_ARCH_sh_TRUE@ sh/table.o
916 @SIM_ENABLE_ARCH_sh_TRUE@am_sh_libsim_a_OBJECTS = $(am__objects_1)
917 @SIM_ENABLE_ARCH_sh_TRUE@nodist_sh_libsim_a_OBJECTS = \
918 @SIM_ENABLE_ARCH_sh_TRUE@ sh/modules.$(OBJEXT)
919 sh_libsim_a_OBJECTS = $(am_sh_libsim_a_OBJECTS) \
920 $(nodist_sh_libsim_a_OBJECTS)
921 v850_libsim_a_AR = $(AR) $(ARFLAGS)
922 @SIM_ENABLE_ARCH_v850_TRUE@v850_libsim_a_DEPENDENCIES = $(patsubst \
923 @SIM_ENABLE_ARCH_v850_TRUE@ %,v850/%,$(SIM_NEW_COMMON_OBJS)) \
924 @SIM_ENABLE_ARCH_v850_TRUE@ $(patsubst \
925 @SIM_ENABLE_ARCH_v850_TRUE@ %,v850/dv-%.o,$(SIM_HW_DEVICES)) \
926 @SIM_ENABLE_ARCH_v850_TRUE@ v850/simops.o v850/interp.o \
927 @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.o v850/semantics.o \
928 @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.o v850/icache.o \
929 @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.o v850/irun.o \
930 @SIM_ENABLE_ARCH_v850_TRUE@ v850/support.o v850/sim-resume.o
931 @SIM_ENABLE_ARCH_v850_TRUE@am_v850_libsim_a_OBJECTS = \
932 @SIM_ENABLE_ARCH_v850_TRUE@ $(am__objects_1)
933 @SIM_ENABLE_ARCH_v850_TRUE@nodist_v850_libsim_a_OBJECTS = \
934 @SIM_ENABLE_ARCH_v850_TRUE@ v850/modules.$(OBJEXT)
935 v850_libsim_a_OBJECTS = $(am_v850_libsim_a_OBJECTS) \
936 $(nodist_v850_libsim_a_OBJECTS)
937 am__EXEEXT_1 = $(IGEN) igen/filter$(EXEEXT) igen/gen$(EXEEXT) \
938 igen/ld-cache$(EXEEXT) igen/ld-decode$(EXEEXT) \
939 igen/ld-insn$(EXEEXT) igen/table$(EXEEXT)
940 @SIM_ENABLE_ARCH_cr16_TRUE@am__EXEEXT_2 = cr16/gencode$(EXEEXT)
941 @SIM_ENABLE_ARCH_d10v_TRUE@am__EXEEXT_3 = d10v/gencode$(EXEEXT)
942 @SIM_ENABLE_ARCH_m32c_TRUE@am__EXEEXT_4 = m32c/opc2c$(EXEEXT)
943 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__EXEEXT_5 = m68hc11/gencode$(EXEEXT)
944 @SIM_ENABLE_ARCH_ppc_TRUE@am__EXEEXT_6 = $(PPC_IGEN) \
945 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-cache$(EXEEXT) \
946 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-decode$(EXEEXT) \
947 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-insn$(EXEEXT)
948 @SIM_ENABLE_ARCH_ppc_TRUE@am__EXEEXT_7 = $(am__EXEEXT_6)
949 @SIM_ENABLE_ARCH_sh_TRUE@am__EXEEXT_8 = sh/gencode$(EXEEXT)
950 am__EXEEXT_9 = testsuite/common/bits32m0$(EXEEXT) \
951 testsuite/common/bits32m31$(EXEEXT) \
952 testsuite/common/bits64m0$(EXEEXT) \
953 testsuite/common/bits64m63$(EXEEXT) \
954 testsuite/common/alu-tst$(EXEEXT)
955 @SIM_ENABLE_ARCH_cris_TRUE@am__EXEEXT_10 = cris/rvdummy$(EXEEXT)
956 @SIM_ENABLE_ARCH_aarch64_TRUE@am__EXEEXT_11 = aarch64/run$(EXEEXT)
957 @SIM_ENABLE_ARCH_arm_TRUE@am__EXEEXT_12 = arm/run$(EXEEXT)
958 @SIM_ENABLE_ARCH_avr_TRUE@am__EXEEXT_13 = avr/run$(EXEEXT)
959 @SIM_ENABLE_ARCH_bfin_TRUE@am__EXEEXT_14 = bfin/run$(EXEEXT)
960 @SIM_ENABLE_ARCH_bpf_TRUE@am__EXEEXT_15 = bpf/run$(EXEEXT)
961 @SIM_ENABLE_ARCH_cr16_TRUE@am__EXEEXT_16 = cr16/run$(EXEEXT)
962 @SIM_ENABLE_ARCH_cris_TRUE@am__EXEEXT_17 = cris/run$(EXEEXT)
963 @SIM_ENABLE_ARCH_d10v_TRUE@am__EXEEXT_18 = d10v/run$(EXEEXT)
964 @SIM_ENABLE_ARCH_erc32_TRUE@am__EXEEXT_19 = erc32/run$(EXEEXT) \
965 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/sis$(EXEEXT)
966 @SIM_ENABLE_ARCH_examples_TRUE@am__EXEEXT_20 = \
967 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/run$(EXEEXT)
968 @SIM_ENABLE_ARCH_frv_TRUE@am__EXEEXT_21 = frv/run$(EXEEXT)
969 @SIM_ENABLE_ARCH_ft32_TRUE@am__EXEEXT_22 = ft32/run$(EXEEXT)
970 @SIM_ENABLE_ARCH_h8300_TRUE@am__EXEEXT_23 = h8300/run$(EXEEXT)
971 @SIM_ENABLE_ARCH_iq2000_TRUE@am__EXEEXT_24 = iq2000/run$(EXEEXT)
972 @SIM_ENABLE_ARCH_lm32_TRUE@am__EXEEXT_25 = lm32/run$(EXEEXT)
973 @SIM_ENABLE_ARCH_m32c_TRUE@am__EXEEXT_26 = m32c/run$(EXEEXT)
974 @SIM_ENABLE_ARCH_m32r_TRUE@am__EXEEXT_27 = m32r/run$(EXEEXT)
975 @SIM_ENABLE_ARCH_m68hc11_TRUE@am__EXEEXT_28 = m68hc11/run$(EXEEXT)
976 @SIM_ENABLE_ARCH_mcore_TRUE@am__EXEEXT_29 = mcore/run$(EXEEXT)
977 @SIM_ENABLE_ARCH_microblaze_TRUE@am__EXEEXT_30 = \
978 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/run$(EXEEXT)
979 @SIM_ENABLE_ARCH_mips_TRUE@am__EXEEXT_31 = mips/run$(EXEEXT)
980 @SIM_ENABLE_ARCH_mn10300_TRUE@am__EXEEXT_32 = mn10300/run$(EXEEXT)
981 @SIM_ENABLE_ARCH_moxie_TRUE@am__EXEEXT_33 = moxie/run$(EXEEXT)
982 @SIM_ENABLE_ARCH_msp430_TRUE@am__EXEEXT_34 = msp430/run$(EXEEXT)
983 @SIM_ENABLE_ARCH_or1k_TRUE@am__EXEEXT_35 = or1k/run$(EXEEXT)
984 @SIM_ENABLE_ARCH_ppc_TRUE@am__EXEEXT_36 = ppc/run$(EXEEXT)
985 @SIM_ENABLE_ARCH_pru_TRUE@am__EXEEXT_37 = pru/run$(EXEEXT)
986 @SIM_ENABLE_ARCH_riscv_TRUE@am__EXEEXT_38 = riscv/run$(EXEEXT)
987 @SIM_ENABLE_ARCH_rl78_TRUE@am__EXEEXT_39 = rl78/run$(EXEEXT)
988 @SIM_ENABLE_ARCH_rx_TRUE@am__EXEEXT_40 = rx/run$(EXEEXT)
989 @SIM_ENABLE_ARCH_sh_TRUE@am__EXEEXT_41 = sh/run$(EXEEXT)
990 @SIM_ENABLE_ARCH_v850_TRUE@am__EXEEXT_42 = v850/run$(EXEEXT)
991 PROGRAMS = $(noinst_PROGRAMS)
992 am_aarch64_run_OBJECTS =
993 aarch64_run_OBJECTS = $(am_aarch64_run_OBJECTS)
994 am__DEPENDENCIES_4 = $(BFD_LIB) $(OPCODES_LIB) $(LIBIBERTY_LIB)
995 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_run_DEPENDENCIES = \
996 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/nrun.o aarch64/libsim.a \
997 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(am__DEPENDENCIES_4)
998 AM_V_lt = $(am__v_lt_@AM_V@)
999 am__v_lt_ = $(am__v_lt_@AM_DEFAULT_V@)
1000 am__v_lt_0 = --silent
1001 am__v_lt_1 =
1002 am_arm_run_OBJECTS =
1003 arm_run_OBJECTS = $(am_arm_run_OBJECTS)
1004 @SIM_ENABLE_ARCH_arm_TRUE@arm_run_DEPENDENCIES = arm/nrun.o \
1005 @SIM_ENABLE_ARCH_arm_TRUE@ arm/libsim.a $(am__DEPENDENCIES_4)
1006 am_avr_run_OBJECTS =
1007 avr_run_OBJECTS = $(am_avr_run_OBJECTS)
1008 @SIM_ENABLE_ARCH_avr_TRUE@avr_run_DEPENDENCIES = avr/nrun.o \
1009 @SIM_ENABLE_ARCH_avr_TRUE@ avr/libsim.a $(am__DEPENDENCIES_4)
1010 am_bfin_run_OBJECTS =
1011 bfin_run_OBJECTS = $(am_bfin_run_OBJECTS)
1012 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_run_DEPENDENCIES = bfin/nrun.o \
1013 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/libsim.a $(am__DEPENDENCIES_4)
1014 am_bpf_run_OBJECTS =
1015 bpf_run_OBJECTS = $(am_bpf_run_OBJECTS)
1016 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_run_DEPENDENCIES = bpf/nrun.o \
1017 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/libsim.a $(am__DEPENDENCIES_4)
1018 @SIM_ENABLE_ARCH_cr16_TRUE@am_cr16_gencode_OBJECTS = \
1019 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/gencode.$(OBJEXT)
1020 cr16_gencode_OBJECTS = $(am_cr16_gencode_OBJECTS)
1021 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_gencode_DEPENDENCIES = \
1022 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/cr16-opc.o
1023 am_cr16_run_OBJECTS =
1024 cr16_run_OBJECTS = $(am_cr16_run_OBJECTS)
1025 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_run_DEPENDENCIES = cr16/nrun.o \
1026 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/libsim.a $(am__DEPENDENCIES_4)
1027 am_cris_run_OBJECTS =
1028 cris_run_OBJECTS = $(am_cris_run_OBJECTS)
1029 @SIM_ENABLE_ARCH_cris_TRUE@cris_run_DEPENDENCIES = cris/nrun.o \
1030 @SIM_ENABLE_ARCH_cris_TRUE@ cris/libsim.a $(am__DEPENDENCIES_4)
1031 @SIM_ENABLE_ARCH_cris_TRUE@am_cris_rvdummy_OBJECTS = \
1032 @SIM_ENABLE_ARCH_cris_TRUE@ cris/rvdummy.$(OBJEXT)
1033 cris_rvdummy_OBJECTS = $(am_cris_rvdummy_OBJECTS)
1034 @SIM_ENABLE_ARCH_cris_TRUE@cris_rvdummy_DEPENDENCIES = \
1035 @SIM_ENABLE_ARCH_cris_TRUE@ $(LIBIBERTY_LIB)
1036 @SIM_ENABLE_ARCH_d10v_TRUE@am_d10v_gencode_OBJECTS = \
1037 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/gencode.$(OBJEXT)
1038 d10v_gencode_OBJECTS = $(am_d10v_gencode_OBJECTS)
1039 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_gencode_DEPENDENCIES = \
1040 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/d10v-opc.o
1041 am_d10v_run_OBJECTS =
1042 d10v_run_OBJECTS = $(am_d10v_run_OBJECTS)
1043 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_run_DEPENDENCIES = d10v/nrun.o \
1044 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/libsim.a $(am__DEPENDENCIES_4)
1045 am_erc32_run_OBJECTS =
1046 erc32_run_OBJECTS = $(am_erc32_run_OBJECTS)
1047 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_run_DEPENDENCIES = erc32/sis.o \
1048 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/libsim.a \
1049 @SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_4) \
1050 @SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_1) \
1051 @SIM_ENABLE_ARCH_erc32_TRUE@ $(am__DEPENDENCIES_1)
1052 erc32_sis_SOURCES = erc32/sis.c
1053 erc32_sis_OBJECTS = erc32/sis.$(OBJEXT)
1054 erc32_sis_LDADD = $(LDADD)
1055 am_example_synacor_run_OBJECTS =
1056 example_synacor_run_OBJECTS = $(am_example_synacor_run_OBJECTS)
1057 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_run_DEPENDENCIES = \
1058 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/nrun.o \
1059 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/libsim.a \
1060 @SIM_ENABLE_ARCH_examples_TRUE@ $(am__DEPENDENCIES_4)
1061 am_frv_run_OBJECTS =
1062 frv_run_OBJECTS = $(am_frv_run_OBJECTS)
1063 @SIM_ENABLE_ARCH_frv_TRUE@frv_run_DEPENDENCIES = frv/nrun.o \
1064 @SIM_ENABLE_ARCH_frv_TRUE@ frv/libsim.a $(am__DEPENDENCIES_4)
1065 am_ft32_run_OBJECTS =
1066 ft32_run_OBJECTS = $(am_ft32_run_OBJECTS)
1067 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_run_DEPENDENCIES = ft32/nrun.o \
1068 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/libsim.a $(am__DEPENDENCIES_4)
1069 am_h8300_run_OBJECTS =
1070 h8300_run_OBJECTS = $(am_h8300_run_OBJECTS)
1071 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_run_DEPENDENCIES = h8300/nrun.o \
1072 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/libsim.a \
1073 @SIM_ENABLE_ARCH_h8300_TRUE@ $(am__DEPENDENCIES_4)
1074 am_igen_filter_OBJECTS =
1075 igen_filter_OBJECTS = $(am_igen_filter_OBJECTS)
1076 igen_filter_DEPENDENCIES = igen/filter-main.o igen/libigen.a
1077 am_igen_gen_OBJECTS =
1078 igen_gen_OBJECTS = $(am_igen_gen_OBJECTS)
1079 igen_gen_DEPENDENCIES = igen/gen-main.o igen/libigen.a
1080 am_igen_igen_OBJECTS = igen/igen.$(OBJEXT)
1081 igen_igen_OBJECTS = $(am_igen_igen_OBJECTS)
1082 igen_igen_DEPENDENCIES = igen/libigen.a
1083 am_igen_ld_cache_OBJECTS =
1084 igen_ld_cache_OBJECTS = $(am_igen_ld_cache_OBJECTS)
1085 igen_ld_cache_DEPENDENCIES = igen/ld-cache-main.o igen/libigen.a
1086 am_igen_ld_decode_OBJECTS =
1087 igen_ld_decode_OBJECTS = $(am_igen_ld_decode_OBJECTS)
1088 igen_ld_decode_DEPENDENCIES = igen/ld-decode-main.o igen/libigen.a
1089 am_igen_ld_insn_OBJECTS =
1090 igen_ld_insn_OBJECTS = $(am_igen_ld_insn_OBJECTS)
1091 igen_ld_insn_DEPENDENCIES = igen/ld-insn-main.o igen/libigen.a
1092 am_igen_table_OBJECTS =
1093 igen_table_OBJECTS = $(am_igen_table_OBJECTS)
1094 igen_table_DEPENDENCIES = igen/table-main.o igen/libigen.a
1095 am_iq2000_run_OBJECTS =
1096 iq2000_run_OBJECTS = $(am_iq2000_run_OBJECTS)
1097 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_run_DEPENDENCIES = iq2000/nrun.o \
1098 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/libsim.a \
1099 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(am__DEPENDENCIES_4)
1100 am_lm32_run_OBJECTS =
1101 lm32_run_OBJECTS = $(am_lm32_run_OBJECTS)
1102 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_run_DEPENDENCIES = lm32/nrun.o \
1103 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/libsim.a $(am__DEPENDENCIES_4)
1104 @SIM_ENABLE_ARCH_m32c_TRUE@am_m32c_opc2c_OBJECTS = \
1105 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/opc2c.$(OBJEXT)
1106 m32c_opc2c_OBJECTS = $(am_m32c_opc2c_OBJECTS)
1107 m32c_opc2c_LDADD = $(LDADD)
1108 am_m32c_run_OBJECTS =
1109 m32c_run_OBJECTS = $(am_m32c_run_OBJECTS)
1110 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_run_DEPENDENCIES = m32c/main.o \
1111 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/libsim.a $(am__DEPENDENCIES_4)
1112 am_m32r_run_OBJECTS =
1113 m32r_run_OBJECTS = $(am_m32r_run_OBJECTS)
1114 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_run_DEPENDENCIES = m32r/nrun.o \
1115 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/libsim.a $(am__DEPENDENCIES_4)
1116 @SIM_ENABLE_ARCH_m68hc11_TRUE@am_m68hc11_gencode_OBJECTS = \
1117 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/gencode.$(OBJEXT)
1118 m68hc11_gencode_OBJECTS = $(am_m68hc11_gencode_OBJECTS)
1119 m68hc11_gencode_LDADD = $(LDADD)
1120 am_m68hc11_run_OBJECTS =
1121 m68hc11_run_OBJECTS = $(am_m68hc11_run_OBJECTS)
1122 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_run_DEPENDENCIES = \
1123 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/nrun.o m68hc11/libsim.a \
1124 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(am__DEPENDENCIES_4)
1125 am_mcore_run_OBJECTS =
1126 mcore_run_OBJECTS = $(am_mcore_run_OBJECTS)
1127 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_run_DEPENDENCIES = mcore/nrun.o \
1128 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/libsim.a \
1129 @SIM_ENABLE_ARCH_mcore_TRUE@ $(am__DEPENDENCIES_4)
1130 am_microblaze_run_OBJECTS =
1131 microblaze_run_OBJECTS = $(am_microblaze_run_OBJECTS)
1132 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_run_DEPENDENCIES = \
1133 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/nrun.o \
1134 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/libsim.a \
1135 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(am__DEPENDENCIES_4)
1136 am_mips_run_OBJECTS =
1137 mips_run_OBJECTS = $(am_mips_run_OBJECTS)
1138 @SIM_ENABLE_ARCH_mips_TRUE@mips_run_DEPENDENCIES = mips/nrun.o \
1139 @SIM_ENABLE_ARCH_mips_TRUE@ mips/libsim.a $(am__DEPENDENCIES_4)
1140 am_mn10300_run_OBJECTS =
1141 mn10300_run_OBJECTS = $(am_mn10300_run_OBJECTS)
1142 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_run_DEPENDENCIES = \
1143 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/nrun.o mn10300/libsim.a \
1144 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(am__DEPENDENCIES_4)
1145 am_moxie_run_OBJECTS =
1146 moxie_run_OBJECTS = $(am_moxie_run_OBJECTS)
1147 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_run_DEPENDENCIES = moxie/nrun.o \
1148 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/libsim.a \
1149 @SIM_ENABLE_ARCH_moxie_TRUE@ $(am__DEPENDENCIES_4)
1150 am_msp430_run_OBJECTS =
1151 msp430_run_OBJECTS = $(am_msp430_run_OBJECTS)
1152 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_run_DEPENDENCIES = msp430/nrun.o \
1153 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/libsim.a \
1154 @SIM_ENABLE_ARCH_msp430_TRUE@ $(am__DEPENDENCIES_4)
1155 am_or1k_run_OBJECTS =
1156 or1k_run_OBJECTS = $(am_or1k_run_OBJECTS)
1157 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_run_DEPENDENCIES = or1k/nrun.o \
1158 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/libsim.a $(am__DEPENDENCIES_4)
1159 @SIM_ENABLE_ARCH_ppc_TRUE@am_ppc_igen_OBJECTS = ppc/igen.$(OBJEXT)
1160 ppc_igen_OBJECTS = $(am_ppc_igen_OBJECTS)
1161 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_igen_DEPENDENCIES = ppc/libigen.a
1162 am_ppc_ld_cache_OBJECTS =
1163 ppc_ld_cache_OBJECTS = $(am_ppc_ld_cache_OBJECTS)
1164 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_cache_DEPENDENCIES = \
1165 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-cache-main.o ppc/libigen.a
1166 am_ppc_ld_decode_OBJECTS =
1167 ppc_ld_decode_OBJECTS = $(am_ppc_ld_decode_OBJECTS)
1168 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_decode_DEPENDENCIES = \
1169 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-decode-main.o ppc/libigen.a
1170 am_ppc_ld_insn_OBJECTS =
1171 ppc_ld_insn_OBJECTS = $(am_ppc_ld_insn_OBJECTS)
1172 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_insn_DEPENDENCIES = \
1173 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-insn-main.o ppc/libigen.a
1174 @SIM_ENABLE_ARCH_ppc_TRUE@am_ppc_run_OBJECTS = ppc/main.$(OBJEXT)
1175 ppc_run_OBJECTS = $(am_ppc_run_OBJECTS)
1176 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_run_DEPENDENCIES = ppc/libsim.a \
1177 @SIM_ENABLE_ARCH_ppc_TRUE@ $(am__DEPENDENCIES_4)
1178 am_pru_run_OBJECTS =
1179 pru_run_OBJECTS = $(am_pru_run_OBJECTS)
1180 @SIM_ENABLE_ARCH_pru_TRUE@pru_run_DEPENDENCIES = pru/nrun.o \
1181 @SIM_ENABLE_ARCH_pru_TRUE@ pru/libsim.a $(am__DEPENDENCIES_4)
1182 am_riscv_run_OBJECTS =
1183 riscv_run_OBJECTS = $(am_riscv_run_OBJECTS)
1184 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_run_DEPENDENCIES = riscv/nrun.o \
1185 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/libsim.a \
1186 @SIM_ENABLE_ARCH_riscv_TRUE@ $(am__DEPENDENCIES_4)
1187 am_rl78_run_OBJECTS =
1188 rl78_run_OBJECTS = $(am_rl78_run_OBJECTS)
1189 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_run_DEPENDENCIES = rl78/main.o \
1190 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/libsim.a $(am__DEPENDENCIES_4)
1191 am_rx_run_OBJECTS =
1192 rx_run_OBJECTS = $(am_rx_run_OBJECTS)
1193 @SIM_ENABLE_ARCH_rx_TRUE@rx_run_DEPENDENCIES = rx/main.o rx/libsim.a \
1194 @SIM_ENABLE_ARCH_rx_TRUE@ $(am__DEPENDENCIES_4)
1195 @SIM_ENABLE_ARCH_sh_TRUE@am_sh_gencode_OBJECTS = sh/gencode.$(OBJEXT)
1196 sh_gencode_OBJECTS = $(am_sh_gencode_OBJECTS)
1197 sh_gencode_LDADD = $(LDADD)
1198 am_sh_run_OBJECTS =
1199 sh_run_OBJECTS = $(am_sh_run_OBJECTS)
1200 @SIM_ENABLE_ARCH_sh_TRUE@sh_run_DEPENDENCIES = sh/nrun.o sh/libsim.a \
1201 @SIM_ENABLE_ARCH_sh_TRUE@ $(am__DEPENDENCIES_4)
1202 testsuite_common_alu_tst_SOURCES = testsuite/common/alu-tst.c
1203 testsuite_common_alu_tst_OBJECTS = testsuite/common/alu-tst.$(OBJEXT)
1204 testsuite_common_alu_tst_LDADD = $(LDADD)
1205 testsuite_common_bits_gen_SOURCES = testsuite/common/bits-gen.c
1206 testsuite_common_bits_gen_OBJECTS = \
1207 testsuite/common/bits-gen.$(OBJEXT)
1208 testsuite_common_bits_gen_LDADD = $(LDADD)
1209 testsuite_common_bits32m0_SOURCES = testsuite/common/bits32m0.c
1210 testsuite_common_bits32m0_OBJECTS = \
1211 testsuite/common/bits32m0.$(OBJEXT)
1212 testsuite_common_bits32m0_LDADD = $(LDADD)
1213 testsuite_common_bits32m31_SOURCES = testsuite/common/bits32m31.c
1214 testsuite_common_bits32m31_OBJECTS = \
1215 testsuite/common/bits32m31.$(OBJEXT)
1216 testsuite_common_bits32m31_LDADD = $(LDADD)
1217 testsuite_common_bits64m0_SOURCES = testsuite/common/bits64m0.c
1218 testsuite_common_bits64m0_OBJECTS = \
1219 testsuite/common/bits64m0.$(OBJEXT)
1220 testsuite_common_bits64m0_LDADD = $(LDADD)
1221 testsuite_common_bits64m63_SOURCES = testsuite/common/bits64m63.c
1222 testsuite_common_bits64m63_OBJECTS = \
1223 testsuite/common/bits64m63.$(OBJEXT)
1224 testsuite_common_bits64m63_LDADD = $(LDADD)
1225 testsuite_common_fpu_tst_SOURCES = testsuite/common/fpu-tst.c
1226 testsuite_common_fpu_tst_OBJECTS = testsuite/common/fpu-tst.$(OBJEXT)
1227 testsuite_common_fpu_tst_LDADD = $(LDADD)
1228 am_v850_run_OBJECTS =
1229 v850_run_OBJECTS = $(am_v850_run_OBJECTS)
1230 @SIM_ENABLE_ARCH_v850_TRUE@v850_run_DEPENDENCIES = v850/nrun.o \
1231 @SIM_ENABLE_ARCH_v850_TRUE@ v850/libsim.a $(am__DEPENDENCIES_4)
1232 AM_V_P = $(am__v_P_@AM_V@)
1233 am__v_P_ = $(am__v_P_@AM_DEFAULT_V@)
1234 am__v_P_0 = false
1235 am__v_P_1 = :
1236 AM_V_GEN = $(am__v_GEN_@AM_V@)
1237 am__v_GEN_ = $(am__v_GEN_@AM_DEFAULT_V@)
1238 am__v_GEN_0 = @echo " GEN " $@;
1239 am__v_GEN_1 =
1240 AM_V_at = $(am__v_at_@AM_V@)
1241 am__v_at_ = $(am__v_at_@AM_DEFAULT_V@)
1242 am__v_at_0 = @
1243 am__v_at_1 =
1244 DEFAULT_INCLUDES = -I.@am__isrc@
1245 depcomp = $(SHELL) $(top_srcdir)/../depcomp
1246 am__depfiles_maybe = depfiles
1247 am__mv = mv -f
1248 COMPILE = $(CC) $(DEFS) $(DEFAULT_INCLUDES) $(INCLUDES) $(AM_CPPFLAGS) \
1249 $(CPPFLAGS) $(AM_CFLAGS) $(CFLAGS)
1250 LTCOMPILE = $(LIBTOOL) $(AM_V_lt) --tag=CC $(AM_LIBTOOLFLAGS) \
1251 $(LIBTOOLFLAGS) --mode=compile $(CC) $(DEFS) \
1252 $(DEFAULT_INCLUDES) $(INCLUDES) $(AM_CPPFLAGS) $(CPPFLAGS) \
1253 $(AM_CFLAGS) $(CFLAGS)
1254 AM_V_CC = $(am__v_CC_@AM_V@)
1255 am__v_CC_ = $(am__v_CC_@AM_DEFAULT_V@)
1256 am__v_CC_0 = @echo " CC " $@;
1257 am__v_CC_1 =
1258 CCLD = $(CC)
1259 LINK = $(LIBTOOL) $(AM_V_lt) --tag=CC $(AM_LIBTOOLFLAGS) \
1260 $(LIBTOOLFLAGS) --mode=link $(CCLD) $(AM_CFLAGS) $(CFLAGS) \
1261 $(AM_LDFLAGS) $(LDFLAGS) -o $@
1262 AM_V_CCLD = $(am__v_CCLD_@AM_V@)
1263 am__v_CCLD_ = $(am__v_CCLD_@AM_DEFAULT_V@)
1264 am__v_CCLD_0 = @echo " CCLD " $@;
1265 am__v_CCLD_1 =
1266 SOURCES = $(aarch64_libsim_a_SOURCES) \
1267 $(nodist_aarch64_libsim_a_SOURCES) $(arm_libsim_a_SOURCES) \
1268 $(nodist_arm_libsim_a_SOURCES) $(avr_libsim_a_SOURCES) \
1269 $(nodist_avr_libsim_a_SOURCES) $(bfin_libsim_a_SOURCES) \
1270 $(nodist_bfin_libsim_a_SOURCES) $(bpf_libsim_a_SOURCES) \
1271 $(nodist_bpf_libsim_a_SOURCES) $(common_libcommon_a_SOURCES) \
1272 $(cr16_libsim_a_SOURCES) $(nodist_cr16_libsim_a_SOURCES) \
1273 $(cris_libsim_a_SOURCES) $(nodist_cris_libsim_a_SOURCES) \
1274 $(d10v_libsim_a_SOURCES) $(nodist_d10v_libsim_a_SOURCES) \
1275 $(erc32_libsim_a_SOURCES) $(nodist_erc32_libsim_a_SOURCES) \
1276 $(example_synacor_libsim_a_SOURCES) \
1277 $(nodist_example_synacor_libsim_a_SOURCES) \
1278 $(frv_libsim_a_SOURCES) $(nodist_frv_libsim_a_SOURCES) \
1279 $(ft32_libsim_a_SOURCES) $(nodist_ft32_libsim_a_SOURCES) \
1280 $(h8300_libsim_a_SOURCES) $(nodist_h8300_libsim_a_SOURCES) \
1281 $(igen_libigen_a_SOURCES) $(iq2000_libsim_a_SOURCES) \
1282 $(nodist_iq2000_libsim_a_SOURCES) $(lm32_libsim_a_SOURCES) \
1283 $(nodist_lm32_libsim_a_SOURCES) $(m32c_libsim_a_SOURCES) \
1284 $(nodist_m32c_libsim_a_SOURCES) $(m32r_libsim_a_SOURCES) \
1285 $(nodist_m32r_libsim_a_SOURCES) $(m68hc11_libsim_a_SOURCES) \
1286 $(nodist_m68hc11_libsim_a_SOURCES) $(mcore_libsim_a_SOURCES) \
1287 $(nodist_mcore_libsim_a_SOURCES) \
1288 $(microblaze_libsim_a_SOURCES) \
1289 $(nodist_microblaze_libsim_a_SOURCES) $(mips_libsim_a_SOURCES) \
1290 $(nodist_mips_libsim_a_SOURCES) $(mn10300_libsim_a_SOURCES) \
1291 $(nodist_mn10300_libsim_a_SOURCES) $(moxie_libsim_a_SOURCES) \
1292 $(nodist_moxie_libsim_a_SOURCES) $(msp430_libsim_a_SOURCES) \
1293 $(nodist_msp430_libsim_a_SOURCES) $(or1k_libsim_a_SOURCES) \
1294 $(nodist_or1k_libsim_a_SOURCES) $(ppc_libigen_a_SOURCES) \
1295 $(ppc_libsim_a_SOURCES) $(pru_libsim_a_SOURCES) \
1296 $(nodist_pru_libsim_a_SOURCES) $(riscv_libsim_a_SOURCES) \
1297 $(nodist_riscv_libsim_a_SOURCES) $(rl78_libsim_a_SOURCES) \
1298 $(nodist_rl78_libsim_a_SOURCES) $(rx_libsim_a_SOURCES) \
1299 $(nodist_rx_libsim_a_SOURCES) $(sh_libsim_a_SOURCES) \
1300 $(nodist_sh_libsim_a_SOURCES) $(v850_libsim_a_SOURCES) \
1301 $(nodist_v850_libsim_a_SOURCES) $(aarch64_run_SOURCES) \
1302 $(arm_run_SOURCES) $(avr_run_SOURCES) $(bfin_run_SOURCES) \
1303 $(bpf_run_SOURCES) $(cr16_gencode_SOURCES) $(cr16_run_SOURCES) \
1304 $(cris_run_SOURCES) $(cris_rvdummy_SOURCES) \
1305 $(d10v_gencode_SOURCES) $(d10v_run_SOURCES) \
1306 $(erc32_run_SOURCES) erc32/sis.c \
1307 $(example_synacor_run_SOURCES) $(frv_run_SOURCES) \
1308 $(ft32_run_SOURCES) $(h8300_run_SOURCES) \
1309 $(igen_filter_SOURCES) $(igen_gen_SOURCES) \
1310 $(igen_igen_SOURCES) $(igen_ld_cache_SOURCES) \
1311 $(igen_ld_decode_SOURCES) $(igen_ld_insn_SOURCES) \
1312 $(igen_table_SOURCES) $(iq2000_run_SOURCES) \
1313 $(lm32_run_SOURCES) $(m32c_opc2c_SOURCES) $(m32c_run_SOURCES) \
1314 $(m32r_run_SOURCES) $(m68hc11_gencode_SOURCES) \
1315 $(m68hc11_run_SOURCES) $(mcore_run_SOURCES) \
1316 $(microblaze_run_SOURCES) $(mips_run_SOURCES) \
1317 $(mn10300_run_SOURCES) $(moxie_run_SOURCES) \
1318 $(msp430_run_SOURCES) $(or1k_run_SOURCES) $(ppc_igen_SOURCES) \
1319 $(ppc_ld_cache_SOURCES) $(ppc_ld_decode_SOURCES) \
1320 $(ppc_ld_insn_SOURCES) $(ppc_run_SOURCES) $(pru_run_SOURCES) \
1321 $(riscv_run_SOURCES) $(rl78_run_SOURCES) $(rx_run_SOURCES) \
1322 $(sh_gencode_SOURCES) $(sh_run_SOURCES) \
1323 testsuite/common/alu-tst.c testsuite/common/bits-gen.c \
1324 testsuite/common/bits32m0.c testsuite/common/bits32m31.c \
1325 testsuite/common/bits64m0.c testsuite/common/bits64m63.c \
1326 testsuite/common/fpu-tst.c $(v850_run_SOURCES)
1327 am__can_run_installinfo = \
1328 case $$AM_UPDATE_INFO_DIR in \
1329 n|no|NO) false;; \
1330 *) (install-info --version) >/dev/null 2>&1;; \
1331 esac
1332 am__vpath_adj_setup = srcdirstrip=`echo "$(srcdir)" | sed 's|.|.|g'`;
1333 am__vpath_adj = case $$p in \
1334 $(srcdir)/*) f=`echo "$$p" | sed "s|^$$srcdirstrip/||"`;; \
1335 *) f=$$p;; \
1336 esac;
1337 am__strip_dir = f=`echo $$p | sed -e 's|^.*/||'`;
1338 am__install_max = 40
1339 am__nobase_strip_setup = \
1340 srcdirstrip=`echo "$(srcdir)" | sed 's/[].[^$$\\*|]/\\\\&/g'`
1341 am__nobase_strip = \
1342 for p in $$list; do echo "$$p"; done | sed -e "s|$$srcdirstrip/||"
1343 am__nobase_list = $(am__nobase_strip_setup); \
1344 for p in $$list; do echo "$$p $$p"; done | \
1345 sed "s| $$srcdirstrip/| |;"' / .*\//!s/ .*/ ./; s,\( .*\)/[^/]*$$,\1,' | \
1346 $(AWK) 'BEGIN { files["."] = "" } { files[$$2] = files[$$2] " " $$1; \
1347 if (++n[$$2] == $(am__install_max)) \
1348 { print $$2, files[$$2]; n[$$2] = 0; files[$$2] = "" } } \
1349 END { for (dir in files) print dir, files[dir] }'
1350 am__base_list = \
1351 sed '$$!N;$$!N;$$!N;$$!N;$$!N;$$!N;$$!N;s/\n/ /g' | \
1352 sed '$$!N;$$!N;$$!N;$$!N;s/\n/ /g'
1353 am__uninstall_files_from_dir = { \
1354 test -z "$$files" \
1355 || { test ! -d "$$dir" && test ! -f "$$dir" && test ! -r "$$dir"; } \
1356 || { echo " ( cd '$$dir' && rm -f" $$files ")"; \
1357 $(am__cd) "$$dir" && rm -f $$files; }; \
1358 }
1359 am__installdirs = "$(DESTDIR)$(armdocdir)" "$(DESTDIR)$(dtbdir)" \
1360 "$(DESTDIR)$(erc32docdir)" "$(DESTDIR)$(frvdocdir)" \
1361 "$(DESTDIR)$(or1kdocdir)" "$(DESTDIR)$(ppcdocdir)" \
1362 "$(DESTDIR)$(rxdocdir)" "$(DESTDIR)$(pkgincludedir)"
1363 DATA = $(armdoc_DATA) $(dtb_DATA) $(erc32doc_DATA) $(frvdoc_DATA) \
1364 $(or1kdoc_DATA) $(ppcdoc_DATA) $(rxdoc_DATA)
1365 am__pkginclude_HEADERS_DIST = $(srcroot)/include/sim/callback.h \
1366 $(srcroot)/include/sim/sim.h
1367 HEADERS = $(pkginclude_HEADERS)
1368 am__tagged_files = $(HEADERS) $(SOURCES) $(TAGS_FILES) \
1369 $(LISP)config.h.in
1370 # Read a list of newline-separated strings from the standard input,
1371 # and print each of them once, without duplicates. Input order is
1372 # *not* preserved.
1373 am__uniquify_input = $(AWK) '\
1374 BEGIN { nonempty = 0; } \
1375 { items[$$0] = 1; nonempty = 1; } \
1376 END { if (nonempty) { for (i in items) print i; }; } \
1377 '
1378 # Make sure the list of sources is unique. This is necessary because,
1379 # e.g., the same source file might be shared among _SOURCES variables
1380 # for different programs/libraries.
1381 am__define_uniq_tagged_files = \
1382 list='$(am__tagged_files)'; \
1383 unique=`for i in $$list; do \
1384 if test -f "$$i"; then echo $$i; else echo $(srcdir)/$$i; fi; \
1385 done | $(am__uniquify_input)`
1386 ETAGS = etags
1387 CTAGS = ctags
1388 CSCOPE = cscope
1389 AM_RECURSIVE_TARGETS = cscope check recheck
1390 DEJATOOL = $(PACKAGE)
1391 RUNTESTDEFAULTFLAGS = --tool $$tool --srcdir $$srcdir
1392 EXPECT = expect
1393 RUNTEST = runtest
1394 am__tty_colors_dummy = \
1395 mgn= red= grn= lgn= blu= brg= std=; \
1396 am__color_tests=no
1397 am__tty_colors = { \
1398 $(am__tty_colors_dummy); \
1399 if test "X$(AM_COLOR_TESTS)" = Xno; then \
1400 am__color_tests=no; \
1401 elif test "X$(AM_COLOR_TESTS)" = Xalways; then \
1402 am__color_tests=yes; \
1403 elif test "X$$TERM" != Xdumb && { test -t 1; } 2>/dev/null; then \
1404 am__color_tests=yes; \
1405 fi; \
1406 if test $$am__color_tests = yes; then \
1407 red='\e[0;31m'; \
1408 grn='\e[0;32m'; \
1409 lgn='\e[1;32m'; \
1410 blu='\e[1;34m'; \
1411 mgn='\e[0;35m'; \
1412 brg='\e[1m'; \
1413 std='\e[m'; \
1414 fi; \
1415 }
1416 am__recheck_rx = ^[ ]*:recheck:[ ]*
1417 am__global_test_result_rx = ^[ ]*:global-test-result:[ ]*
1418 am__copy_in_global_log_rx = ^[ ]*:copy-in-global-log:[ ]*
1419 # A command that, given a newline-separated list of test names on the
1420 # standard input, print the name of the tests that are to be re-run
1421 # upon "make recheck".
1422 am__list_recheck_tests = $(AWK) '{ \
1423 recheck = 1; \
1424 while ((rc = (getline line < ($$0 ".trs"))) != 0) \
1425 { \
1426 if (rc < 0) \
1427 { \
1428 if ((getline line2 < ($$0 ".log")) < 0) \
1429 recheck = 0; \
1430 break; \
1431 } \
1432 else if (line ~ /$(am__recheck_rx)[nN][Oo]/) \
1433 { \
1434 recheck = 0; \
1435 break; \
1436 } \
1437 else if (line ~ /$(am__recheck_rx)[yY][eE][sS]/) \
1438 { \
1439 break; \
1440 } \
1441 }; \
1442 if (recheck) \
1443 print $$0; \
1444 close ($$0 ".trs"); \
1445 close ($$0 ".log"); \
1446 }'
1447 # A command that, given a newline-separated list of test names on the
1448 # standard input, create the global log from their .trs and .log files.
1449 am__create_global_log = $(AWK) ' \
1450 function fatal(msg) \
1451 { \
1452 print "fatal: making $@: " msg | "cat >&2"; \
1453 exit 1; \
1454 } \
1455 function rst_section(header) \
1456 { \
1457 print header; \
1458 len = length(header); \
1459 for (i = 1; i <= len; i = i + 1) \
1460 printf "="; \
1461 printf "\n\n"; \
1462 } \
1463 { \
1464 copy_in_global_log = 1; \
1465 global_test_result = "RUN"; \
1466 while ((rc = (getline line < ($$0 ".trs"))) != 0) \
1467 { \
1468 if (rc < 0) \
1469 fatal("failed to read from " $$0 ".trs"); \
1470 if (line ~ /$(am__global_test_result_rx)/) \
1471 { \
1472 sub("$(am__global_test_result_rx)", "", line); \
1473 sub("[ ]*$$", "", line); \
1474 global_test_result = line; \
1475 } \
1476 else if (line ~ /$(am__copy_in_global_log_rx)[nN][oO]/) \
1477 copy_in_global_log = 0; \
1478 }; \
1479 if (copy_in_global_log) \
1480 { \
1481 rst_section(global_test_result ": " $$0); \
1482 while ((rc = (getline line < ($$0 ".log"))) != 0) \
1483 { \
1484 if (rc < 0) \
1485 fatal("failed to read from " $$0 ".log"); \
1486 print line; \
1487 }; \
1488 printf "\n"; \
1489 }; \
1490 close ($$0 ".trs"); \
1491 close ($$0 ".log"); \
1492 }'
1493 # Restructured Text title.
1494 am__rst_title = { sed 's/.*/ & /;h;s/./=/g;p;x;s/ *$$//;p;g' && echo; }
1495 # Solaris 10 'make', and several other traditional 'make' implementations,
1496 # pass "-e" to $(SHELL), and POSIX 2008 even requires this. Work around it
1497 # by disabling -e (using the XSI extension "set +e") if it's set.
1498 am__sh_e_setup = case $$- in *e*) set +e;; esac
1499 # Default flags passed to test drivers.
1500 am__common_driver_flags = \
1501 --color-tests "$$am__color_tests" \
1502 --enable-hard-errors "$$am__enable_hard_errors" \
1503 --expect-failure "$$am__expect_failure"
1504 # To be inserted before the command running the test. Creates the
1505 # directory for the log if needed. Stores in $dir the directory
1506 # containing $f, in $tst the test, in $log the log. Executes the
1507 # developer- defined test setup AM_TESTS_ENVIRONMENT (if any), and
1508 # passes TESTS_ENVIRONMENT. Set up options for the wrapper that
1509 # will run the test scripts (or their associated LOG_COMPILER, if
1510 # thy have one).
1511 am__check_pre = \
1512 $(am__sh_e_setup); \
1513 $(am__vpath_adj_setup) $(am__vpath_adj) \
1514 $(am__tty_colors); \
1515 srcdir=$(srcdir); export srcdir; \
1516 case "$@" in \
1517 */*) am__odir=`echo "./$@" | sed 's|/[^/]*$$||'`;; \
1518 *) am__odir=.;; \
1519 esac; \
1520 test "x$$am__odir" = x"." || test -d "$$am__odir" \
1521 || $(MKDIR_P) "$$am__odir" || exit $$?; \
1522 if test -f "./$$f"; then dir=./; \
1523 elif test -f "$$f"; then dir=; \
1524 else dir="$(srcdir)/"; fi; \
1525 tst=$$dir$$f; log='$@'; \
1526 if test -n '$(DISABLE_HARD_ERRORS)'; then \
1527 am__enable_hard_errors=no; \
1528 else \
1529 am__enable_hard_errors=yes; \
1530 fi; \
1531 case " $(XFAIL_TESTS) " in \
1532 *[\ \ ]$$f[\ \ ]* | *[\ \ ]$$dir$$f[\ \ ]*) \
1533 am__expect_failure=yes;; \
1534 *) \
1535 am__expect_failure=no;; \
1536 esac; \
1537 $(AM_TESTS_ENVIRONMENT) $(TESTS_ENVIRONMENT)
1538 # A shell command to get the names of the tests scripts with any registered
1539 # extension removed (i.e., equivalently, the names of the test logs, with
1540 # the '.log' extension removed). The result is saved in the shell variable
1541 # '$bases'. This honors runtime overriding of TESTS and TEST_LOGS. Sadly,
1542 # we cannot use something simpler, involving e.g., "$(TEST_LOGS:.log=)",
1543 # since that might cause problem with VPATH rewrites for suffix-less tests.
1544 # See also 'test-harness-vpath-rewrite.sh' and 'test-trs-basic.sh'.
1545 am__set_TESTS_bases = \
1546 bases='$(TEST_LOGS)'; \
1547 bases=`for i in $$bases; do echo $$i; done | sed 's/\.log$$//'`; \
1548 bases=`echo $$bases`
1549 RECHECK_LOGS = $(TEST_LOGS)
1550 TEST_SUITE_LOG = test-suite.log
1551 TEST_EXTENSIONS = @EXEEXT@ .test
1552 LOG_DRIVER = $(SHELL) $(top_srcdir)/../test-driver
1553 LOG_COMPILE = $(LOG_COMPILER) $(AM_LOG_FLAGS) $(LOG_FLAGS)
1554 am__set_b = \
1555 case '$@' in \
1556 */*) \
1557 case '$*' in \
1558 */*) b='$*';; \
1559 *) b=`echo '$@' | sed 's/\.log$$//'`; \
1560 esac;; \
1561 *) \
1562 b='$*';; \
1563 esac
1564 am__test_logs1 = $(TESTS:=.log)
1565 am__test_logs2 = $(am__test_logs1:@EXEEXT@.log=.log)
1566 TEST_LOGS = $(am__test_logs2:.test.log=.log)
1567 TEST_LOG_DRIVER = $(SHELL) $(top_srcdir)/../test-driver
1568 TEST_LOG_COMPILE = $(TEST_LOG_COMPILER) $(AM_TEST_LOG_FLAGS) \
1569 $(TEST_LOG_FLAGS)
1570 ACLOCAL = @ACLOCAL@
1571 AMTAR = @AMTAR@
1572 AM_DEFAULT_VERBOSITY = @AM_DEFAULT_VERBOSITY@
1573 AR = @AR@
1574 AR_FOR_BUILD = @AR_FOR_BUILD@
1575 AS_FOR_TARGET = @AS_FOR_TARGET@
1576 AS_FOR_TARGET_AARCH64 = @AS_FOR_TARGET_AARCH64@
1577 AS_FOR_TARGET_ARM = @AS_FOR_TARGET_ARM@
1578 AS_FOR_TARGET_AVR = @AS_FOR_TARGET_AVR@
1579 AS_FOR_TARGET_BFIN = @AS_FOR_TARGET_BFIN@
1580 AS_FOR_TARGET_BPF = @AS_FOR_TARGET_BPF@
1581 AS_FOR_TARGET_CR16 = @AS_FOR_TARGET_CR16@
1582 AS_FOR_TARGET_CRIS = @AS_FOR_TARGET_CRIS@
1583 AS_FOR_TARGET_D10V = @AS_FOR_TARGET_D10V@
1584 AS_FOR_TARGET_ERC32 = @AS_FOR_TARGET_ERC32@
1585 AS_FOR_TARGET_EXAMPLE_SYNACOR = @AS_FOR_TARGET_EXAMPLE_SYNACOR@
1586 AS_FOR_TARGET_FRV = @AS_FOR_TARGET_FRV@
1587 AS_FOR_TARGET_FT32 = @AS_FOR_TARGET_FT32@
1588 AS_FOR_TARGET_H8300 = @AS_FOR_TARGET_H8300@
1589 AS_FOR_TARGET_IQ2000 = @AS_FOR_TARGET_IQ2000@
1590 AS_FOR_TARGET_LM32 = @AS_FOR_TARGET_LM32@
1591 AS_FOR_TARGET_M32C = @AS_FOR_TARGET_M32C@
1592 AS_FOR_TARGET_M32R = @AS_FOR_TARGET_M32R@
1593 AS_FOR_TARGET_M68HC11 = @AS_FOR_TARGET_M68HC11@
1594 AS_FOR_TARGET_MCORE = @AS_FOR_TARGET_MCORE@
1595 AS_FOR_TARGET_MICROBLAZE = @AS_FOR_TARGET_MICROBLAZE@
1596 AS_FOR_TARGET_MIPS = @AS_FOR_TARGET_MIPS@
1597 AS_FOR_TARGET_MN10300 = @AS_FOR_TARGET_MN10300@
1598 AS_FOR_TARGET_MOXIE = @AS_FOR_TARGET_MOXIE@
1599 AS_FOR_TARGET_MSP430 = @AS_FOR_TARGET_MSP430@
1600 AS_FOR_TARGET_OR1K = @AS_FOR_TARGET_OR1K@
1601 AS_FOR_TARGET_PPC = @AS_FOR_TARGET_PPC@
1602 AS_FOR_TARGET_PRU = @AS_FOR_TARGET_PRU@
1603 AS_FOR_TARGET_RISCV = @AS_FOR_TARGET_RISCV@
1604 AS_FOR_TARGET_RL78 = @AS_FOR_TARGET_RL78@
1605 AS_FOR_TARGET_RX = @AS_FOR_TARGET_RX@
1606 AS_FOR_TARGET_SH = @AS_FOR_TARGET_SH@
1607 AS_FOR_TARGET_V850 = @AS_FOR_TARGET_V850@
1608 AUTOCONF = @AUTOCONF@
1609 AUTOHEADER = @AUTOHEADER@
1610 AUTOMAKE = @AUTOMAKE@
1611 AWK = @AWK@
1612 BUILD_WARN_CFLAGS = @BUILD_WARN_CFLAGS@
1613 BUILD_WERROR_CFLAGS = @BUILD_WERROR_CFLAGS@
1614 CC = @CC@
1615 CCDEPMODE = @CCDEPMODE@
1616 CC_FOR_BUILD = @CC_FOR_BUILD@
1617 CC_FOR_TARGET = @CC_FOR_TARGET@
1618 CC_FOR_TARGET_AARCH64 = @CC_FOR_TARGET_AARCH64@
1619 CC_FOR_TARGET_ARM = @CC_FOR_TARGET_ARM@
1620 CC_FOR_TARGET_AVR = @CC_FOR_TARGET_AVR@
1621 CC_FOR_TARGET_BFIN = @CC_FOR_TARGET_BFIN@
1622 CC_FOR_TARGET_BPF = @CC_FOR_TARGET_BPF@
1623 CC_FOR_TARGET_CR16 = @CC_FOR_TARGET_CR16@
1624 CC_FOR_TARGET_CRIS = @CC_FOR_TARGET_CRIS@
1625 CC_FOR_TARGET_D10V = @CC_FOR_TARGET_D10V@
1626 CC_FOR_TARGET_ERC32 = @CC_FOR_TARGET_ERC32@
1627 CC_FOR_TARGET_EXAMPLE_SYNACOR = @CC_FOR_TARGET_EXAMPLE_SYNACOR@
1628 CC_FOR_TARGET_FRV = @CC_FOR_TARGET_FRV@
1629 CC_FOR_TARGET_FT32 = @CC_FOR_TARGET_FT32@
1630 CC_FOR_TARGET_H8300 = @CC_FOR_TARGET_H8300@
1631 CC_FOR_TARGET_IQ2000 = @CC_FOR_TARGET_IQ2000@
1632 CC_FOR_TARGET_LM32 = @CC_FOR_TARGET_LM32@
1633 CC_FOR_TARGET_M32C = @CC_FOR_TARGET_M32C@
1634 CC_FOR_TARGET_M32R = @CC_FOR_TARGET_M32R@
1635 CC_FOR_TARGET_M68HC11 = @CC_FOR_TARGET_M68HC11@
1636 CC_FOR_TARGET_MCORE = @CC_FOR_TARGET_MCORE@
1637 CC_FOR_TARGET_MICROBLAZE = @CC_FOR_TARGET_MICROBLAZE@
1638 CC_FOR_TARGET_MIPS = @CC_FOR_TARGET_MIPS@
1639 CC_FOR_TARGET_MN10300 = @CC_FOR_TARGET_MN10300@
1640 CC_FOR_TARGET_MOXIE = @CC_FOR_TARGET_MOXIE@
1641 CC_FOR_TARGET_MSP430 = @CC_FOR_TARGET_MSP430@
1642 CC_FOR_TARGET_OR1K = @CC_FOR_TARGET_OR1K@
1643 CC_FOR_TARGET_PPC = @CC_FOR_TARGET_PPC@
1644 CC_FOR_TARGET_PRU = @CC_FOR_TARGET_PRU@
1645 CC_FOR_TARGET_RISCV = @CC_FOR_TARGET_RISCV@
1646 CC_FOR_TARGET_RL78 = @CC_FOR_TARGET_RL78@
1647 CC_FOR_TARGET_RX = @CC_FOR_TARGET_RX@
1648 CC_FOR_TARGET_SH = @CC_FOR_TARGET_SH@
1649 CC_FOR_TARGET_V850 = @CC_FOR_TARGET_V850@
1650 CFLAGS = @CFLAGS@
1651 CFLAGS_FOR_BUILD = @CFLAGS_FOR_BUILD@
1652 CGEN_MAINT = @CGEN_MAINT@
1653 CPP = @CPP@
1654 CPPFLAGS = @CPPFLAGS@
1655 CPPFLAGS_FOR_BUILD = @CPPFLAGS_FOR_BUILD@
1656 CYGPATH_W = @CYGPATH_W@
1657 C_DIALECT = @C_DIALECT@
1658 DEFS = @DEFS@
1659 DEPDIR = @DEPDIR@
1660 DSYMUTIL = @DSYMUTIL@
1661 DTC = @DTC@
1662 DUMPBIN = @DUMPBIN@
1663 ECHO_C = @ECHO_C@
1664 ECHO_N = @ECHO_N@
1665 ECHO_T = @ECHO_T@
1666 EGREP = @EGREP@
1667 EXEEXT = @EXEEXT@
1668 FGREP = @FGREP@
1669 GREP = @GREP@
1670 IGEN_FLAGS_SMP = @IGEN_FLAGS_SMP@
1671 INSTALL = @INSTALL@
1672 INSTALL_DATA = @INSTALL_DATA@
1673 INSTALL_PROGRAM = @INSTALL_PROGRAM@
1674 INSTALL_SCRIPT = @INSTALL_SCRIPT@
1675 INSTALL_STRIP_PROGRAM = @INSTALL_STRIP_PROGRAM@
1676 LD = @LD@
1677 LDFLAGS = @LDFLAGS@
1678 LDFLAGS_FOR_BUILD = @LDFLAGS_FOR_BUILD@
1679 LD_FOR_TARGET = @LD_FOR_TARGET@
1680 LD_FOR_TARGET_AARCH64 = @LD_FOR_TARGET_AARCH64@
1681 LD_FOR_TARGET_ARM = @LD_FOR_TARGET_ARM@
1682 LD_FOR_TARGET_AVR = @LD_FOR_TARGET_AVR@
1683 LD_FOR_TARGET_BFIN = @LD_FOR_TARGET_BFIN@
1684 LD_FOR_TARGET_BPF = @LD_FOR_TARGET_BPF@
1685 LD_FOR_TARGET_CR16 = @LD_FOR_TARGET_CR16@
1686 LD_FOR_TARGET_CRIS = @LD_FOR_TARGET_CRIS@
1687 LD_FOR_TARGET_D10V = @LD_FOR_TARGET_D10V@
1688 LD_FOR_TARGET_ERC32 = @LD_FOR_TARGET_ERC32@
1689 LD_FOR_TARGET_EXAMPLE_SYNACOR = @LD_FOR_TARGET_EXAMPLE_SYNACOR@
1690 LD_FOR_TARGET_FRV = @LD_FOR_TARGET_FRV@
1691 LD_FOR_TARGET_FT32 = @LD_FOR_TARGET_FT32@
1692 LD_FOR_TARGET_H8300 = @LD_FOR_TARGET_H8300@
1693 LD_FOR_TARGET_IQ2000 = @LD_FOR_TARGET_IQ2000@
1694 LD_FOR_TARGET_LM32 = @LD_FOR_TARGET_LM32@
1695 LD_FOR_TARGET_M32C = @LD_FOR_TARGET_M32C@
1696 LD_FOR_TARGET_M32R = @LD_FOR_TARGET_M32R@
1697 LD_FOR_TARGET_M68HC11 = @LD_FOR_TARGET_M68HC11@
1698 LD_FOR_TARGET_MCORE = @LD_FOR_TARGET_MCORE@
1699 LD_FOR_TARGET_MICROBLAZE = @LD_FOR_TARGET_MICROBLAZE@
1700 LD_FOR_TARGET_MIPS = @LD_FOR_TARGET_MIPS@
1701 LD_FOR_TARGET_MN10300 = @LD_FOR_TARGET_MN10300@
1702 LD_FOR_TARGET_MOXIE = @LD_FOR_TARGET_MOXIE@
1703 LD_FOR_TARGET_MSP430 = @LD_FOR_TARGET_MSP430@
1704 LD_FOR_TARGET_OR1K = @LD_FOR_TARGET_OR1K@
1705 LD_FOR_TARGET_PPC = @LD_FOR_TARGET_PPC@
1706 LD_FOR_TARGET_PRU = @LD_FOR_TARGET_PRU@
1707 LD_FOR_TARGET_RISCV = @LD_FOR_TARGET_RISCV@
1708 LD_FOR_TARGET_RL78 = @LD_FOR_TARGET_RL78@
1709 LD_FOR_TARGET_RX = @LD_FOR_TARGET_RX@
1710 LD_FOR_TARGET_SH = @LD_FOR_TARGET_SH@
1711 LD_FOR_TARGET_V850 = @LD_FOR_TARGET_V850@
1712 LIBOBJS = @LIBOBJS@
1713 LIBS = @LIBS@
1714 LIBTOOL = @LIBTOOL@
1715 LIPO = @LIPO@
1716 LN_S = @LN_S@
1717 LTLIBOBJS = @LTLIBOBJS@
1718 MAINT = @MAINT@
1719 MAKEINFO = @MAKEINFO@
1720 MKDIR_P = @MKDIR_P@
1721 NM = @NM@
1722 NMEDIT = @NMEDIT@
1723 OBJDUMP = @OBJDUMP@
1724 OBJEXT = @OBJEXT@
1725 OTOOL = @OTOOL@
1726 OTOOL64 = @OTOOL64@
1727 PACKAGE = @PACKAGE@
1728 PACKAGE_BUGREPORT = @PACKAGE_BUGREPORT@
1729 PACKAGE_NAME = @PACKAGE_NAME@
1730 PACKAGE_STRING = @PACKAGE_STRING@
1731 PACKAGE_TARNAME = @PACKAGE_TARNAME@
1732 PACKAGE_URL = @PACKAGE_URL@
1733 PACKAGE_VERSION = @PACKAGE_VERSION@
1734 PATH_SEPARATOR = @PATH_SEPARATOR@
1735 PKGVERSION = @PKGVERSION@
1736 PKG_CONFIG = @PKG_CONFIG@
1737 PKG_CONFIG_LIBDIR = @PKG_CONFIG_LIBDIR@
1738 PKG_CONFIG_PATH = @PKG_CONFIG_PATH@
1739 RANLIB = @RANLIB@
1740 RANLIB_FOR_BUILD = @RANLIB_FOR_BUILD@
1741 READLINE_CFLAGS = @READLINE_CFLAGS@
1742 READLINE_LIB = @READLINE_LIB@
1743 REPORT_BUGS_TEXI = @REPORT_BUGS_TEXI@
1744 REPORT_BUGS_TO = @REPORT_BUGS_TO@
1745 SDL_CFLAGS = @SDL_CFLAGS@
1746 SDL_LIBS = @SDL_LIBS@
1747 SED = @SED@
1748 SET_MAKE = @SET_MAKE@
1749 SHELL = @SHELL@
1750 SIM_CFLAG_WNO_SHADOW_LOCAL = @SIM_CFLAG_WNO_SHADOW_LOCAL@
1751 SIM_CFLAG_WNO_UNUSED_BUT_SET_VARIABLE = @SIM_CFLAG_WNO_UNUSED_BUT_SET_VARIABLE@
1752 SIM_ENABLED_ARCHES = @SIM_ENABLED_ARCHES@
1753 SIM_FRV_TRAPDUMP_FLAGS = @SIM_FRV_TRAPDUMP_FLAGS@
1754 SIM_HW_CFLAGS = @SIM_HW_CFLAGS@
1755 SIM_HW_SOCKSER = @SIM_HW_SOCKSER@
1756 SIM_INLINE = @SIM_INLINE@
1757 SIM_MIPS_BITSIZE = @SIM_MIPS_BITSIZE@
1758 SIM_MIPS_FPU_BITSIZE = @SIM_MIPS_FPU_BITSIZE@
1759 SIM_MIPS_GEN = @SIM_MIPS_GEN@
1760 SIM_MIPS_IGEN_ITABLE_FLAGS = @SIM_MIPS_IGEN_ITABLE_FLAGS@
1761 SIM_MIPS_M16_FLAGS = @SIM_MIPS_M16_FLAGS@
1762 SIM_MIPS_MULTI_IGEN_CONFIGS = @SIM_MIPS_MULTI_IGEN_CONFIGS@
1763 SIM_MIPS_MULTI_OBJ = @SIM_MIPS_MULTI_OBJ@
1764 SIM_MIPS_MULTI_SRC = @SIM_MIPS_MULTI_SRC@
1765 SIM_MIPS_SINGLE_FLAGS = @SIM_MIPS_SINGLE_FLAGS@
1766 SIM_MIPS_SUBTARGET = @SIM_MIPS_SUBTARGET@
1767 SIM_PRIMARY_TARGET = @SIM_PRIMARY_TARGET@
1768 SIM_RISCV_BITSIZE = @SIM_RISCV_BITSIZE@
1769 SIM_RX_CYCLE_ACCURATE_FLAGS = @SIM_RX_CYCLE_ACCURATE_FLAGS@
1770 SIM_TOOLCHAIN_VARS = @SIM_TOOLCHAIN_VARS@
1771 STRIP = @STRIP@
1772 TERMCAP_LIB = @TERMCAP_LIB@
1773 VERSION = @VERSION@
1774 WARN_CFLAGS = @WARN_CFLAGS@
1775 WERROR_CFLAGS = @WERROR_CFLAGS@
1776 abs_builddir = @abs_builddir@
1777 abs_srcdir = @abs_srcdir@
1778 abs_top_builddir = @abs_top_builddir@
1779 abs_top_srcdir = @abs_top_srcdir@
1780 ac_ct_CC = @ac_ct_CC@
1781 ac_ct_DUMPBIN = @ac_ct_DUMPBIN@
1782 am__include = @am__include@
1783 am__leading_dot = @am__leading_dot@
1784 am__quote = @am__quote@
1785 am__tar = @am__tar@
1786 am__untar = @am__untar@
1787 bindir = @bindir@
1788 build = @build@
1789 build_alias = @build_alias@
1790 build_cpu = @build_cpu@
1791 build_os = @build_os@
1792 build_vendor = @build_vendor@
1793 builddir = @builddir@
1794 cgen = @cgen@
1795 cgendir = @cgendir@
1796 datadir = @datadir@
1797 datarootdir = @datarootdir@
1798 docdir = @docdir@
1799 dvidir = @dvidir@
1800 exec_prefix = @exec_prefix@
1801 host = @host@
1802 host_alias = @host_alias@
1803 host_cpu = @host_cpu@
1804 host_os = @host_os@
1805 host_vendor = @host_vendor@
1806 htmldir = @htmldir@
1807 includedir = @includedir@
1808 infodir = @infodir@
1809 install_sh = @install_sh@
1810 libdir = @libdir@
1811 libexecdir = @libexecdir@
1812 localedir = @localedir@
1813 localstatedir = @localstatedir@
1814 mandir = @mandir@
1815 mkdir_p = @mkdir_p@
1816 oldincludedir = @oldincludedir@
1817 pdfdir = @pdfdir@
1818 prefix = @prefix@
1819 program_transform_name = @program_transform_name@
1820 psdir = @psdir@
1821 sbindir = @sbindir@
1822 sharedstatedir = @sharedstatedir@
1823 sim_ppc_bitsize = @sim_ppc_bitsize@
1824 sim_ppc_decode_mechanism = @sim_ppc_decode_mechanism@
1825 sim_ppc_default_model = @sim_ppc_default_model@
1826 sim_ppc_dup = @sim_ppc_dup@
1827 sim_ppc_filter = @sim_ppc_filter@
1828 sim_ppc_float = @sim_ppc_float@
1829 sim_ppc_hw_obj = @sim_ppc_hw_obj@
1830 sim_ppc_hw_src = @sim_ppc_hw_src@
1831 sim_ppc_icache = @sim_ppc_icache@
1832 sim_ppc_igen_smp = @sim_ppc_igen_smp@
1833 sim_ppc_jump = @sim_ppc_jump@
1834 sim_ppc_line_nr = @sim_ppc_line_nr@
1835 sim_ppc_model = @sim_ppc_model@
1836 sim_ppc_model_issue = @sim_ppc_model_issue@
1837 sim_ppc_monitor = @sim_ppc_monitor@
1838 sim_ppc_opcode = @sim_ppc_opcode@
1839 sim_ppc_smp = @sim_ppc_smp@
1840 sim_ppc_switch = @sim_ppc_switch@
1841 sim_ppc_timebase = @sim_ppc_timebase@
1842 sim_ppc_xor_endian = @sim_ppc_xor_endian@
1843 srcdir = @srcdir@
1844 sysconfdir = @sysconfdir@
1845 target = @target@
1846 target_alias = @target_alias@
1847 target_cpu = @target_cpu@
1848 target_os = @target_os@
1849 target_vendor = @target_vendor@
1850 top_build_prefix = @top_build_prefix@
1851 top_builddir = @top_builddir@
1852 top_srcdir = @top_srcdir@
1853 AUTOMAKE_OPTIONS = dejagnu foreign no-dist subdir-objects
1854 ACLOCAL_AMFLAGS = -Im4 -I.. -I../config
1855 GNULIB_PARENT_DIR = ..
1856 srccom = $(srcdir)/common
1857 srcroot = $(srcdir)/..
1858 pkginclude_HEADERS = $(am__append_1)
1859 EXTRA_LIBRARIES = igen/libigen.a $(am__append_101)
1860 noinst_LIBRARIES = common/libcommon.a $(am__append_3) $(am__append_5) \
1861 $(am__append_7) $(am__append_9) $(am__append_11) \
1862 $(am__append_13) $(am__append_19) $(am__append_25) \
1863 $(am__append_31) $(am__append_35) $(am__append_37) \
1864 $(am__append_42) $(am__append_44) $(am__append_46) \
1865 $(am__append_51) $(am__append_56) $(am__append_60) \
1866 $(am__append_65) $(am__append_69) $(am__append_71) \
1867 $(am__append_76) $(am__append_84) $(am__append_88) \
1868 $(am__append_90) $(am__append_92) $(am__append_97) \
1869 $(am__append_103) $(am__append_105) $(am__append_107) \
1870 $(am__append_109) $(am__append_111) $(am__append_116)
1871 BUILT_SOURCES = $(am__append_15) $(am__append_22) $(am__append_27) \
1872 $(am__append_39) $(am__append_48) $(am__append_53) \
1873 $(am__append_62) $(am__append_78) $(am__append_86) \
1874 $(am__append_94) $(am__append_99) $(am__append_113) \
1875 $(am__append_118)
1876 CLEANFILES = common/version.c common/version.c-stamp \
1877 testsuite/common/bits-gen testsuite/common/bits32m0.c \
1878 testsuite/common/bits32m31.c testsuite/common/bits64m0.c \
1879 testsuite/common/bits64m63.c $(am__append_17) $(am__append_23) \
1880 $(am__append_29) $(am__append_40) $(am__append_49) \
1881 $(am__append_54) $(am__append_63) $(am__append_95)
1882 DISTCLEANFILES = $(am__append_83)
1883 MOSTLYCLEANFILES = core $(SIM_ENABLED_ARCHES:%=%/*.o) \
1884 $(SIM_ENABLED_ARCHES:%=%/hw-config.h) \
1885 $(SIM_ENABLED_ARCHES:%=%/stamp-hw) \
1886 $(SIM_ENABLED_ARCHES:%=%/modules.c) \
1887 $(SIM_ENABLED_ARCHES:%=%/stamp-modules) $(igen_IGEN_TOOLS) \
1888 igen/libigen.a site-sim-config.exp testrun.log testrun.sum \
1889 $(am__append_18) $(am__append_24) $(am__append_30) \
1890 $(am__append_41) $(am__append_50) $(am__append_55) \
1891 $(am__append_59) $(am__append_64) $(am__append_68) \
1892 $(am__append_82) $(am__append_87) $(am__append_96) \
1893 $(am__append_100) $(am__append_115) $(am__append_119)
1894 CONFIG_STATUS_DEPENDENCIES = $(srcroot)/bfd/development.sh
1895 AM_CFLAGS = \
1896 $(WERROR_CFLAGS) \
1897 $(WARN_CFLAGS) \
1898 $(AM_CFLAGS_$(subst -,_,$(@D))) \
1899 $(AM_CFLAGS_$(subst -,_,$(@D)_$(@F)))
1900
1901 AM_CPPFLAGS = $(INCGNU) -I$(srcroot) -I$(srcroot)/include -I../bfd \
1902 -I.. -I$(@D) -I$(srcdir)/$(@D) $(SIM_HW_CFLAGS) $(SIM_INLINE) \
1903 $(AM_CPPFLAGS_$(subst -,_,$(@D))) $(AM_CPPFLAGS_$(subst \
1904 -,_,$(@D)_$(@F))) -I$(srcdir)/common -DSIM_TOPDIR_BUILD
1905 AM_CPPFLAGS_FOR_BUILD = -I$(srcroot)/include $(SIM_HW_CFLAGS) \
1906 $(SIM_INLINE) -I$(srcdir)/common
1907 COMPILE_FOR_BUILD = $(CC_FOR_BUILD) $(AM_CPPFLAGS_FOR_BUILD) $(CPPFLAGS_FOR_BUILD) $(CFLAGS_FOR_BUILD) $(BUILD_WERROR_CFLAGS) $(BUILD_WARN_CFLAGS)
1908 LINK_FOR_BUILD = $(CC_FOR_BUILD) $(CFLAGS_FOR_BUILD) $(LDFLAGS_FOR_BUILD) -o $@
1909 SIM_INSTALL_DATA_LOCAL_DEPS =
1910 SIM_INSTALL_EXEC_LOCAL_DEPS = $(am__append_33)
1911 SIM_UNINSTALL_LOCAL_DEPS = $(am__append_34)
1912 SIM_DEPBASE = $(@D)/$(DEPDIR)/$(@F:.o=)
1913 SIM_COMPILE = \
1914 $(AM_V_CC)$(COMPILE) -MT $@ -MD -MP -MF $(SIM_DEPBASE).Tpo -c -o $@ $< && \
1915 $(am__mv) $(SIM_DEPBASE).Tpo $(SIM_DEPBASE).Po
1916
1917 AM_CPPFLAGS_common = -DSIM_COMMON_BUILD
1918 common_libcommon_a_SOURCES = \
1919 common/callback.c \
1920 common/portability.c \
1921 common/sim-load.c \
1922 common/sim-signal.c \
1923 common/syscall.c \
1924 common/target-newlib-errno.c \
1925 common/target-newlib-open.c \
1926 common/target-newlib-signal.c \
1927 common/target-newlib-syscall.c \
1928 common/version.c
1929
1930 SIM_COMMON_HW_OBJS = \
1931 hw-alloc.o \
1932 hw-base.o \
1933 hw-device.o \
1934 hw-events.o \
1935 hw-handles.o \
1936 hw-instances.o \
1937 hw-ports.o \
1938 hw-properties.o \
1939 hw-tree.o \
1940 sim-hw.o
1941
1942 SIM_NEW_COMMON_OBJS = sim-arange.o sim-bits.o sim-close.o \
1943 sim-command.o sim-config.o sim-core.o sim-cpu.o sim-endian.o \
1944 sim-engine.o sim-events.o sim-fpu.o sim-hload.o sim-hrw.o \
1945 sim-io.o sim-info.o sim-memopt.o sim-model.o sim-module.o \
1946 sim-options.o sim-profile.o sim-reason.o sim-reg.o sim-stop.o \
1947 sim-syscall.o sim-trace.o sim-utils.o sim-watch.o \
1948 $(am__append_2)
1949 SIM_HW_DEVICES = cfi core pal glue
1950 am_arch_d = $(subst -,_,$(@D))
1951 GEN_MODULES_C_SRCS = \
1952 $(wildcard \
1953 $(patsubst %,$(srcdir)/%,$($(am_arch_d)_libsim_a_SOURCES)) \
1954 $(patsubst %.o,$(srcdir)/%.c,$($(am_arch_d)_libsim_a_OBJECTS) $($(am_arch_d)_libsim_a_LIBADD)) \
1955 $(filter-out %.o,$(patsubst $(@D)/%.o,$(srcdir)/common/%.c,$($(am_arch_d)_libsim_a_LIBADD))))
1956
1957 LIBIBERTY_LIB = ../libiberty/libiberty.a
1958 BFD_LIB = ../bfd/libbfd.la
1959 OPCODES_LIB = ../opcodes/libopcodes.la
1960 SIM_COMMON_LIBS = \
1961 $(BFD_LIB) \
1962 $(OPCODES_LIB) \
1963 $(LIBIBERTY_LIB) \
1964 $(LIBGNU) \
1965 $(LIBGNU_EXTRA_LIBS)
1966
1967 GUILE = guile
1968 CGEN = "$(GUILE) -l $(cgendir)/guile.scm -s"
1969 CGENFLAGS = -v
1970 CGEN_CPU_DIR = $(cgendir)/cpu
1971 CPU_DIR = $(srcroot)/cpu
1972 CGEN_ARCHFILE = $(CPU_DIR)/$(@D).cpu
1973 CGEN_READ_SCM = $(cgendir)/sim.scm
1974 CGEN_ARCH_SCM = $(cgendir)/sim-arch.scm
1975 CGEN_CPU_SCM = $(cgendir)/sim-cpu.scm $(cgendir)/sim-model.scm
1976 CGEN_DECODE_SCM = $(cgendir)/sim-decode.scm
1977 CGEN_DESC_SCM = $(cgendir)/desc.scm $(cgendir)/desc-cpu.scm
1978 CGEN_CPU_EXTR = /extr/
1979 CGEN_CPU_READ = /read/
1980 CGEN_CPU_WRITE = /write/
1981 CGEN_CPU_SEM = /sem/
1982 CGEN_CPU_SEMSW = /semsw/
1983 CGEN_WRAPPER = $(srccom)/cgen.sh
1984 CGEN_GEN_ARCH = \
1985 $(SHELL) $(CGEN_WRAPPER) arch $(srcdir)/$(@D) \
1986 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
1987 $(@D) "$$FLAGS" ignored "$$isa" $$mach ignored \
1988 $(CGEN_ARCHFILE) ignored
1989
1990 CGEN_GEN_CPU = \
1991 $(SHELL) $(CGEN_WRAPPER) cpu $(srcdir)/$(@D) \
1992 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
1993 $(@D) "$$FLAGS" $$cpu "$$isa" $$mach "$$SUFFIX" \
1994 $(CGEN_ARCHFILE) "$$EXTRAFILES"
1995
1996 CGEN_GEN_DEFS = \
1997 $(SHELL) $(CGEN_WRAPPER) defs $(srcdir)/$(@D) \
1998 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
1999 $(@D) "$$FLAGS" $$cpu "$$isa" $$mach "$$SUFFIX" \
2000 $(CGEN_ARCHFILE) ignored
2001
2002 CGEN_GEN_DECODE = \
2003 $(SHELL) $(CGEN_WRAPPER) decode $(srcdir)/$(@D) \
2004 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
2005 $(@D) "$$FLAGS" $$cpu "$$isa" $$mach "$$SUFFIX" \
2006 $(CGEN_ARCHFILE) "$$EXTRAFILES"
2007
2008 CGEN_GEN_CPU_DECODE = \
2009 $(SHELL) $(CGEN_WRAPPER) cpu-decode $(srcdir)/$(@D) \
2010 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
2011 $(@D) "$$FLAGS" $$cpu "$$isa" $$mach "$$SUFFIX" \
2012 $(CGEN_ARCHFILE) "$$EXTRAFILES"
2013
2014 CGEN_GEN_CPU_DESC = \
2015 $(SHELL) $(CGEN_WRAPPER) desc $(srcdir)/$(@D) \
2016 $(CGEN) $(cgendir) "$(CGENFLAGS)" \
2017 $(@D) "$$FLAGS" $$cpu "$$isa" $$mach "$$SUFFIX" \
2018 $(CGEN_ARCHFILE) ignored $$opcfile
2019
2020 CGEN_GEN_MLOOP = \
2021 $(SHELL) $(srccom)/lineno.sh \
2022 $(srccom)/genmloop.sh \
2023 $@.lineno.sh \
2024 -shell $(SHELL) -awk $(AWK) -lineno $(srccom)/lineno.sh \
2025 -infile $< -outfile-prefix $(@D)/
2026
2027
2028 # igen leaks memory, and therefore makes AddressSanitizer unhappy. Disable
2029 # leak detection while running it.
2030 IGEN = igen/igen$(EXEEXT)
2031 IGEN_RUN = ASAN_OPTIONS=detect_leaks=0 $(IGEN) $(IGEN_FLAGS_SMP)
2032 igen_libigen_a_SOURCES = \
2033 igen/table.c \
2034 igen/lf.c \
2035 igen/misc.c \
2036 igen/filter_host.c \
2037 igen/ld-decode.c \
2038 igen/ld-cache.c \
2039 igen/filter.c \
2040 igen/ld-insn.c \
2041 igen/gen-model.c \
2042 igen/gen-itable.c \
2043 igen/gen-icache.c \
2044 igen/gen-semantics.c \
2045 igen/gen-idecode.c \
2046 igen/gen-support.c \
2047 igen/gen-engine.c \
2048 igen/gen.c
2049
2050 igen_igen_SOURCES = igen/igen.c
2051 igen_igen_LDADD = igen/libigen.a
2052 igen_filter_SOURCES =
2053 igen_filter_LDADD = igen/filter-main.o igen/libigen.a
2054 igen_gen_SOURCES =
2055 igen_gen_LDADD = igen/gen-main.o igen/libigen.a
2056 igen_ld_cache_SOURCES =
2057 igen_ld_cache_LDADD = igen/ld-cache-main.o igen/libigen.a
2058 igen_ld_decode_SOURCES =
2059 igen_ld_decode_LDADD = igen/ld-decode-main.o igen/libigen.a
2060 igen_ld_insn_SOURCES =
2061 igen_ld_insn_LDADD = igen/ld-insn-main.o igen/libigen.a
2062 igen_table_SOURCES =
2063 igen_table_LDADD = igen/table-main.o igen/libigen.a
2064 igen_IGEN_TOOLS = \
2065 $(IGEN) \
2066 igen/filter \
2067 igen/gen \
2068 igen/ld-cache \
2069 igen/ld-decode \
2070 igen/ld-insn \
2071 igen/table
2072
2073 EXTRA_DEJAGNU_SITE_CONFIG = site-sim-config.exp
2074
2075 # Custom verbose test variables that automake doesn't provide (yet?).
2076 AM_V_RUNTEST = $(AM_V_RUNTEST_@AM_V@)
2077 AM_V_RUNTEST_ = $(AM_V_RUNTEST_@AM_DEFAULT_V@)
2078 AM_V_RUNTEST_0 = @echo " RUNTEST $(RUNTESTFLAGS) $*";
2079 AM_V_RUNTEST_1 =
2080 DO_RUNTEST = \
2081 LC_ALL=C; export LC_ALL; \
2082 EXPECT=${EXPECT} ; export EXPECT ; \
2083 runtest=$(RUNTEST); \
2084 $$runtest $(RUNTESTFLAGS)
2085
2086 testsuite_common_CPPFLAGS = \
2087 -I$(srcdir)/common \
2088 -I$(srcroot)/include \
2089 -I../bfd
2090
2091 @SIM_ENABLE_ARCH_aarch64_TRUE@nodist_aarch64_libsim_a_SOURCES = \
2092 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/modules.c
2093
2094 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_libsim_a_SOURCES = \
2095 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(common_libcommon_a_SOURCES)
2096
2097 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_libsim_a_LIBADD = \
2098 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(patsubst %,aarch64/%,$(SIM_NEW_COMMON_OBJS)) \
2099 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(patsubst %,aarch64/dv-%.o,$(SIM_HW_DEVICES)) \
2100 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/cpustate.o \
2101 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/interp.o \
2102 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/memory.o \
2103 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/sim-resume.o \
2104 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/simulator.o
2105
2106 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_run_SOURCES =
2107 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64_run_LDADD = \
2108 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/nrun.o \
2109 @SIM_ENABLE_ARCH_aarch64_TRUE@ aarch64/libsim.a \
2110 @SIM_ENABLE_ARCH_aarch64_TRUE@ $(SIM_COMMON_LIBS)
2111
2112 @SIM_ENABLE_ARCH_arm_TRUE@AM_CPPFLAGS_arm = -DMODET
2113 @SIM_ENABLE_ARCH_arm_TRUE@nodist_arm_libsim_a_SOURCES = \
2114 @SIM_ENABLE_ARCH_arm_TRUE@ arm/modules.c
2115
2116 @SIM_ENABLE_ARCH_arm_TRUE@arm_libsim_a_SOURCES = \
2117 @SIM_ENABLE_ARCH_arm_TRUE@ $(common_libcommon_a_SOURCES)
2118
2119 @SIM_ENABLE_ARCH_arm_TRUE@arm_libsim_a_LIBADD = \
2120 @SIM_ENABLE_ARCH_arm_TRUE@ arm/wrapper.o \
2121 @SIM_ENABLE_ARCH_arm_TRUE@ $(patsubst %,arm/%,$(SIM_NEW_COMMON_OBJS)) \
2122 @SIM_ENABLE_ARCH_arm_TRUE@ $(patsubst %,arm/dv-%.o,$(SIM_HW_DEVICES)) \
2123 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armemu.o \
2124 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armemu32.o arm/arminit.o arm/armos.o arm/armsupp.o \
2125 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armvirt.o arm/thumbemu.o \
2126 @SIM_ENABLE_ARCH_arm_TRUE@ arm/armcopro.o arm/maverick.o arm/iwmmxt.o
2127
2128 @SIM_ENABLE_ARCH_arm_TRUE@arm_run_SOURCES =
2129 @SIM_ENABLE_ARCH_arm_TRUE@arm_run_LDADD = \
2130 @SIM_ENABLE_ARCH_arm_TRUE@ arm/nrun.o \
2131 @SIM_ENABLE_ARCH_arm_TRUE@ arm/libsim.a \
2132 @SIM_ENABLE_ARCH_arm_TRUE@ $(SIM_COMMON_LIBS)
2133
2134 @SIM_ENABLE_ARCH_arm_TRUE@armdocdir = $(docdir)/arm
2135 @SIM_ENABLE_ARCH_arm_TRUE@armdoc_DATA = arm/README
2136 @SIM_ENABLE_ARCH_avr_TRUE@nodist_avr_libsim_a_SOURCES = \
2137 @SIM_ENABLE_ARCH_avr_TRUE@ avr/modules.c
2138
2139 @SIM_ENABLE_ARCH_avr_TRUE@avr_libsim_a_SOURCES = \
2140 @SIM_ENABLE_ARCH_avr_TRUE@ $(common_libcommon_a_SOURCES)
2141
2142 @SIM_ENABLE_ARCH_avr_TRUE@avr_libsim_a_LIBADD = \
2143 @SIM_ENABLE_ARCH_avr_TRUE@ avr/interp.o \
2144 @SIM_ENABLE_ARCH_avr_TRUE@ $(patsubst %,avr/%,$(SIM_NEW_COMMON_OBJS)) \
2145 @SIM_ENABLE_ARCH_avr_TRUE@ $(patsubst %,avr/dv-%.o,$(SIM_HW_DEVICES)) \
2146 @SIM_ENABLE_ARCH_avr_TRUE@ avr/sim-resume.o
2147
2148 @SIM_ENABLE_ARCH_avr_TRUE@avr_run_SOURCES =
2149 @SIM_ENABLE_ARCH_avr_TRUE@avr_run_LDADD = \
2150 @SIM_ENABLE_ARCH_avr_TRUE@ avr/nrun.o \
2151 @SIM_ENABLE_ARCH_avr_TRUE@ avr/libsim.a \
2152 @SIM_ENABLE_ARCH_avr_TRUE@ $(SIM_COMMON_LIBS)
2153
2154 @SIM_ENABLE_ARCH_bfin_TRUE@AM_CPPFLAGS_bfin = $(SDL_CFLAGS)
2155 @SIM_ENABLE_ARCH_bfin_TRUE@nodist_bfin_libsim_a_SOURCES = \
2156 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/modules.c
2157
2158 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_libsim_a_SOURCES = \
2159 @SIM_ENABLE_ARCH_bfin_TRUE@ $(common_libcommon_a_SOURCES)
2160
2161 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_libsim_a_LIBADD = \
2162 @SIM_ENABLE_ARCH_bfin_TRUE@ $(patsubst %,bfin/%,$(SIM_NEW_COMMON_OBJS)) \
2163 @SIM_ENABLE_ARCH_bfin_TRUE@ $(patsubst %,bfin/dv-%.o,$(SIM_HW_DEVICES)) \
2164 @SIM_ENABLE_ARCH_bfin_TRUE@ $(patsubst %,bfin/dv-%.o,$(bfin_SIM_EXTRA_HW_DEVICES)) \
2165 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/bfin-sim.o \
2166 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/devices.o \
2167 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/gui.o \
2168 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/interp.o \
2169 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/machs.o \
2170 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/sim-resume.o
2171
2172 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_run_SOURCES =
2173 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_run_LDADD = \
2174 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/nrun.o \
2175 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin/libsim.a \
2176 @SIM_ENABLE_ARCH_bfin_TRUE@ $(SIM_COMMON_LIBS)
2177
2178 @SIM_ENABLE_ARCH_bfin_TRUE@bfin_SIM_EXTRA_HW_DEVICES = \
2179 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_cec \
2180 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_ctimer \
2181 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_dma \
2182 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_dmac \
2183 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_ebiu_amc \
2184 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_ebiu_ddrc \
2185 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_ebiu_sdc \
2186 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_emac \
2187 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_eppi \
2188 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_evt \
2189 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_gpio \
2190 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_gpio2 \
2191 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_gptimer \
2192 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_jtag \
2193 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_mmu \
2194 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_nfc \
2195 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_otp \
2196 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_pfmon \
2197 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_pint \
2198 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_pll \
2199 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_ppi \
2200 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_rtc \
2201 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_sic \
2202 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_spi \
2203 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_trace \
2204 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_twi \
2205 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_uart \
2206 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_uart2 \
2207 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_wdog \
2208 @SIM_ENABLE_ARCH_bfin_TRUE@ bfin_wp \
2209 @SIM_ENABLE_ARCH_bfin_TRUE@ eth_phy
2210
2211 @SIM_ENABLE_ARCH_bpf_TRUE@nodist_bpf_libsim_a_SOURCES = \
2212 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/modules.c
2213
2214 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_libsim_a_SOURCES = \
2215 @SIM_ENABLE_ARCH_bpf_TRUE@ $(common_libcommon_a_SOURCES)
2216
2217 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_libsim_a_LIBADD = \
2218 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/bpf-sim.o \
2219 @SIM_ENABLE_ARCH_bpf_TRUE@ $(patsubst %,bpf/%,$(SIM_NEW_COMMON_OBJS)) \
2220 @SIM_ENABLE_ARCH_bpf_TRUE@ $(patsubst %,bpf/dv-%.o,$(SIM_HW_DEVICES)) \
2221 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/sim-resume.o
2222
2223 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_run_SOURCES =
2224 @SIM_ENABLE_ARCH_bpf_TRUE@bpf_run_LDADD = \
2225 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/nrun.o \
2226 @SIM_ENABLE_ARCH_bpf_TRUE@ bpf/libsim.a \
2227 @SIM_ENABLE_ARCH_bpf_TRUE@ $(SIM_COMMON_LIBS)
2228
2229 @SIM_ENABLE_ARCH_cr16_TRUE@nodist_cr16_libsim_a_SOURCES = \
2230 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/modules.c
2231
2232 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_libsim_a_SOURCES = \
2233 @SIM_ENABLE_ARCH_cr16_TRUE@ $(common_libcommon_a_SOURCES)
2234
2235 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_libsim_a_LIBADD = \
2236 @SIM_ENABLE_ARCH_cr16_TRUE@ $(patsubst %,cr16/%,$(SIM_NEW_COMMON_OBJS)) \
2237 @SIM_ENABLE_ARCH_cr16_TRUE@ $(patsubst %,cr16/dv-%.o,$(SIM_HW_DEVICES)) \
2238 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/interp.o \
2239 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/sim-resume.o \
2240 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/simops.o \
2241 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/table.o
2242
2243 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_run_SOURCES =
2244 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_run_LDADD = \
2245 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/nrun.o \
2246 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/libsim.a \
2247 @SIM_ENABLE_ARCH_cr16_TRUE@ $(SIM_COMMON_LIBS)
2248
2249 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_BUILD_OUTPUTS = \
2250 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/gencode$(EXEEXT) \
2251 @SIM_ENABLE_ARCH_cr16_TRUE@ cr16/table.c
2252
2253 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_gencode_SOURCES = cr16/gencode.c
2254 @SIM_ENABLE_ARCH_cr16_TRUE@cr16_gencode_LDADD = cr16/cr16-opc.o
2255 @SIM_ENABLE_ARCH_cris_TRUE@AM_CFLAGS_cris_mloopv10f.o = $(SIM_CFLAG_WNO_UNUSED_BUT_SET_VARIABLE) \
2256 @SIM_ENABLE_ARCH_cris_TRUE@ $(SIM_CFLAG_WNO_SHADOW_LOCAL)
2257 @SIM_ENABLE_ARCH_cris_TRUE@AM_CFLAGS_cris_mloopv32f.o = $(SIM_CFLAG_WNO_UNUSED_BUT_SET_VARIABLE)
2258 @SIM_ENABLE_ARCH_cris_TRUE@nodist_cris_libsim_a_SOURCES = \
2259 @SIM_ENABLE_ARCH_cris_TRUE@ cris/modules.c
2260
2261 @SIM_ENABLE_ARCH_cris_TRUE@cris_libsim_a_SOURCES = \
2262 @SIM_ENABLE_ARCH_cris_TRUE@ $(common_libcommon_a_SOURCES)
2263
2264 @SIM_ENABLE_ARCH_cris_TRUE@cris_libsim_a_LIBADD = \
2265 @SIM_ENABLE_ARCH_cris_TRUE@ $(patsubst %,cris/%,$(SIM_NEW_COMMON_OBJS)) \
2266 @SIM_ENABLE_ARCH_cris_TRUE@ $(patsubst %,cris/dv-%.o,$(SIM_HW_DEVICES)) \
2267 @SIM_ENABLE_ARCH_cris_TRUE@ $(patsubst %,cris/dv-%.o,$(cris_SIM_EXTRA_HW_DEVICES)) \
2268 @SIM_ENABLE_ARCH_cris_TRUE@ \
2269 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-run.o \
2270 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-scache.o \
2271 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-trace.o \
2272 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cgen-utils.o \
2273 @SIM_ENABLE_ARCH_cris_TRUE@ \
2274 @SIM_ENABLE_ARCH_cris_TRUE@ cris/arch.o \
2275 @SIM_ENABLE_ARCH_cris_TRUE@ cris/crisv10f.o \
2276 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cpuv10.o \
2277 @SIM_ENABLE_ARCH_cris_TRUE@ cris/decodev10.o \
2278 @SIM_ENABLE_ARCH_cris_TRUE@ cris/modelv10.o \
2279 @SIM_ENABLE_ARCH_cris_TRUE@ cris/mloopv10f.o \
2280 @SIM_ENABLE_ARCH_cris_TRUE@ cris/crisv32f.o \
2281 @SIM_ENABLE_ARCH_cris_TRUE@ cris/cpuv32.o \
2282 @SIM_ENABLE_ARCH_cris_TRUE@ cris/decodev32.o \
2283 @SIM_ENABLE_ARCH_cris_TRUE@ cris/modelv32.o \
2284 @SIM_ENABLE_ARCH_cris_TRUE@ cris/mloopv32f.o \
2285 @SIM_ENABLE_ARCH_cris_TRUE@ \
2286 @SIM_ENABLE_ARCH_cris_TRUE@ cris/sim-if.o \
2287 @SIM_ENABLE_ARCH_cris_TRUE@ cris/traps.o
2288
2289 @SIM_ENABLE_ARCH_cris_TRUE@cris_run_SOURCES =
2290 @SIM_ENABLE_ARCH_cris_TRUE@cris_run_LDADD = \
2291 @SIM_ENABLE_ARCH_cris_TRUE@ cris/nrun.o \
2292 @SIM_ENABLE_ARCH_cris_TRUE@ cris/libsim.a \
2293 @SIM_ENABLE_ARCH_cris_TRUE@ $(SIM_COMMON_LIBS)
2294
2295 @SIM_ENABLE_ARCH_cris_TRUE@cris_SIM_EXTRA_HW_DEVICES = rv cris cris_900000xx
2296 @SIM_ENABLE_ARCH_cris_TRUE@cris_rvdummy_SOURCES = cris/rvdummy.c
2297 @SIM_ENABLE_ARCH_cris_TRUE@cris_rvdummy_LDADD = $(LIBIBERTY_LIB)
2298 @SIM_ENABLE_ARCH_cris_TRUE@cris_BUILD_OUTPUTS = \
2299 @SIM_ENABLE_ARCH_cris_TRUE@ cris/mloopv10f.c \
2300 @SIM_ENABLE_ARCH_cris_TRUE@ cris/stamp-mloop-v10f \
2301 @SIM_ENABLE_ARCH_cris_TRUE@ cris/mloopv32f.c \
2302 @SIM_ENABLE_ARCH_cris_TRUE@ cris/stamp-mloop-v32f
2303
2304 @SIM_ENABLE_ARCH_d10v_TRUE@nodist_d10v_libsim_a_SOURCES = \
2305 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/modules.c
2306
2307 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_libsim_a_SOURCES = \
2308 @SIM_ENABLE_ARCH_d10v_TRUE@ $(common_libcommon_a_SOURCES)
2309
2310 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_libsim_a_LIBADD = \
2311 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/interp.o \
2312 @SIM_ENABLE_ARCH_d10v_TRUE@ $(patsubst %,d10v/%,$(SIM_NEW_COMMON_OBJS)) \
2313 @SIM_ENABLE_ARCH_d10v_TRUE@ $(patsubst %,d10v/dv-%.o,$(SIM_HW_DEVICES)) \
2314 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/endian.o \
2315 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/sim-resume.o \
2316 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/simops.o \
2317 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/table.o
2318
2319 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_run_SOURCES =
2320 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_run_LDADD = \
2321 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/nrun.o \
2322 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/libsim.a \
2323 @SIM_ENABLE_ARCH_d10v_TRUE@ $(SIM_COMMON_LIBS)
2324
2325 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_BUILD_OUTPUTS = \
2326 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/gencode$(EXEEXT) \
2327 @SIM_ENABLE_ARCH_d10v_TRUE@ d10v/table.c
2328
2329 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_gencode_SOURCES = d10v/gencode.c
2330 @SIM_ENABLE_ARCH_d10v_TRUE@d10v_gencode_LDADD = d10v/d10v-opc.o
2331 @SIM_ENABLE_ARCH_erc32_TRUE@READLINE_SRC = $(srcroot)/readline/readline
2332 @SIM_ENABLE_ARCH_erc32_TRUE@AM_CPPFLAGS_erc32 = $(READLINE_CFLAGS) \
2333 @SIM_ENABLE_ARCH_erc32_TRUE@ -DFAST_UART
2334 @SIM_ENABLE_ARCH_erc32_TRUE@nodist_erc32_libsim_a_SOURCES = \
2335 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/modules.c
2336
2337 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_libsim_a_SOURCES = \
2338 @SIM_ENABLE_ARCH_erc32_TRUE@ $(common_libcommon_a_SOURCES)
2339
2340 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_libsim_a_LIBADD = \
2341 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/erc32.o \
2342 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/exec.o \
2343 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/float.o \
2344 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/func.o \
2345 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/help.o \
2346 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/interf.o
2347
2348 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_run_SOURCES =
2349 @SIM_ENABLE_ARCH_erc32_TRUE@erc32_run_LDADD = \
2350 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/sis.o \
2351 @SIM_ENABLE_ARCH_erc32_TRUE@ erc32/libsim.a \
2352 @SIM_ENABLE_ARCH_erc32_TRUE@ $(SIM_COMMON_LIBS) $(READLINE_LIB) $(TERMCAP_LIB)
2353
2354 @SIM_ENABLE_ARCH_erc32_TRUE@erc32docdir = $(docdir)/erc32
2355 @SIM_ENABLE_ARCH_erc32_TRUE@erc32doc_DATA = erc32/README.erc32 erc32/README.gdb erc32/README.sis
2356 @SIM_ENABLE_ARCH_examples_TRUE@nodist_example_synacor_libsim_a_SOURCES = \
2357 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/modules.c
2358
2359 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_libsim_a_SOURCES = \
2360 @SIM_ENABLE_ARCH_examples_TRUE@ $(common_libcommon_a_SOURCES)
2361
2362 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_libsim_a_LIBADD = \
2363 @SIM_ENABLE_ARCH_examples_TRUE@ $(patsubst %,example-synacor/%,$(SIM_NEW_COMMON_OBJS)) \
2364 @SIM_ENABLE_ARCH_examples_TRUE@ $(patsubst %,example-synacor/dv-%.o,$(SIM_HW_DEVICES)) \
2365 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/interp.o \
2366 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/sim-main.o \
2367 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/sim-resume.o
2368
2369 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_run_SOURCES =
2370 @SIM_ENABLE_ARCH_examples_TRUE@example_synacor_run_LDADD = \
2371 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/nrun.o \
2372 @SIM_ENABLE_ARCH_examples_TRUE@ example-synacor/libsim.a \
2373 @SIM_ENABLE_ARCH_examples_TRUE@ $(SIM_COMMON_LIBS)
2374
2375 @SIM_ENABLE_ARCH_frv_TRUE@AM_CPPFLAGS_frv = $(SIM_FRV_TRAPDUMP_FLAGS)
2376 @SIM_ENABLE_ARCH_frv_TRUE@nodist_frv_libsim_a_SOURCES = \
2377 @SIM_ENABLE_ARCH_frv_TRUE@ frv/modules.c
2378
2379 @SIM_ENABLE_ARCH_frv_TRUE@frv_libsim_a_SOURCES = \
2380 @SIM_ENABLE_ARCH_frv_TRUE@ $(common_libcommon_a_SOURCES)
2381
2382 @SIM_ENABLE_ARCH_frv_TRUE@frv_libsim_a_LIBADD = \
2383 @SIM_ENABLE_ARCH_frv_TRUE@ $(patsubst %,frv/%,$(SIM_NEW_COMMON_OBJS)) \
2384 @SIM_ENABLE_ARCH_frv_TRUE@ $(patsubst %,frv/dv-%.o,$(SIM_HW_DEVICES)) \
2385 @SIM_ENABLE_ARCH_frv_TRUE@ \
2386 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-accfp.o \
2387 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-fpu.o \
2388 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-run.o \
2389 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-scache.o \
2390 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-trace.o \
2391 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-utils.o \
2392 @SIM_ENABLE_ARCH_frv_TRUE@ \
2393 @SIM_ENABLE_ARCH_frv_TRUE@ frv/arch.o \
2394 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cgen-par.o \
2395 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cpu.o \
2396 @SIM_ENABLE_ARCH_frv_TRUE@ frv/decode.o \
2397 @SIM_ENABLE_ARCH_frv_TRUE@ frv/frv.o \
2398 @SIM_ENABLE_ARCH_frv_TRUE@ frv/mloop.o \
2399 @SIM_ENABLE_ARCH_frv_TRUE@ frv/model.o \
2400 @SIM_ENABLE_ARCH_frv_TRUE@ frv/sem.o \
2401 @SIM_ENABLE_ARCH_frv_TRUE@ \
2402 @SIM_ENABLE_ARCH_frv_TRUE@ frv/cache.o \
2403 @SIM_ENABLE_ARCH_frv_TRUE@ frv/interrupts.o \
2404 @SIM_ENABLE_ARCH_frv_TRUE@ frv/memory.o \
2405 @SIM_ENABLE_ARCH_frv_TRUE@ frv/options.o \
2406 @SIM_ENABLE_ARCH_frv_TRUE@ frv/pipeline.o \
2407 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile.o \
2408 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr400.o \
2409 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr450.o \
2410 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr500.o \
2411 @SIM_ENABLE_ARCH_frv_TRUE@ frv/profile-fr550.o \
2412 @SIM_ENABLE_ARCH_frv_TRUE@ frv/registers.o \
2413 @SIM_ENABLE_ARCH_frv_TRUE@ frv/reset.o \
2414 @SIM_ENABLE_ARCH_frv_TRUE@ frv/sim-if.o \
2415 @SIM_ENABLE_ARCH_frv_TRUE@ frv/traps.o
2416
2417 @SIM_ENABLE_ARCH_frv_TRUE@frv_run_SOURCES =
2418 @SIM_ENABLE_ARCH_frv_TRUE@frv_run_LDADD = \
2419 @SIM_ENABLE_ARCH_frv_TRUE@ frv/nrun.o \
2420 @SIM_ENABLE_ARCH_frv_TRUE@ frv/libsim.a \
2421 @SIM_ENABLE_ARCH_frv_TRUE@ $(SIM_COMMON_LIBS)
2422
2423 @SIM_ENABLE_ARCH_frv_TRUE@frvdocdir = $(docdir)/frv
2424 @SIM_ENABLE_ARCH_frv_TRUE@frvdoc_DATA = frv/README
2425 @SIM_ENABLE_ARCH_frv_TRUE@frv_BUILD_OUTPUTS = \
2426 @SIM_ENABLE_ARCH_frv_TRUE@ frv/mloop.c \
2427 @SIM_ENABLE_ARCH_frv_TRUE@ frv/stamp-mloop
2428
2429 @SIM_ENABLE_ARCH_ft32_TRUE@nodist_ft32_libsim_a_SOURCES = \
2430 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/modules.c
2431
2432 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_libsim_a_SOURCES = \
2433 @SIM_ENABLE_ARCH_ft32_TRUE@ $(common_libcommon_a_SOURCES)
2434
2435 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_libsim_a_LIBADD = \
2436 @SIM_ENABLE_ARCH_ft32_TRUE@ $(patsubst %,ft32/%,$(SIM_NEW_COMMON_OBJS)) \
2437 @SIM_ENABLE_ARCH_ft32_TRUE@ $(patsubst %,ft32/dv-%.o,$(SIM_HW_DEVICES)) \
2438 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/interp.o \
2439 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/sim-resume.o
2440
2441 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_run_SOURCES =
2442 @SIM_ENABLE_ARCH_ft32_TRUE@ft32_run_LDADD = \
2443 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/nrun.o \
2444 @SIM_ENABLE_ARCH_ft32_TRUE@ ft32/libsim.a \
2445 @SIM_ENABLE_ARCH_ft32_TRUE@ $(SIM_COMMON_LIBS)
2446
2447 @SIM_ENABLE_ARCH_h8300_TRUE@nodist_h8300_libsim_a_SOURCES = \
2448 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/modules.c
2449
2450 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_libsim_a_SOURCES = \
2451 @SIM_ENABLE_ARCH_h8300_TRUE@ $(common_libcommon_a_SOURCES)
2452
2453 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_libsim_a_LIBADD = \
2454 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/compile.o \
2455 @SIM_ENABLE_ARCH_h8300_TRUE@ $(patsubst %,h8300/%,$(SIM_NEW_COMMON_OBJS)) \
2456 @SIM_ENABLE_ARCH_h8300_TRUE@ $(patsubst %,h8300/dv-%.o,$(SIM_HW_DEVICES)) \
2457 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/sim-resume.o
2458
2459 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_run_SOURCES =
2460 @SIM_ENABLE_ARCH_h8300_TRUE@h8300_run_LDADD = \
2461 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/nrun.o \
2462 @SIM_ENABLE_ARCH_h8300_TRUE@ h8300/libsim.a \
2463 @SIM_ENABLE_ARCH_h8300_TRUE@ $(SIM_COMMON_LIBS)
2464
2465 @SIM_ENABLE_ARCH_iq2000_TRUE@nodist_iq2000_libsim_a_SOURCES = \
2466 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/modules.c
2467
2468 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_libsim_a_SOURCES = \
2469 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(common_libcommon_a_SOURCES)
2470
2471 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_libsim_a_LIBADD = \
2472 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(patsubst %,iq2000/%,$(SIM_NEW_COMMON_OBJS)) \
2473 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(patsubst %,iq2000/dv-%.o,$(SIM_HW_DEVICES)) \
2474 @SIM_ENABLE_ARCH_iq2000_TRUE@ \
2475 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-run.o \
2476 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-scache.o \
2477 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-trace.o \
2478 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cgen-utils.o \
2479 @SIM_ENABLE_ARCH_iq2000_TRUE@ \
2480 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/arch.o \
2481 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/cpu.o \
2482 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/decode.o \
2483 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/iq2000.o \
2484 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/sem.o \
2485 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/mloop.o \
2486 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/model.o \
2487 @SIM_ENABLE_ARCH_iq2000_TRUE@ \
2488 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/sim-if.o
2489
2490 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_run_SOURCES =
2491 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_run_LDADD = \
2492 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/nrun.o \
2493 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/libsim.a \
2494 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(SIM_COMMON_LIBS)
2495
2496 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000_BUILD_OUTPUTS = \
2497 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/mloop.c \
2498 @SIM_ENABLE_ARCH_iq2000_TRUE@ iq2000/stamp-mloop
2499
2500 @SIM_ENABLE_ARCH_lm32_TRUE@nodist_lm32_libsim_a_SOURCES = \
2501 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/modules.c
2502
2503 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_libsim_a_SOURCES = \
2504 @SIM_ENABLE_ARCH_lm32_TRUE@ $(common_libcommon_a_SOURCES)
2505
2506 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_libsim_a_LIBADD = \
2507 @SIM_ENABLE_ARCH_lm32_TRUE@ $(patsubst %,lm32/%,$(SIM_NEW_COMMON_OBJS)) \
2508 @SIM_ENABLE_ARCH_lm32_TRUE@ $(patsubst %,lm32/dv-%.o,$(SIM_HW_DEVICES)) \
2509 @SIM_ENABLE_ARCH_lm32_TRUE@ $(patsubst %,lm32/dv-%.o,$(lm32_SIM_EXTRA_HW_DEVICES)) \
2510 @SIM_ENABLE_ARCH_lm32_TRUE@ \
2511 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-run.o \
2512 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-scache.o \
2513 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-trace.o \
2514 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cgen-utils.o \
2515 @SIM_ENABLE_ARCH_lm32_TRUE@ \
2516 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/arch.o \
2517 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/cpu.o \
2518 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/decode.o \
2519 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/sem.o \
2520 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/mloop.o \
2521 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/model.o \
2522 @SIM_ENABLE_ARCH_lm32_TRUE@ \
2523 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/lm32.o \
2524 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/sim-if.o \
2525 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/traps.o \
2526 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/user.o
2527
2528 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_run_SOURCES =
2529 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_run_LDADD = \
2530 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/nrun.o \
2531 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/libsim.a \
2532 @SIM_ENABLE_ARCH_lm32_TRUE@ $(SIM_COMMON_LIBS)
2533
2534 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_SIM_EXTRA_HW_DEVICES = lm32cpu lm32timer lm32uart
2535 @SIM_ENABLE_ARCH_lm32_TRUE@lm32_BUILD_OUTPUTS = \
2536 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/mloop.c \
2537 @SIM_ENABLE_ARCH_lm32_TRUE@ lm32/stamp-mloop
2538
2539 @SIM_ENABLE_ARCH_m32c_TRUE@AM_CPPFLAGS_m32c = -DTIMER_A
2540 @SIM_ENABLE_ARCH_m32c_TRUE@nodist_m32c_libsim_a_SOURCES = \
2541 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/modules.c
2542
2543 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_libsim_a_SOURCES = \
2544 @SIM_ENABLE_ARCH_m32c_TRUE@ $(common_libcommon_a_SOURCES)
2545
2546 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_libsim_a_LIBADD = \
2547 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/gdb-if.o \
2548 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/int.o \
2549 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/load.o \
2550 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/m32c.o \
2551 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/mem.o \
2552 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/misc.o \
2553 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/r8c.o \
2554 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/reg.o \
2555 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/srcdest.o \
2556 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/syscalls.o \
2557 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/trace.o
2558
2559 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_run_SOURCES =
2560 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_run_LDADD = \
2561 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/main.o \
2562 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/libsim.a \
2563 @SIM_ENABLE_ARCH_m32c_TRUE@ $(SIM_COMMON_LIBS)
2564
2565 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_BUILD_OUTPUTS = \
2566 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/opc2c$(EXEEXT) \
2567 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/m32c.c \
2568 @SIM_ENABLE_ARCH_m32c_TRUE@ m32c/r8c.c
2569
2570 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_opc2c_SOURCES = m32c/opc2c.c
2571
2572 # opc2c leaks memory, and therefore makes AddressSanitizer unhappy. Disable
2573 # leak detection while running it.
2574 @SIM_ENABLE_ARCH_m32c_TRUE@m32c_OPC2C_RUN = ASAN_OPTIONS=detect_leaks=0 m32c/opc2c$(EXEEXT)
2575 @SIM_ENABLE_ARCH_m32r_TRUE@nodist_m32r_libsim_a_SOURCES = \
2576 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/modules.c
2577
2578 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_libsim_a_SOURCES = \
2579 @SIM_ENABLE_ARCH_m32r_TRUE@ $(common_libcommon_a_SOURCES)
2580
2581 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_libsim_a_LIBADD = \
2582 @SIM_ENABLE_ARCH_m32r_TRUE@ $(patsubst %,m32r/%,$(SIM_NEW_COMMON_OBJS)) \
2583 @SIM_ENABLE_ARCH_m32r_TRUE@ $(patsubst %,m32r/dv-%.o,$(SIM_HW_DEVICES)) \
2584 @SIM_ENABLE_ARCH_m32r_TRUE@ $(patsubst %,m32r/dv-%.o,$(m32r_SIM_EXTRA_HW_DEVICES)) \
2585 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2586 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-run.o \
2587 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-scache.o \
2588 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-trace.o \
2589 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cgen-utils.o \
2590 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2591 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/arch.o \
2592 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2593 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/m32r.o \
2594 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cpu.o \
2595 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/decode.o \
2596 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/sem.o \
2597 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/model.o \
2598 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloop.o \
2599 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2600 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/m32rx.o \
2601 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cpux.o \
2602 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/decodex.o \
2603 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/modelx.o \
2604 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloopx.o \
2605 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2606 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/m32r2.o \
2607 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/cpu2.o \
2608 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/decode2.o \
2609 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/model2.o \
2610 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloop2.o \
2611 @SIM_ENABLE_ARCH_m32r_TRUE@ \
2612 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/sim-if.o \
2613 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/traps.o
2614
2615 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_run_SOURCES =
2616 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_run_LDADD = \
2617 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/nrun.o \
2618 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/libsim.a \
2619 @SIM_ENABLE_ARCH_m32r_TRUE@ $(SIM_COMMON_LIBS)
2620
2621 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_SIM_EXTRA_HW_DEVICES = m32r_cache m32r_uart
2622 @SIM_ENABLE_ARCH_m32r_TRUE@m32r_BUILD_OUTPUTS = \
2623 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloop.c \
2624 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/stamp-mloop \
2625 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloopx.c \
2626 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/stamp-mloop-x \
2627 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/mloop2.c \
2628 @SIM_ENABLE_ARCH_m32r_TRUE@ m32r/stamp-mloop-2
2629
2630 @SIM_ENABLE_ARCH_m68hc11_TRUE@AM_CPPFLAGS_m68hc11 = \
2631 @SIM_ENABLE_ARCH_m68hc11_TRUE@ -DWITH_TARGET_WORD_BITSIZE=32 \
2632 @SIM_ENABLE_ARCH_m68hc11_TRUE@ -DWITH_TARGET_CELL_BITSIZE=32 \
2633 @SIM_ENABLE_ARCH_m68hc11_TRUE@ -DWITH_TARGET_ADDRESS_BITSIZE=32 \
2634 @SIM_ENABLE_ARCH_m68hc11_TRUE@ -DWITH_TARGET_WORD_MSB=31
2635
2636 @SIM_ENABLE_ARCH_m68hc11_TRUE@nodist_m68hc11_libsim_a_SOURCES = \
2637 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/modules.c
2638
2639 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_libsim_a_SOURCES = \
2640 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(common_libcommon_a_SOURCES)
2641
2642 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_libsim_a_LIBADD = \
2643 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/interp.o \
2644 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc11int.o \
2645 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc12int.o \
2646 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/emulos.o \
2647 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/interrupts.o \
2648 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc11_sim.o \
2649 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(patsubst %,m68hc11/%,$(SIM_NEW_COMMON_OBJS)) \
2650 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(patsubst %,m68hc11/dv-%.o,$(SIM_HW_DEVICES)) \
2651 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(patsubst %,m68hc11/dv-%.o,$(m68hc11_SIM_EXTRA_HW_DEVICES)) \
2652 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/sim-resume.o
2653
2654 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_run_SOURCES =
2655 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_run_LDADD = \
2656 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/nrun.o \
2657 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/libsim.a \
2658 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(SIM_COMMON_LIBS)
2659
2660 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_SIM_EXTRA_HW_DEVICES = m68hc11 m68hc11sio m68hc11eepr m68hc11tim m68hc11spi nvram
2661 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_BUILD_OUTPUTS = \
2662 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/gencode$(EXEEXT) \
2663 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc11int.c \
2664 @SIM_ENABLE_ARCH_m68hc11_TRUE@ m68hc11/m68hc12int.c
2665
2666 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11_gencode_SOURCES = m68hc11/gencode.c
2667 @SIM_ENABLE_ARCH_mcore_TRUE@nodist_mcore_libsim_a_SOURCES = \
2668 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/modules.c
2669
2670 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_libsim_a_SOURCES = \
2671 @SIM_ENABLE_ARCH_mcore_TRUE@ $(common_libcommon_a_SOURCES)
2672
2673 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_libsim_a_LIBADD = \
2674 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/interp.o \
2675 @SIM_ENABLE_ARCH_mcore_TRUE@ $(patsubst %,mcore/%,$(SIM_NEW_COMMON_OBJS)) \
2676 @SIM_ENABLE_ARCH_mcore_TRUE@ $(patsubst %,mcore/dv-%.o,$(SIM_HW_DEVICES)) \
2677 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/sim-resume.o
2678
2679 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_run_SOURCES =
2680 @SIM_ENABLE_ARCH_mcore_TRUE@mcore_run_LDADD = \
2681 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/nrun.o \
2682 @SIM_ENABLE_ARCH_mcore_TRUE@ mcore/libsim.a \
2683 @SIM_ENABLE_ARCH_mcore_TRUE@ $(SIM_COMMON_LIBS)
2684
2685 @SIM_ENABLE_ARCH_microblaze_TRUE@nodist_microblaze_libsim_a_SOURCES = \
2686 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/modules.c
2687
2688 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_libsim_a_SOURCES = \
2689 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(common_libcommon_a_SOURCES)
2690
2691 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_libsim_a_LIBADD = \
2692 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/interp.o \
2693 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(patsubst %,microblaze/%,$(SIM_NEW_COMMON_OBJS)) \
2694 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(patsubst %,microblaze/dv-%.o,$(SIM_HW_DEVICES)) \
2695 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/sim-resume.o
2696
2697 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_run_SOURCES =
2698 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze_run_LDADD = \
2699 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/nrun.o \
2700 @SIM_ENABLE_ARCH_microblaze_TRUE@ microblaze/libsim.a \
2701 @SIM_ENABLE_ARCH_microblaze_TRUE@ $(SIM_COMMON_LIBS)
2702
2703 @SIM_ENABLE_ARCH_mips_TRUE@AM_CPPFLAGS_mips = \
2704 @SIM_ENABLE_ARCH_mips_TRUE@ @SIM_MIPS_SUBTARGET@ \
2705 @SIM_ENABLE_ARCH_mips_TRUE@ -DWITH_TARGET_WORD_BITSIZE=@SIM_MIPS_BITSIZE@ -DWITH_TARGET_WORD_MSB=WITH_TARGET_WORD_BITSIZE-1 \
2706 @SIM_ENABLE_ARCH_mips_TRUE@ -DWITH_FLOATING_POINT=HARD_FLOATING_POINT -DWITH_TARGET_FLOATING_POINT_BITSIZE=@SIM_MIPS_FPU_BITSIZE@
2707
2708 @SIM_ENABLE_ARCH_mips_TRUE@mips_GEN_OBJ = $(am__append_73) \
2709 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_74) $(am__append_75)
2710 @SIM_ENABLE_ARCH_mips_TRUE@nodist_mips_libsim_a_SOURCES = \
2711 @SIM_ENABLE_ARCH_mips_TRUE@ mips/modules.c
2712
2713 @SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_SOURCES = \
2714 @SIM_ENABLE_ARCH_mips_TRUE@ $(common_libcommon_a_SOURCES)
2715
2716 @SIM_ENABLE_ARCH_mips_TRUE@mips_libsim_a_LIBADD = \
2717 @SIM_ENABLE_ARCH_mips_TRUE@ mips/interp.o \
2718 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_GEN_OBJ) \
2719 @SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/%,$(SIM_NEW_COMMON_OBJS)) \
2720 @SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/dv-%.o,$(SIM_HW_DEVICES)) \
2721 @SIM_ENABLE_ARCH_mips_TRUE@ $(patsubst %,mips/dv-%.o,$(mips_SIM_EXTRA_HW_DEVICES)) \
2722 @SIM_ENABLE_ARCH_mips_TRUE@ mips/cp1.o \
2723 @SIM_ENABLE_ARCH_mips_TRUE@ mips/dsp.o \
2724 @SIM_ENABLE_ARCH_mips_TRUE@ mips/mdmx.o \
2725 @SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-main.o \
2726 @SIM_ENABLE_ARCH_mips_TRUE@ mips/sim-resume.o
2727
2728 @SIM_ENABLE_ARCH_mips_TRUE@EXTRA_mips_libsim_a_DEPENDENCIES = $(SIM_MIPS_MULTI_OBJ)
2729 @SIM_ENABLE_ARCH_mips_TRUE@mips_run_SOURCES =
2730 @SIM_ENABLE_ARCH_mips_TRUE@mips_run_LDADD = \
2731 @SIM_ENABLE_ARCH_mips_TRUE@ mips/nrun.o \
2732 @SIM_ENABLE_ARCH_mips_TRUE@ mips/libsim.a \
2733 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_COMMON_LIBS)
2734
2735 @SIM_ENABLE_ARCH_mips_TRUE@mips_SIM_EXTRA_HW_DEVICES = tx3904cpu tx3904irc tx3904tmr tx3904sio
2736 @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILT_SRC_FROM_IGEN_ITABLE = \
2737 @SIM_ENABLE_ARCH_mips_TRUE@ mips/itable.h \
2738 @SIM_ENABLE_ARCH_mips_TRUE@ mips/itable.c
2739
2740 @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILT_SRC_FROM_GEN_MODE_SINGLE = \
2741 @SIM_ENABLE_ARCH_mips_TRUE@ mips/icache.h \
2742 @SIM_ENABLE_ARCH_mips_TRUE@ mips/icache.c \
2743 @SIM_ENABLE_ARCH_mips_TRUE@ mips/idecode.h \
2744 @SIM_ENABLE_ARCH_mips_TRUE@ mips/idecode.c \
2745 @SIM_ENABLE_ARCH_mips_TRUE@ mips/semantics.h \
2746 @SIM_ENABLE_ARCH_mips_TRUE@ mips/semantics.c \
2747 @SIM_ENABLE_ARCH_mips_TRUE@ mips/model.h \
2748 @SIM_ENABLE_ARCH_mips_TRUE@ mips/model.c \
2749 @SIM_ENABLE_ARCH_mips_TRUE@ mips/support.h \
2750 @SIM_ENABLE_ARCH_mips_TRUE@ mips/support.c \
2751 @SIM_ENABLE_ARCH_mips_TRUE@ mips/engine.h \
2752 @SIM_ENABLE_ARCH_mips_TRUE@ mips/engine.c \
2753 @SIM_ENABLE_ARCH_mips_TRUE@ mips/irun.c
2754
2755 @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILT_SRC_FROM_GEN_MODE_M16_M16 = \
2756 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_icache.h \
2757 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_icache.c \
2758 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_idecode.h \
2759 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_idecode.c \
2760 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_semantics.h \
2761 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_semantics.c \
2762 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_model.h \
2763 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_model.c \
2764 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_support.h \
2765 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16_support.c \
2766 @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILT_SRC_FROM_GEN_MODE_M16_M32 = \
2767 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_icache.h \
2768 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_icache.c \
2769 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_idecode.h \
2770 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_idecode.c \
2771 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_semantics.h \
2772 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_semantics.c \
2773 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_model.h \
2774 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_model.c \
2775 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_support.h \
2776 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m32_support.c
2777
2778 @SIM_ENABLE_ARCH_mips_TRUE@mips_BUILD_OUTPUTS = \
2779 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_BUILT_SRC_FROM_IGEN_ITABLE) \
2780 @SIM_ENABLE_ARCH_mips_TRUE@ mips/stamp-igen-itable \
2781 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_79) $(am__append_80) \
2782 @SIM_ENABLE_ARCH_mips_TRUE@ $(am__append_81)
2783 @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_TRACE = # -G omit-line-numbers # -G trace-rule-selection -G trace-rule-rejection -G trace-entries # -G trace-all
2784 @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_INSN = $(srcdir)/mips/mips.igen
2785 @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_INSN_INC = \
2786 @SIM_ENABLE_ARCH_mips_TRUE@ mips/dsp.igen \
2787 @SIM_ENABLE_ARCH_mips_TRUE@ mips/dsp2.igen \
2788 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16.igen \
2789 @SIM_ENABLE_ARCH_mips_TRUE@ mips/m16e.igen \
2790 @SIM_ENABLE_ARCH_mips_TRUE@ mips/mdmx.igen \
2791 @SIM_ENABLE_ARCH_mips_TRUE@ mips/micromipsdsp.igen \
2792 @SIM_ENABLE_ARCH_mips_TRUE@ mips/micromips.igen \
2793 @SIM_ENABLE_ARCH_mips_TRUE@ mips/mips3264r2.igen \
2794 @SIM_ENABLE_ARCH_mips_TRUE@ mips/mips3264r6.igen \
2795 @SIM_ENABLE_ARCH_mips_TRUE@ mips/mips3d.igen \
2796 @SIM_ENABLE_ARCH_mips_TRUE@ mips/sb1.igen \
2797 @SIM_ENABLE_ARCH_mips_TRUE@ mips/tx.igen \
2798 @SIM_ENABLE_ARCH_mips_TRUE@ mips/vr.igen
2799
2800 @SIM_ENABLE_ARCH_mips_TRUE@mips_IGEN_DC = $(srcdir)/mips/mips.dc
2801 @SIM_ENABLE_ARCH_mips_TRUE@mips_M16_DC = $(srcdir)/mips/m16.dc
2802 @SIM_ENABLE_ARCH_mips_TRUE@mips_MICROMIPS32_DC = $(srcdir)/mips/micromips.dc
2803 @SIM_ENABLE_ARCH_mips_TRUE@mips_MICROMIPS16_DC = $(srcdir)/mips/micromips16.dc
2804 @SIM_ENABLE_ARCH_mn10300_TRUE@AM_CPPFLAGS_mn10300 = \
2805 @SIM_ENABLE_ARCH_mn10300_TRUE@ -DPOLL_QUIT_INTERVAL=0x20 \
2806 @SIM_ENABLE_ARCH_mn10300_TRUE@ -DWITH_TARGET_WORD_BITSIZE=32 -DWITH_TARGET_WORD_MSB=31
2807
2808 @SIM_ENABLE_ARCH_mn10300_TRUE@nodist_mn10300_libsim_a_SOURCES = \
2809 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/modules.c
2810
2811 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_libsim_a_SOURCES = \
2812 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(common_libcommon_a_SOURCES)
2813
2814 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_libsim_a_LIBADD = \
2815 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.o \
2816 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.o \
2817 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.o \
2818 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.o \
2819 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.o \
2820 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/irun.o \
2821 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/support.o \
2822 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(patsubst %,mn10300/%,$(SIM_NEW_COMMON_OBJS)) \
2823 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(patsubst %,mn10300/dv-%.o,$(SIM_HW_DEVICES)) \
2824 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(patsubst %,mn10300/dv-%.o,$(mn10300_SIM_EXTRA_HW_DEVICES)) \
2825 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/interp.o \
2826 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/op_utils.o \
2827 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/sim-resume.o
2828
2829 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_run_SOURCES =
2830 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_run_LDADD = \
2831 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/nrun.o \
2832 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/libsim.a \
2833 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(SIM_COMMON_LIBS)
2834
2835 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_SIM_EXTRA_HW_DEVICES = mn103cpu mn103int mn103tim mn103ser mn103iop
2836 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_BUILT_SRC_FROM_IGEN = \
2837 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.h \
2838 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/icache.c \
2839 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.h \
2840 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/idecode.c \
2841 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.h \
2842 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/semantics.c \
2843 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/model.h \
2844 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/model.c \
2845 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/support.h \
2846 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/support.c \
2847 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.h \
2848 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/itable.c \
2849 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.h \
2850 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/engine.c \
2851 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/irun.c
2852
2853 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_BUILD_OUTPUTS = \
2854 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(mn10300_BUILT_SRC_FROM_IGEN) \
2855 @SIM_ENABLE_ARCH_mn10300_TRUE@ mn10300/stamp-igen
2856
2857 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_IGEN_TRACE = # -G omit-line-numbers # -G trace-rule-selection -G trace-rule-rejection -G trace-entries
2858 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_IGEN_INSN = $(srcdir)/mn10300/mn10300.igen
2859 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_IGEN_INSN_INC = mn10300/am33.igen mn10300/am33-2.igen
2860 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300_IGEN_DC = $(srcdir)/mn10300/mn10300.dc
2861 @SIM_ENABLE_ARCH_moxie_TRUE@AM_CPPFLAGS_moxie = -DDTB="\"$(dtbdir)/moxie-gdb.dtb\""
2862 @SIM_ENABLE_ARCH_moxie_TRUE@nodist_moxie_libsim_a_SOURCES = \
2863 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/modules.c
2864
2865 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_libsim_a_SOURCES = \
2866 @SIM_ENABLE_ARCH_moxie_TRUE@ $(common_libcommon_a_SOURCES)
2867
2868 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_libsim_a_LIBADD = \
2869 @SIM_ENABLE_ARCH_moxie_TRUE@ $(patsubst %,moxie/%,$(SIM_NEW_COMMON_OBJS)) \
2870 @SIM_ENABLE_ARCH_moxie_TRUE@ $(patsubst %,moxie/dv-%.o,$(SIM_HW_DEVICES)) \
2871 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/interp.o \
2872 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/sim-resume.o
2873
2874 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_run_SOURCES =
2875 @SIM_ENABLE_ARCH_moxie_TRUE@moxie_run_LDADD = \
2876 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/nrun.o \
2877 @SIM_ENABLE_ARCH_moxie_TRUE@ moxie/libsim.a \
2878 @SIM_ENABLE_ARCH_moxie_TRUE@ $(SIM_COMMON_LIBS)
2879
2880 @SIM_ENABLE_ARCH_moxie_TRUE@dtbdir = $(datadir)/gdb/dtb
2881 @SIM_ENABLE_ARCH_moxie_TRUE@dtb_DATA = moxie/moxie-gdb.dtb
2882 @SIM_ENABLE_ARCH_msp430_TRUE@nodist_msp430_libsim_a_SOURCES = \
2883 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/modules.c
2884
2885 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_libsim_a_SOURCES = \
2886 @SIM_ENABLE_ARCH_msp430_TRUE@ $(common_libcommon_a_SOURCES)
2887
2888 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_libsim_a_LIBADD = \
2889 @SIM_ENABLE_ARCH_msp430_TRUE@ $(patsubst %,msp430/%,$(SIM_NEW_COMMON_OBJS)) \
2890 @SIM_ENABLE_ARCH_msp430_TRUE@ $(patsubst %,msp430/dv-%.o,$(SIM_HW_DEVICES)) \
2891 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/msp430-sim.o \
2892 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/sim-resume.o
2893
2894 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_run_SOURCES =
2895 @SIM_ENABLE_ARCH_msp430_TRUE@msp430_run_LDADD = \
2896 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/nrun.o \
2897 @SIM_ENABLE_ARCH_msp430_TRUE@ msp430/libsim.a \
2898 @SIM_ENABLE_ARCH_msp430_TRUE@ $(SIM_COMMON_LIBS)
2899
2900 @SIM_ENABLE_ARCH_or1k_TRUE@AM_CPPFLAGS_or1k = -DWITH_TARGET_WORD_BITSIZE=32 -DWITH_TARGET_WORD_MSB=31
2901 @SIM_ENABLE_ARCH_or1k_TRUE@nodist_or1k_libsim_a_SOURCES = \
2902 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/modules.c
2903
2904 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_libsim_a_SOURCES = \
2905 @SIM_ENABLE_ARCH_or1k_TRUE@ $(common_libcommon_a_SOURCES)
2906
2907 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_libsim_a_LIBADD = \
2908 @SIM_ENABLE_ARCH_or1k_TRUE@ $(patsubst %,or1k/%,$(SIM_NEW_COMMON_OBJS)) \
2909 @SIM_ENABLE_ARCH_or1k_TRUE@ $(patsubst %,or1k/dv-%.o,$(SIM_HW_DEVICES)) \
2910 @SIM_ENABLE_ARCH_or1k_TRUE@ \
2911 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-accfp.o \
2912 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-fpu.o \
2913 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-run.o \
2914 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-scache.o \
2915 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-trace.o \
2916 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cgen-utils.o \
2917 @SIM_ENABLE_ARCH_or1k_TRUE@ \
2918 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/arch.o \
2919 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/cpu.o \
2920 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/decode.o \
2921 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/mloop.o \
2922 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/model.o \
2923 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/sem.o \
2924 @SIM_ENABLE_ARCH_or1k_TRUE@ \
2925 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/or1k.o \
2926 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/sim-if.o \
2927 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/traps.o
2928
2929 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_run_SOURCES =
2930 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_run_LDADD = \
2931 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/nrun.o \
2932 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/libsim.a \
2933 @SIM_ENABLE_ARCH_or1k_TRUE@ $(SIM_COMMON_LIBS)
2934
2935 @SIM_ENABLE_ARCH_or1k_TRUE@or1kdocdir = $(docdir)/or1k
2936 @SIM_ENABLE_ARCH_or1k_TRUE@or1kdoc_DATA = or1k/README
2937 @SIM_ENABLE_ARCH_or1k_TRUE@or1k_BUILD_OUTPUTS = \
2938 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/mloop.c \
2939 @SIM_ENABLE_ARCH_or1k_TRUE@ or1k/stamp-mloop
2940
2941 @SIM_ENABLE_ARCH_ppc_TRUE@AM_CPPFLAGS_ppc = \
2942 @SIM_ENABLE_ARCH_ppc_TRUE@ -DHAVE_COMMON_FPU \
2943 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_smp) \
2944 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_xor_endian) \
2945 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_bitsize) \
2946 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_timebase) \
2947 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_float) \
2948 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_monitor) \
2949 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_model) $(sim_ppc_default_model) $(sim_ppc_model_issue) \
2950 @SIM_ENABLE_ARCH_ppc_TRUE@ $(sim_ppc_switch)
2951
2952 @SIM_ENABLE_ARCH_ppc_TRUE@AM_CPPFLAGS_ppc_options.o = '-DOPCODE_RULES="$(IGEN_OPCODE_RULES)"' '-DIGEN_FLAGS="$(ppc_IGEN_FLAGS)"'
2953 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libsim_a_SOURCES = \
2954 @SIM_ENABLE_ARCH_ppc_TRUE@ $(common_libcommon_a_SOURCES)
2955
2956 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libsim_a_LIBADD = \
2957 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/debug.o \
2958 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/bits.o \
2959 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/sim-endian.o \
2960 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/os_emul.o \
2961 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_generic.o \
2962 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_bugapi.o \
2963 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_chirp.o \
2964 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_netbsd.o \
2965 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/emul_unix.o \
2966 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/registers.o \
2967 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/vm.o \
2968 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/corefile.o \
2969 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/model.o \
2970 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/spreg.o \
2971 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/cpu.o \
2972 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/interrupts.o \
2973 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/events.o \
2974 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/cap.o \
2975 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/device.o \
2976 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/tree.o \
2977 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/device_table.o \
2978 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/itable.o \
2979 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/mon.o \
2980 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/icache.o \
2981 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/semantics.o \
2982 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/idecode.o \
2983 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/support.o \
2984 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/sim-fpu.o \
2985 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/psim.o \
2986 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/pk_disklabel.o \
2987 @SIM_ENABLE_ARCH_ppc_TRUE@ $(patsubst %,ppc/%,$(sim_ppc_hw_obj)) \
2988 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/options.o \
2989 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gdb-sim.o \
2990 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/sim_calls.o
2991
2992 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_run_SOURCES = \
2993 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/main.c
2994
2995 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_run_LDADD = \
2996 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/libsim.a \
2997 @SIM_ENABLE_ARCH_ppc_TRUE@ $(SIM_COMMON_LIBS)
2998
2999 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libigen_a_SOURCES = \
3000 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/table.c \
3001 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/lf-ppc.c \
3002 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/dumpf.c \
3003 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-decode.c \
3004 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-cache.c \
3005 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/filter-ppc.c \
3006 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-insn.c \
3007 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-model.c \
3008 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-itable.c \
3009 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-icache.c \
3010 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-semantics.c \
3011 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-idecode.c \
3012 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/gen-support.c
3013
3014 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_libigen_a_LIBADD = \
3015 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/filter.o \
3016 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/filter_host.o \
3017 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/lf.o \
3018 @SIM_ENABLE_ARCH_ppc_TRUE@ igen/misc.o
3019
3020 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_igen_SOURCES = ppc/igen.c
3021 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_igen_LDADD = ppc/libigen.a
3022
3023 # igen leaks memory, and therefore makes AddressSanitizer unhappy. Disable
3024 # leak detection while running it.
3025 @SIM_ENABLE_ARCH_ppc_TRUE@PPC_IGEN = ppc/igen$(EXEEXT)
3026 @SIM_ENABLE_ARCH_ppc_TRUE@PPC_IGEN_RUN = ASAN_OPTIONS=detect_leaks=0 $(PPC_IGEN) $(ppc_IGEN_FLAGS)
3027 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_IGEN_FLAGS = \
3028 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_decode_mechanism@ \
3029 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_dup@ \
3030 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_jump@ \
3031 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_filter@ \
3032 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_icache@ \
3033 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_igen_smp@ \
3034 @SIM_ENABLE_ARCH_ppc_TRUE@ @sim_ppc_line_nr@
3035
3036 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_BUILT_SRC_FROM_IGEN = \
3037 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/icache.h \
3038 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/icache.c \
3039 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/idecode.h \
3040 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/idecode.c \
3041 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/semantics.h \
3042 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/semantics.c \
3043 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/model.h \
3044 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/model.c \
3045 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/support.h \
3046 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/support.c \
3047 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/itable.h \
3048 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/itable.c
3049
3050 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_BUILD_OUTPUTS = \
3051 @SIM_ENABLE_ARCH_ppc_TRUE@ $(ppc_BUILT_SRC_FROM_IGEN) \
3052 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/stamp-igen ppc/hw.c ppc/hw.h \
3053 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/stamp-hw ppc/stamp-pk
3054 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_IGEN_OPCODE_RULES = ppc/@sim_ppc_opcode@
3055 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_cache_SOURCES =
3056 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_cache_LDADD = ppc/ld-cache-main.o ppc/libigen.a
3057 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_decode_SOURCES =
3058 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_decode_LDADD = ppc/ld-decode-main.o ppc/libigen.a
3059 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_insn_SOURCES =
3060 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_ld_insn_LDADD = ppc/ld-insn-main.o ppc/libigen.a
3061 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_IGEN_TOOLS = \
3062 @SIM_ENABLE_ARCH_ppc_TRUE@ $(PPC_IGEN) \
3063 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-cache \
3064 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-decode \
3065 @SIM_ENABLE_ARCH_ppc_TRUE@ ppc/ld-insn
3066
3067 @SIM_ENABLE_ARCH_ppc_TRUE@IGEN_OPCODE_RULES = @sim_ppc_opcode@
3068 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_HW_SRC = $(sim_ppc_hw_src:%=ppc/%)
3069 @SIM_ENABLE_ARCH_ppc_TRUE@ppc_PACKAGE_SRC = ppc/pk_disklabel.c
3070 @SIM_ENABLE_ARCH_ppc_TRUE@ppcdocdir = $(docdir)/ppc
3071 @SIM_ENABLE_ARCH_ppc_TRUE@ppcdoc_DATA = ppc/BUGS ppc/INSTALL ppc/README ppc/RUN
3072 @SIM_ENABLE_ARCH_pru_TRUE@nodist_pru_libsim_a_SOURCES = \
3073 @SIM_ENABLE_ARCH_pru_TRUE@ pru/modules.c
3074
3075 @SIM_ENABLE_ARCH_pru_TRUE@pru_libsim_a_SOURCES = \
3076 @SIM_ENABLE_ARCH_pru_TRUE@ $(common_libcommon_a_SOURCES)
3077
3078 @SIM_ENABLE_ARCH_pru_TRUE@pru_libsim_a_LIBADD = \
3079 @SIM_ENABLE_ARCH_pru_TRUE@ $(patsubst %,pru/%,$(SIM_NEW_COMMON_OBJS)) \
3080 @SIM_ENABLE_ARCH_pru_TRUE@ $(patsubst %,pru/dv-%.o,$(SIM_HW_DEVICES)) \
3081 @SIM_ENABLE_ARCH_pru_TRUE@ pru/interp.o \
3082 @SIM_ENABLE_ARCH_pru_TRUE@ pru/sim-resume.o
3083
3084 @SIM_ENABLE_ARCH_pru_TRUE@pru_run_SOURCES =
3085 @SIM_ENABLE_ARCH_pru_TRUE@pru_run_LDADD = \
3086 @SIM_ENABLE_ARCH_pru_TRUE@ pru/nrun.o \
3087 @SIM_ENABLE_ARCH_pru_TRUE@ pru/libsim.a \
3088 @SIM_ENABLE_ARCH_pru_TRUE@ $(SIM_COMMON_LIBS)
3089
3090 @SIM_ENABLE_ARCH_riscv_TRUE@AM_CPPFLAGS_riscv = -DWITH_TARGET_WORD_BITSIZE=$(SIM_RISCV_BITSIZE)
3091 @SIM_ENABLE_ARCH_riscv_TRUE@nodist_riscv_libsim_a_SOURCES = \
3092 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/modules.c
3093
3094 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_libsim_a_SOURCES = \
3095 @SIM_ENABLE_ARCH_riscv_TRUE@ $(common_libcommon_a_SOURCES)
3096
3097 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_libsim_a_LIBADD = \
3098 @SIM_ENABLE_ARCH_riscv_TRUE@ $(patsubst %,riscv/%,$(SIM_NEW_COMMON_OBJS)) \
3099 @SIM_ENABLE_ARCH_riscv_TRUE@ $(patsubst %,riscv/dv-%.o,$(SIM_HW_DEVICES)) \
3100 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/interp.o \
3101 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/machs.o \
3102 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/sim-main.o \
3103 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/sim-resume.o
3104
3105 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_run_SOURCES =
3106 @SIM_ENABLE_ARCH_riscv_TRUE@riscv_run_LDADD = \
3107 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/nrun.o \
3108 @SIM_ENABLE_ARCH_riscv_TRUE@ riscv/libsim.a \
3109 @SIM_ENABLE_ARCH_riscv_TRUE@ $(SIM_COMMON_LIBS)
3110
3111 @SIM_ENABLE_ARCH_rl78_TRUE@nodist_rl78_libsim_a_SOURCES = \
3112 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/modules.c
3113
3114 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_libsim_a_SOURCES = \
3115 @SIM_ENABLE_ARCH_rl78_TRUE@ $(common_libcommon_a_SOURCES)
3116
3117 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_libsim_a_LIBADD = \
3118 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/load.o \
3119 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/mem.o \
3120 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/cpu.o \
3121 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/rl78.o \
3122 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/gdb-if.o \
3123 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/trace.o
3124
3125 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_run_SOURCES =
3126 @SIM_ENABLE_ARCH_rl78_TRUE@rl78_run_LDADD = \
3127 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/main.o \
3128 @SIM_ENABLE_ARCH_rl78_TRUE@ rl78/libsim.a \
3129 @SIM_ENABLE_ARCH_rl78_TRUE@ $(SIM_COMMON_LIBS)
3130
3131 @SIM_ENABLE_ARCH_rx_TRUE@AM_CPPFLAGS_rx = $(SIM_RX_CYCLE_ACCURATE_FLAGS)
3132 @SIM_ENABLE_ARCH_rx_TRUE@nodist_rx_libsim_a_SOURCES = \
3133 @SIM_ENABLE_ARCH_rx_TRUE@ rx/modules.c
3134
3135 @SIM_ENABLE_ARCH_rx_TRUE@rx_libsim_a_SOURCES = \
3136 @SIM_ENABLE_ARCH_rx_TRUE@ $(common_libcommon_a_SOURCES)
3137
3138 @SIM_ENABLE_ARCH_rx_TRUE@rx_libsim_a_LIBADD = \
3139 @SIM_ENABLE_ARCH_rx_TRUE@ rx/fpu.o \
3140 @SIM_ENABLE_ARCH_rx_TRUE@ rx/load.o \
3141 @SIM_ENABLE_ARCH_rx_TRUE@ rx/mem.o \
3142 @SIM_ENABLE_ARCH_rx_TRUE@ rx/misc.o \
3143 @SIM_ENABLE_ARCH_rx_TRUE@ rx/reg.o \
3144 @SIM_ENABLE_ARCH_rx_TRUE@ rx/rx.o \
3145 @SIM_ENABLE_ARCH_rx_TRUE@ rx/syscalls.o \
3146 @SIM_ENABLE_ARCH_rx_TRUE@ rx/trace.o \
3147 @SIM_ENABLE_ARCH_rx_TRUE@ rx/gdb-if.o \
3148 @SIM_ENABLE_ARCH_rx_TRUE@ rx/err.o
3149
3150 @SIM_ENABLE_ARCH_rx_TRUE@rx_run_SOURCES =
3151 @SIM_ENABLE_ARCH_rx_TRUE@rx_run_LDADD = \
3152 @SIM_ENABLE_ARCH_rx_TRUE@ rx/main.o \
3153 @SIM_ENABLE_ARCH_rx_TRUE@ rx/libsim.a \
3154 @SIM_ENABLE_ARCH_rx_TRUE@ $(SIM_COMMON_LIBS)
3155
3156 @SIM_ENABLE_ARCH_rx_TRUE@rxdocdir = $(docdir)/rx
3157 @SIM_ENABLE_ARCH_rx_TRUE@rxdoc_DATA = rx/README.txt
3158 @SIM_ENABLE_ARCH_sh_TRUE@nodist_sh_libsim_a_SOURCES = \
3159 @SIM_ENABLE_ARCH_sh_TRUE@ sh/modules.c
3160
3161 @SIM_ENABLE_ARCH_sh_TRUE@sh_libsim_a_SOURCES = \
3162 @SIM_ENABLE_ARCH_sh_TRUE@ $(common_libcommon_a_SOURCES)
3163
3164 @SIM_ENABLE_ARCH_sh_TRUE@sh_libsim_a_LIBADD = \
3165 @SIM_ENABLE_ARCH_sh_TRUE@ sh/interp.o \
3166 @SIM_ENABLE_ARCH_sh_TRUE@ $(patsubst %,sh/%,$(SIM_NEW_COMMON_OBJS)) \
3167 @SIM_ENABLE_ARCH_sh_TRUE@ $(patsubst %,sh/dv-%.o,$(SIM_HW_DEVICES)) \
3168 @SIM_ENABLE_ARCH_sh_TRUE@ sh/table.o
3169
3170 @SIM_ENABLE_ARCH_sh_TRUE@sh_run_SOURCES =
3171 @SIM_ENABLE_ARCH_sh_TRUE@sh_run_LDADD = \
3172 @SIM_ENABLE_ARCH_sh_TRUE@ sh/nrun.o \
3173 @SIM_ENABLE_ARCH_sh_TRUE@ sh/libsim.a \
3174 @SIM_ENABLE_ARCH_sh_TRUE@ $(SIM_COMMON_LIBS)
3175
3176 @SIM_ENABLE_ARCH_sh_TRUE@sh_BUILD_OUTPUTS = \
3177 @SIM_ENABLE_ARCH_sh_TRUE@ sh/gencode$(EXEEXT) \
3178 @SIM_ENABLE_ARCH_sh_TRUE@ sh/code.c \
3179 @SIM_ENABLE_ARCH_sh_TRUE@ sh/ppi.c \
3180 @SIM_ENABLE_ARCH_sh_TRUE@ sh/table.c
3181
3182 @SIM_ENABLE_ARCH_sh_TRUE@sh_gencode_SOURCES = sh/gencode.c
3183 @SIM_ENABLE_ARCH_v850_TRUE@AM_CPPFLAGS_v850 = -DWITH_TARGET_WORD_BITSIZE=32 -DWITH_TARGET_WORD_MSB=31
3184 @SIM_ENABLE_ARCH_v850_TRUE@nodist_v850_libsim_a_SOURCES = \
3185 @SIM_ENABLE_ARCH_v850_TRUE@ v850/modules.c
3186
3187 @SIM_ENABLE_ARCH_v850_TRUE@v850_libsim_a_SOURCES = \
3188 @SIM_ENABLE_ARCH_v850_TRUE@ $(common_libcommon_a_SOURCES)
3189
3190 @SIM_ENABLE_ARCH_v850_TRUE@v850_libsim_a_LIBADD = \
3191 @SIM_ENABLE_ARCH_v850_TRUE@ $(patsubst %,v850/%,$(SIM_NEW_COMMON_OBJS)) \
3192 @SIM_ENABLE_ARCH_v850_TRUE@ $(patsubst %,v850/dv-%.o,$(SIM_HW_DEVICES)) \
3193 @SIM_ENABLE_ARCH_v850_TRUE@ v850/simops.o \
3194 @SIM_ENABLE_ARCH_v850_TRUE@ v850/interp.o \
3195 @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.o \
3196 @SIM_ENABLE_ARCH_v850_TRUE@ v850/semantics.o \
3197 @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.o \
3198 @SIM_ENABLE_ARCH_v850_TRUE@ v850/icache.o \
3199 @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.o \
3200 @SIM_ENABLE_ARCH_v850_TRUE@ v850/irun.o \
3201 @SIM_ENABLE_ARCH_v850_TRUE@ v850/support.o \
3202 @SIM_ENABLE_ARCH_v850_TRUE@ v850/sim-resume.o
3203
3204 @SIM_ENABLE_ARCH_v850_TRUE@v850_run_SOURCES =
3205 @SIM_ENABLE_ARCH_v850_TRUE@v850_run_LDADD = \
3206 @SIM_ENABLE_ARCH_v850_TRUE@ v850/nrun.o \
3207 @SIM_ENABLE_ARCH_v850_TRUE@ v850/libsim.a \
3208 @SIM_ENABLE_ARCH_v850_TRUE@ $(SIM_COMMON_LIBS)
3209
3210 @SIM_ENABLE_ARCH_v850_TRUE@v850_BUILT_SRC_FROM_IGEN = \
3211 @SIM_ENABLE_ARCH_v850_TRUE@ v850/icache.h \
3212 @SIM_ENABLE_ARCH_v850_TRUE@ v850/icache.c \
3213 @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.h \
3214 @SIM_ENABLE_ARCH_v850_TRUE@ v850/idecode.c \
3215 @SIM_ENABLE_ARCH_v850_TRUE@ v850/semantics.h \
3216 @SIM_ENABLE_ARCH_v850_TRUE@ v850/semantics.c \
3217 @SIM_ENABLE_ARCH_v850_TRUE@ v850/model.h \
3218 @SIM_ENABLE_ARCH_v850_TRUE@ v850/model.c \
3219 @SIM_ENABLE_ARCH_v850_TRUE@ v850/support.h \
3220 @SIM_ENABLE_ARCH_v850_TRUE@ v850/support.c \
3221 @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.h \
3222 @SIM_ENABLE_ARCH_v850_TRUE@ v850/itable.c \
3223 @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.h \
3224 @SIM_ENABLE_ARCH_v850_TRUE@ v850/engine.c \
3225 @SIM_ENABLE_ARCH_v850_TRUE@ v850/irun.c
3226
3227 @SIM_ENABLE_ARCH_v850_TRUE@v850_BUILD_OUTPUTS = \
3228 @SIM_ENABLE_ARCH_v850_TRUE@ $(v850_BUILT_SRC_FROM_IGEN) \
3229 @SIM_ENABLE_ARCH_v850_TRUE@ v850/stamp-igen
3230
3231 @SIM_ENABLE_ARCH_v850_TRUE@v850_IGEN_TRACE = # -G omit-line-numbers # -G trace-rule-selection -G trace-rule-rejection -G trace-entries
3232 @SIM_ENABLE_ARCH_v850_TRUE@v850_IGEN_INSN = $(srcdir)/v850/v850.igen
3233 @SIM_ENABLE_ARCH_v850_TRUE@v850_IGEN_DC = $(srcdir)/v850/v850.dc
3234 all: $(BUILT_SOURCES) config.h
3235 $(MAKE) $(AM_MAKEFLAGS) all-am
3236
3237 .SUFFIXES:
3238 .SUFFIXES: .c .lo .log .o .obj .test .test$(EXEEXT) .trs
3239 am--refresh: Makefile
3240 @:
3241 $(srcdir)/Makefile.in: @MAINTAINER_MODE_TRUE@ $(srcdir)/Makefile.am $(srcdir)/common/local.mk $(srcdir)/igen/local.mk $(srcdir)/testsuite/local.mk $(srcdir)/testsuite/common/local.mk $(srcdir)/aarch64/local.mk $(srcdir)/arm/local.mk $(srcdir)/avr/local.mk $(srcdir)/bfin/local.mk $(srcdir)/bpf/local.mk $(srcdir)/cr16/local.mk $(srcdir)/cris/local.mk $(srcdir)/d10v/local.mk $(srcdir)/erc32/local.mk $(srcdir)/example-synacor/local.mk $(srcdir)/frv/local.mk $(srcdir)/ft32/local.mk $(srcdir)/h8300/local.mk $(srcdir)/iq2000/local.mk $(srcdir)/lm32/local.mk $(srcdir)/m32c/local.mk $(srcdir)/m32r/local.mk $(srcdir)/m68hc11/local.mk $(srcdir)/mcore/local.mk $(srcdir)/microblaze/local.mk $(srcdir)/mips/local.mk $(srcdir)/mn10300/local.mk $(srcdir)/moxie/local.mk $(srcdir)/msp430/local.mk $(srcdir)/or1k/local.mk $(srcdir)/ppc/local.mk $(srcdir)/pru/local.mk $(srcdir)/riscv/local.mk $(srcdir)/rl78/local.mk $(srcdir)/rx/local.mk $(srcdir)/sh/local.mk $(srcdir)/v850/local.mk $(am__configure_deps)
3242 @for dep in $?; do \
3243 case '$(am__configure_deps)' in \
3244 *$$dep*) \
3245 echo ' cd $(srcdir) && $(AUTOMAKE) --foreign'; \
3246 $(am__cd) $(srcdir) && $(AUTOMAKE) --foreign \
3247 && exit 0; \
3248 exit 1;; \
3249 esac; \
3250 done; \
3251 echo ' cd $(top_srcdir) && $(AUTOMAKE) --foreign Makefile'; \
3252 $(am__cd) $(top_srcdir) && \
3253 $(AUTOMAKE) --foreign Makefile
3254 Makefile: $(srcdir)/Makefile.in $(top_builddir)/config.status
3255 @case '$?' in \
3256 *config.status*) \
3257 echo ' $(SHELL) ./config.status'; \
3258 $(SHELL) ./config.status;; \
3259 *) \
3260 echo ' cd $(top_builddir) && $(SHELL) ./config.status $@ $(am__depfiles_maybe)'; \
3261 cd $(top_builddir) && $(SHELL) ./config.status $@ $(am__depfiles_maybe);; \
3262 esac;
3263 $(srcdir)/common/local.mk $(srcdir)/igen/local.mk $(srcdir)/testsuite/local.mk $(srcdir)/testsuite/common/local.mk $(srcdir)/aarch64/local.mk $(srcdir)/arm/local.mk $(srcdir)/avr/local.mk $(srcdir)/bfin/local.mk $(srcdir)/bpf/local.mk $(srcdir)/cr16/local.mk $(srcdir)/cris/local.mk $(srcdir)/d10v/local.mk $(srcdir)/erc32/local.mk $(srcdir)/example-synacor/local.mk $(srcdir)/frv/local.mk $(srcdir)/ft32/local.mk $(srcdir)/h8300/local.mk $(srcdir)/iq2000/local.mk $(srcdir)/lm32/local.mk $(srcdir)/m32c/local.mk $(srcdir)/m32r/local.mk $(srcdir)/m68hc11/local.mk $(srcdir)/mcore/local.mk $(srcdir)/microblaze/local.mk $(srcdir)/mips/local.mk $(srcdir)/mn10300/local.mk $(srcdir)/moxie/local.mk $(srcdir)/msp430/local.mk $(srcdir)/or1k/local.mk $(srcdir)/ppc/local.mk $(srcdir)/pru/local.mk $(srcdir)/riscv/local.mk $(srcdir)/rl78/local.mk $(srcdir)/rx/local.mk $(srcdir)/sh/local.mk $(srcdir)/v850/local.mk $(am__empty):
3264
3265 $(top_builddir)/config.status: $(top_srcdir)/configure $(CONFIG_STATUS_DEPENDENCIES)
3266 $(SHELL) ./config.status --recheck
3267
3268 $(top_srcdir)/configure: @MAINTAINER_MODE_TRUE@ $(am__configure_deps)
3269 $(am__cd) $(srcdir) && $(AUTOCONF)
3270 $(ACLOCAL_M4): @MAINTAINER_MODE_TRUE@ $(am__aclocal_m4_deps)
3271 $(am__cd) $(srcdir) && $(ACLOCAL) $(ACLOCAL_AMFLAGS)
3272 $(am__aclocal_m4_deps):
3273
3274 config.h: stamp-h1
3275 @test -f $@ || rm -f stamp-h1
3276 @test -f $@ || $(MAKE) $(AM_MAKEFLAGS) stamp-h1
3277
3278 stamp-h1: $(srcdir)/config.h.in $(top_builddir)/config.status
3279 @rm -f stamp-h1
3280 cd $(top_builddir) && $(SHELL) ./config.status config.h
3281 $(srcdir)/config.h.in: @MAINTAINER_MODE_TRUE@ $(am__configure_deps)
3282 ($(am__cd) $(top_srcdir) && $(AUTOHEADER))
3283 rm -f stamp-h1
3284 touch $@
3285
3286 distclean-hdr:
3287 -rm -f config.h stamp-h1
3288 aarch64/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3289 cd $(top_builddir) && $(SHELL) ./config.status $@
3290 arm/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3291 cd $(top_builddir) && $(SHELL) ./config.status $@
3292 avr/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3293 cd $(top_builddir) && $(SHELL) ./config.status $@
3294 bfin/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3295 cd $(top_builddir) && $(SHELL) ./config.status $@
3296 bpf/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3297 cd $(top_builddir) && $(SHELL) ./config.status $@
3298 cr16/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3299 cd $(top_builddir) && $(SHELL) ./config.status $@
3300 cris/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3301 cd $(top_builddir) && $(SHELL) ./config.status $@
3302 d10v/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3303 cd $(top_builddir) && $(SHELL) ./config.status $@
3304 frv/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3305 cd $(top_builddir) && $(SHELL) ./config.status $@
3306 ft32/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3307 cd $(top_builddir) && $(SHELL) ./config.status $@
3308 h8300/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3309 cd $(top_builddir) && $(SHELL) ./config.status $@
3310 iq2000/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3311 cd $(top_builddir) && $(SHELL) ./config.status $@
3312 lm32/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3313 cd $(top_builddir) && $(SHELL) ./config.status $@
3314 m32c/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3315 cd $(top_builddir) && $(SHELL) ./config.status $@
3316 m32r/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3317 cd $(top_builddir) && $(SHELL) ./config.status $@
3318 m68hc11/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3319 cd $(top_builddir) && $(SHELL) ./config.status $@
3320 mcore/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3321 cd $(top_builddir) && $(SHELL) ./config.status $@
3322 microblaze/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3323 cd $(top_builddir) && $(SHELL) ./config.status $@
3324 mips/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3325 cd $(top_builddir) && $(SHELL) ./config.status $@
3326 mn10300/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3327 cd $(top_builddir) && $(SHELL) ./config.status $@
3328 moxie/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3329 cd $(top_builddir) && $(SHELL) ./config.status $@
3330 msp430/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3331 cd $(top_builddir) && $(SHELL) ./config.status $@
3332 or1k/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3333 cd $(top_builddir) && $(SHELL) ./config.status $@
3334 ppc/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3335 cd $(top_builddir) && $(SHELL) ./config.status $@
3336 pru/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3337 cd $(top_builddir) && $(SHELL) ./config.status $@
3338 riscv/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3339 cd $(top_builddir) && $(SHELL) ./config.status $@
3340 rl78/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3341 cd $(top_builddir) && $(SHELL) ./config.status $@
3342 rx/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3343 cd $(top_builddir) && $(SHELL) ./config.status $@
3344 sh/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3345 cd $(top_builddir) && $(SHELL) ./config.status $@
3346 erc32/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3347 cd $(top_builddir) && $(SHELL) ./config.status $@
3348 v850/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3349 cd $(top_builddir) && $(SHELL) ./config.status $@
3350 example-synacor/.gdbinit: $(top_builddir)/config.status $(top_srcdir)/common/gdbinit.in
3351 cd $(top_builddir) && $(SHELL) ./config.status $@
3352 .gdbinit: $(top_builddir)/config.status $(srcdir)/gdbinit.in
3353 cd $(top_builddir) && $(SHELL) ./config.status $@
3354
3355 clean-noinstLIBRARIES:
3356 -test -z "$(noinst_LIBRARIES)" || rm -f $(noinst_LIBRARIES)
3357 common/$(am__dirstamp):
3358 @$(MKDIR_P) common
3359 @: > common/$(am__dirstamp)
3360 common/$(DEPDIR)/$(am__dirstamp):
3361 @$(MKDIR_P) common/$(DEPDIR)
3362 @: > common/$(DEPDIR)/$(am__dirstamp)
3363 common/callback.$(OBJEXT): common/$(am__dirstamp) \
3364 common/$(DEPDIR)/$(am__dirstamp)
3365 common/portability.$(OBJEXT): common/$(am__dirstamp) \
3366 common/$(DEPDIR)/$(am__dirstamp)
3367 common/sim-load.$(OBJEXT): common/$(am__dirstamp) \
3368 common/$(DEPDIR)/$(am__dirstamp)
3369 common/sim-signal.$(OBJEXT): common/$(am__dirstamp) \
3370 common/$(DEPDIR)/$(am__dirstamp)
3371 common/syscall.$(OBJEXT): common/$(am__dirstamp) \
3372 common/$(DEPDIR)/$(am__dirstamp)
3373 common/target-newlib-errno.$(OBJEXT): common/$(am__dirstamp) \
3374 common/$(DEPDIR)/$(am__dirstamp)
3375 common/target-newlib-open.$(OBJEXT): common/$(am__dirstamp) \
3376 common/$(DEPDIR)/$(am__dirstamp)
3377 common/target-newlib-signal.$(OBJEXT): common/$(am__dirstamp) \
3378 common/$(DEPDIR)/$(am__dirstamp)
3379 common/target-newlib-syscall.$(OBJEXT): common/$(am__dirstamp) \
3380 common/$(DEPDIR)/$(am__dirstamp)
3381 common/version.$(OBJEXT): common/$(am__dirstamp) \
3382 common/$(DEPDIR)/$(am__dirstamp)
3383 aarch64/$(am__dirstamp):
3384 @$(MKDIR_P) aarch64
3385 @: > aarch64/$(am__dirstamp)
3386 aarch64/$(DEPDIR)/$(am__dirstamp):
3387 @$(MKDIR_P) aarch64/$(DEPDIR)
3388 @: > aarch64/$(DEPDIR)/$(am__dirstamp)
3389 aarch64/modules.$(OBJEXT): aarch64/$(am__dirstamp) \
3390 aarch64/$(DEPDIR)/$(am__dirstamp)
3391
3392 aarch64/libsim.a: $(aarch64_libsim_a_OBJECTS) $(aarch64_libsim_a_DEPENDENCIES) $(EXTRA_aarch64_libsim_a_DEPENDENCIES) aarch64/$(am__dirstamp)
3393 $(AM_V_at)-rm -f aarch64/libsim.a
3394 $(AM_V_AR)$(aarch64_libsim_a_AR) aarch64/libsim.a $(aarch64_libsim_a_OBJECTS) $(aarch64_libsim_a_LIBADD)
3395 $(AM_V_at)$(RANLIB) aarch64/libsim.a
3396 arm/$(am__dirstamp):
3397 @$(MKDIR_P) arm
3398 @: > arm/$(am__dirstamp)
3399 arm/$(DEPDIR)/$(am__dirstamp):
3400 @$(MKDIR_P) arm/$(DEPDIR)
3401 @: > arm/$(DEPDIR)/$(am__dirstamp)
3402 arm/modules.$(OBJEXT): arm/$(am__dirstamp) \
3403 arm/$(DEPDIR)/$(am__dirstamp)
3404
3405 arm/libsim.a: $(arm_libsim_a_OBJECTS) $(arm_libsim_a_DEPENDENCIES) $(EXTRA_arm_libsim_a_DEPENDENCIES) arm/$(am__dirstamp)
3406 $(AM_V_at)-rm -f arm/libsim.a
3407 $(AM_V_AR)$(arm_libsim_a_AR) arm/libsim.a $(arm_libsim_a_OBJECTS) $(arm_libsim_a_LIBADD)
3408 $(AM_V_at)$(RANLIB) arm/libsim.a
3409 avr/$(am__dirstamp):
3410 @$(MKDIR_P) avr
3411 @: > avr/$(am__dirstamp)
3412 avr/$(DEPDIR)/$(am__dirstamp):
3413 @$(MKDIR_P) avr/$(DEPDIR)
3414 @: > avr/$(DEPDIR)/$(am__dirstamp)
3415 avr/modules.$(OBJEXT): avr/$(am__dirstamp) \
3416 avr/$(DEPDIR)/$(am__dirstamp)
3417
3418 avr/libsim.a: $(avr_libsim_a_OBJECTS) $(avr_libsim_a_DEPENDENCIES) $(EXTRA_avr_libsim_a_DEPENDENCIES) avr/$(am__dirstamp)
3419 $(AM_V_at)-rm -f avr/libsim.a
3420 $(AM_V_AR)$(avr_libsim_a_AR) avr/libsim.a $(avr_libsim_a_OBJECTS) $(avr_libsim_a_LIBADD)
3421 $(AM_V_at)$(RANLIB) avr/libsim.a
3422 bfin/$(am__dirstamp):
3423 @$(MKDIR_P) bfin
3424 @: > bfin/$(am__dirstamp)
3425 bfin/$(DEPDIR)/$(am__dirstamp):
3426 @$(MKDIR_P) bfin/$(DEPDIR)
3427 @: > bfin/$(DEPDIR)/$(am__dirstamp)
3428 bfin/modules.$(OBJEXT): bfin/$(am__dirstamp) \
3429 bfin/$(DEPDIR)/$(am__dirstamp)
3430
3431 bfin/libsim.a: $(bfin_libsim_a_OBJECTS) $(bfin_libsim_a_DEPENDENCIES) $(EXTRA_bfin_libsim_a_DEPENDENCIES) bfin/$(am__dirstamp)
3432 $(AM_V_at)-rm -f bfin/libsim.a
3433 $(AM_V_AR)$(bfin_libsim_a_AR) bfin/libsim.a $(bfin_libsim_a_OBJECTS) $(bfin_libsim_a_LIBADD)
3434 $(AM_V_at)$(RANLIB) bfin/libsim.a
3435 bpf/$(am__dirstamp):
3436 @$(MKDIR_P) bpf
3437 @: > bpf/$(am__dirstamp)
3438 bpf/$(DEPDIR)/$(am__dirstamp):
3439 @$(MKDIR_P) bpf/$(DEPDIR)
3440 @: > bpf/$(DEPDIR)/$(am__dirstamp)
3441 bpf/modules.$(OBJEXT): bpf/$(am__dirstamp) \
3442 bpf/$(DEPDIR)/$(am__dirstamp)
3443
3444 bpf/libsim.a: $(bpf_libsim_a_OBJECTS) $(bpf_libsim_a_DEPENDENCIES) $(EXTRA_bpf_libsim_a_DEPENDENCIES) bpf/$(am__dirstamp)
3445 $(AM_V_at)-rm -f bpf/libsim.a
3446 $(AM_V_AR)$(bpf_libsim_a_AR) bpf/libsim.a $(bpf_libsim_a_OBJECTS) $(bpf_libsim_a_LIBADD)
3447 $(AM_V_at)$(RANLIB) bpf/libsim.a
3448
3449 common/libcommon.a: $(common_libcommon_a_OBJECTS) $(common_libcommon_a_DEPENDENCIES) $(EXTRA_common_libcommon_a_DEPENDENCIES) common/$(am__dirstamp)
3450 $(AM_V_at)-rm -f common/libcommon.a
3451 $(AM_V_AR)$(common_libcommon_a_AR) common/libcommon.a $(common_libcommon_a_OBJECTS) $(common_libcommon_a_LIBADD)
3452 $(AM_V_at)$(RANLIB) common/libcommon.a
3453 cr16/$(am__dirstamp):
3454 @$(MKDIR_P) cr16
3455 @: > cr16/$(am__dirstamp)
3456 cr16/$(DEPDIR)/$(am__dirstamp):
3457 @$(MKDIR_P) cr16/$(DEPDIR)
3458 @: > cr16/$(DEPDIR)/$(am__dirstamp)
3459 cr16/modules.$(OBJEXT): cr16/$(am__dirstamp) \
3460 cr16/$(DEPDIR)/$(am__dirstamp)
3461
3462 cr16/libsim.a: $(cr16_libsim_a_OBJECTS) $(cr16_libsim_a_DEPENDENCIES) $(EXTRA_cr16_libsim_a_DEPENDENCIES) cr16/$(am__dirstamp)
3463 $(AM_V_at)-rm -f cr16/libsim.a
3464 $(AM_V_AR)$(cr16_libsim_a_AR) cr16/libsim.a $(cr16_libsim_a_OBJECTS) $(cr16_libsim_a_LIBADD)
3465 $(AM_V_at)$(RANLIB) cr16/libsim.a
3466 cris/$(am__dirstamp):
3467 @$(MKDIR_P) cris
3468 @: > cris/$(am__dirstamp)
3469 cris/$(DEPDIR)/$(am__dirstamp):
3470 @$(MKDIR_P) cris/$(DEPDIR)
3471 @: > cris/$(DEPDIR)/$(am__dirstamp)
3472 cris/modules.$(OBJEXT): cris/$(am__dirstamp) \
3473 cris/$(DEPDIR)/$(am__dirstamp)
3474
3475 cris/libsim.a: $(cris_libsim_a_OBJECTS) $(cris_libsim_a_DEPENDENCIES) $(EXTRA_cris_libsim_a_DEPENDENCIES) cris/$(am__dirstamp)
3476 $(AM_V_at)-rm -f cris/libsim.a
3477 $(AM_V_AR)$(cris_libsim_a_AR) cris/libsim.a $(cris_libsim_a_OBJECTS) $(cris_libsim_a_LIBADD)
3478 $(AM_V_at)$(RANLIB) cris/libsim.a
3479 d10v/$(am__dirstamp):
3480 @$(MKDIR_P) d10v
3481 @: > d10v/$(am__dirstamp)
3482 d10v/$(DEPDIR)/$(am__dirstamp):
3483 @$(MKDIR_P) d10v/$(DEPDIR)
3484 @: > d10v/$(DEPDIR)/$(am__dirstamp)
3485 d10v/modules.$(OBJEXT): d10v/$(am__dirstamp) \
3486 d10v/$(DEPDIR)/$(am__dirstamp)
3487
3488 d10v/libsim.a: $(d10v_libsim_a_OBJECTS) $(d10v_libsim_a_DEPENDENCIES) $(EXTRA_d10v_libsim_a_DEPENDENCIES) d10v/$(am__dirstamp)
3489 $(AM_V_at)-rm -f d10v/libsim.a
3490 $(AM_V_AR)$(d10v_libsim_a_AR) d10v/libsim.a $(d10v_libsim_a_OBJECTS) $(d10v_libsim_a_LIBADD)
3491 $(AM_V_at)$(RANLIB) d10v/libsim.a
3492 erc32/$(am__dirstamp):
3493 @$(MKDIR_P) erc32
3494 @: > erc32/$(am__dirstamp)
3495 erc32/$(DEPDIR)/$(am__dirstamp):
3496 @$(MKDIR_P) erc32/$(DEPDIR)
3497 @: > erc32/$(DEPDIR)/$(am__dirstamp)
3498 erc32/modules.$(OBJEXT): erc32/$(am__dirstamp) \
3499 erc32/$(DEPDIR)/$(am__dirstamp)
3500
3501 erc32/libsim.a: $(erc32_libsim_a_OBJECTS) $(erc32_libsim_a_DEPENDENCIES) $(EXTRA_erc32_libsim_a_DEPENDENCIES) erc32/$(am__dirstamp)
3502 $(AM_V_at)-rm -f erc32/libsim.a
3503 $(AM_V_AR)$(erc32_libsim_a_AR) erc32/libsim.a $(erc32_libsim_a_OBJECTS) $(erc32_libsim_a_LIBADD)
3504 $(AM_V_at)$(RANLIB) erc32/libsim.a
3505 example-synacor/$(am__dirstamp):
3506 @$(MKDIR_P) example-synacor
3507 @: > example-synacor/$(am__dirstamp)
3508 example-synacor/$(DEPDIR)/$(am__dirstamp):
3509 @$(MKDIR_P) example-synacor/$(DEPDIR)
3510 @: > example-synacor/$(DEPDIR)/$(am__dirstamp)
3511 example-synacor/modules.$(OBJEXT): example-synacor/$(am__dirstamp) \
3512 example-synacor/$(DEPDIR)/$(am__dirstamp)
3513
3514 example-synacor/libsim.a: $(example_synacor_libsim_a_OBJECTS) $(example_synacor_libsim_a_DEPENDENCIES) $(EXTRA_example_synacor_libsim_a_DEPENDENCIES) example-synacor/$(am__dirstamp)
3515 $(AM_V_at)-rm -f example-synacor/libsim.a
3516 $(AM_V_AR)$(example_synacor_libsim_a_AR) example-synacor/libsim.a $(example_synacor_libsim_a_OBJECTS) $(example_synacor_libsim_a_LIBADD)
3517 $(AM_V_at)$(RANLIB) example-synacor/libsim.a
3518 frv/$(am__dirstamp):
3519 @$(MKDIR_P) frv
3520 @: > frv/$(am__dirstamp)
3521 frv/$(DEPDIR)/$(am__dirstamp):
3522 @$(MKDIR_P) frv/$(DEPDIR)
3523 @: > frv/$(DEPDIR)/$(am__dirstamp)
3524 frv/modules.$(OBJEXT): frv/$(am__dirstamp) \
3525 frv/$(DEPDIR)/$(am__dirstamp)
3526
3527 frv/libsim.a: $(frv_libsim_a_OBJECTS) $(frv_libsim_a_DEPENDENCIES) $(EXTRA_frv_libsim_a_DEPENDENCIES) frv/$(am__dirstamp)
3528 $(AM_V_at)-rm -f frv/libsim.a
3529 $(AM_V_AR)$(frv_libsim_a_AR) frv/libsim.a $(frv_libsim_a_OBJECTS) $(frv_libsim_a_LIBADD)
3530 $(AM_V_at)$(RANLIB) frv/libsim.a
3531 ft32/$(am__dirstamp):
3532 @$(MKDIR_P) ft32
3533 @: > ft32/$(am__dirstamp)
3534 ft32/$(DEPDIR)/$(am__dirstamp):
3535 @$(MKDIR_P) ft32/$(DEPDIR)
3536 @: > ft32/$(DEPDIR)/$(am__dirstamp)
3537 ft32/modules.$(OBJEXT): ft32/$(am__dirstamp) \
3538 ft32/$(DEPDIR)/$(am__dirstamp)
3539
3540 ft32/libsim.a: $(ft32_libsim_a_OBJECTS) $(ft32_libsim_a_DEPENDENCIES) $(EXTRA_ft32_libsim_a_DEPENDENCIES) ft32/$(am__dirstamp)
3541 $(AM_V_at)-rm -f ft32/libsim.a
3542 $(AM_V_AR)$(ft32_libsim_a_AR) ft32/libsim.a $(ft32_libsim_a_OBJECTS) $(ft32_libsim_a_LIBADD)
3543 $(AM_V_at)$(RANLIB) ft32/libsim.a
3544 h8300/$(am__dirstamp):
3545 @$(MKDIR_P) h8300
3546 @: > h8300/$(am__dirstamp)
3547 h8300/$(DEPDIR)/$(am__dirstamp):
3548 @$(MKDIR_P) h8300/$(DEPDIR)
3549 @: > h8300/$(DEPDIR)/$(am__dirstamp)
3550 h8300/modules.$(OBJEXT): h8300/$(am__dirstamp) \
3551 h8300/$(DEPDIR)/$(am__dirstamp)
3552
3553 h8300/libsim.a: $(h8300_libsim_a_OBJECTS) $(h8300_libsim_a_DEPENDENCIES) $(EXTRA_h8300_libsim_a_DEPENDENCIES) h8300/$(am__dirstamp)
3554 $(AM_V_at)-rm -f h8300/libsim.a
3555 $(AM_V_AR)$(h8300_libsim_a_AR) h8300/libsim.a $(h8300_libsim_a_OBJECTS) $(h8300_libsim_a_LIBADD)
3556 $(AM_V_at)$(RANLIB) h8300/libsim.a
3557 igen/$(am__dirstamp):
3558 @$(MKDIR_P) igen
3559 @: > igen/$(am__dirstamp)
3560 igen/$(DEPDIR)/$(am__dirstamp):
3561 @$(MKDIR_P) igen/$(DEPDIR)
3562 @: > igen/$(DEPDIR)/$(am__dirstamp)
3563 igen/table.$(OBJEXT): igen/$(am__dirstamp) \
3564 igen/$(DEPDIR)/$(am__dirstamp)
3565 igen/lf.$(OBJEXT): igen/$(am__dirstamp) igen/$(DEPDIR)/$(am__dirstamp)
3566 igen/misc.$(OBJEXT): igen/$(am__dirstamp) \
3567 igen/$(DEPDIR)/$(am__dirstamp)
3568 igen/filter_host.$(OBJEXT): igen/$(am__dirstamp) \
3569 igen/$(DEPDIR)/$(am__dirstamp)
3570 igen/ld-decode.$(OBJEXT): igen/$(am__dirstamp) \
3571 igen/$(DEPDIR)/$(am__dirstamp)
3572 igen/ld-cache.$(OBJEXT): igen/$(am__dirstamp) \
3573 igen/$(DEPDIR)/$(am__dirstamp)
3574 igen/filter.$(OBJEXT): igen/$(am__dirstamp) \
3575 igen/$(DEPDIR)/$(am__dirstamp)
3576 igen/ld-insn.$(OBJEXT): igen/$(am__dirstamp) \
3577 igen/$(DEPDIR)/$(am__dirstamp)
3578 igen/gen-model.$(OBJEXT): igen/$(am__dirstamp) \
3579 igen/$(DEPDIR)/$(am__dirstamp)
3580 igen/gen-itable.$(OBJEXT): igen/$(am__dirstamp) \
3581 igen/$(DEPDIR)/$(am__dirstamp)
3582 igen/gen-icache.$(OBJEXT): igen/$(am__dirstamp) \
3583 igen/$(DEPDIR)/$(am__dirstamp)
3584 igen/gen-semantics.$(OBJEXT): igen/$(am__dirstamp) \
3585 igen/$(DEPDIR)/$(am__dirstamp)
3586 igen/gen-idecode.$(OBJEXT): igen/$(am__dirstamp) \
3587 igen/$(DEPDIR)/$(am__dirstamp)
3588 igen/gen-support.$(OBJEXT): igen/$(am__dirstamp) \
3589 igen/$(DEPDIR)/$(am__dirstamp)
3590 igen/gen-engine.$(OBJEXT): igen/$(am__dirstamp) \
3591 igen/$(DEPDIR)/$(am__dirstamp)
3592 igen/gen.$(OBJEXT): igen/$(am__dirstamp) \
3593 igen/$(DEPDIR)/$(am__dirstamp)
3594 iq2000/$(am__dirstamp):
3595 @$(MKDIR_P) iq2000
3596 @: > iq2000/$(am__dirstamp)
3597 iq2000/$(DEPDIR)/$(am__dirstamp):
3598 @$(MKDIR_P) iq2000/$(DEPDIR)
3599 @: > iq2000/$(DEPDIR)/$(am__dirstamp)
3600 iq2000/modules.$(OBJEXT): iq2000/$(am__dirstamp) \
3601 iq2000/$(DEPDIR)/$(am__dirstamp)
3602
3603 iq2000/libsim.a: $(iq2000_libsim_a_OBJECTS) $(iq2000_libsim_a_DEPENDENCIES) $(EXTRA_iq2000_libsim_a_DEPENDENCIES) iq2000/$(am__dirstamp)
3604 $(AM_V_at)-rm -f iq2000/libsim.a
3605 $(AM_V_AR)$(iq2000_libsim_a_AR) iq2000/libsim.a $(iq2000_libsim_a_OBJECTS) $(iq2000_libsim_a_LIBADD)
3606 $(AM_V_at)$(RANLIB) iq2000/libsim.a
3607 lm32/$(am__dirstamp):
3608 @$(MKDIR_P) lm32
3609 @: > lm32/$(am__dirstamp)
3610 lm32/$(DEPDIR)/$(am__dirstamp):
3611 @$(MKDIR_P) lm32/$(DEPDIR)
3612 @: > lm32/$(DEPDIR)/$(am__dirstamp)
3613 lm32/modules.$(OBJEXT): lm32/$(am__dirstamp) \
3614 lm32/$(DEPDIR)/$(am__dirstamp)
3615
3616 lm32/libsim.a: $(lm32_libsim_a_OBJECTS) $(lm32_libsim_a_DEPENDENCIES) $(EXTRA_lm32_libsim_a_DEPENDENCIES) lm32/$(am__dirstamp)
3617 $(AM_V_at)-rm -f lm32/libsim.a
3618 $(AM_V_AR)$(lm32_libsim_a_AR) lm32/libsim.a $(lm32_libsim_a_OBJECTS) $(lm32_libsim_a_LIBADD)
3619 $(AM_V_at)$(RANLIB) lm32/libsim.a
3620 m32c/$(am__dirstamp):
3621 @$(MKDIR_P) m32c
3622 @: > m32c/$(am__dirstamp)
3623 m32c/$(DEPDIR)/$(am__dirstamp):
3624 @$(MKDIR_P) m32c/$(DEPDIR)
3625 @: > m32c/$(DEPDIR)/$(am__dirstamp)
3626 m32c/modules.$(OBJEXT): m32c/$(am__dirstamp) \
3627 m32c/$(DEPDIR)/$(am__dirstamp)
3628
3629 m32c/libsim.a: $(m32c_libsim_a_OBJECTS) $(m32c_libsim_a_DEPENDENCIES) $(EXTRA_m32c_libsim_a_DEPENDENCIES) m32c/$(am__dirstamp)
3630 $(AM_V_at)-rm -f m32c/libsim.a
3631 $(AM_V_AR)$(m32c_libsim_a_AR) m32c/libsim.a $(m32c_libsim_a_OBJECTS) $(m32c_libsim_a_LIBADD)
3632 $(AM_V_at)$(RANLIB) m32c/libsim.a
3633 m32r/$(am__dirstamp):
3634 @$(MKDIR_P) m32r
3635 @: > m32r/$(am__dirstamp)
3636 m32r/$(DEPDIR)/$(am__dirstamp):
3637 @$(MKDIR_P) m32r/$(DEPDIR)
3638 @: > m32r/$(DEPDIR)/$(am__dirstamp)
3639 m32r/modules.$(OBJEXT): m32r/$(am__dirstamp) \
3640 m32r/$(DEPDIR)/$(am__dirstamp)
3641
3642 m32r/libsim.a: $(m32r_libsim_a_OBJECTS) $(m32r_libsim_a_DEPENDENCIES) $(EXTRA_m32r_libsim_a_DEPENDENCIES) m32r/$(am__dirstamp)
3643 $(AM_V_at)-rm -f m32r/libsim.a
3644 $(AM_V_AR)$(m32r_libsim_a_AR) m32r/libsim.a $(m32r_libsim_a_OBJECTS) $(m32r_libsim_a_LIBADD)
3645 $(AM_V_at)$(RANLIB) m32r/libsim.a
3646 m68hc11/$(am__dirstamp):
3647 @$(MKDIR_P) m68hc11
3648 @: > m68hc11/$(am__dirstamp)
3649 m68hc11/$(DEPDIR)/$(am__dirstamp):
3650 @$(MKDIR_P) m68hc11/$(DEPDIR)
3651 @: > m68hc11/$(DEPDIR)/$(am__dirstamp)
3652 m68hc11/modules.$(OBJEXT): m68hc11/$(am__dirstamp) \
3653 m68hc11/$(DEPDIR)/$(am__dirstamp)
3654
3655 m68hc11/libsim.a: $(m68hc11_libsim_a_OBJECTS) $(m68hc11_libsim_a_DEPENDENCIES) $(EXTRA_m68hc11_libsim_a_DEPENDENCIES) m68hc11/$(am__dirstamp)
3656 $(AM_V_at)-rm -f m68hc11/libsim.a
3657 $(AM_V_AR)$(m68hc11_libsim_a_AR) m68hc11/libsim.a $(m68hc11_libsim_a_OBJECTS) $(m68hc11_libsim_a_LIBADD)
3658 $(AM_V_at)$(RANLIB) m68hc11/libsim.a
3659 mcore/$(am__dirstamp):
3660 @$(MKDIR_P) mcore
3661 @: > mcore/$(am__dirstamp)
3662 mcore/$(DEPDIR)/$(am__dirstamp):
3663 @$(MKDIR_P) mcore/$(DEPDIR)
3664 @: > mcore/$(DEPDIR)/$(am__dirstamp)
3665 mcore/modules.$(OBJEXT): mcore/$(am__dirstamp) \
3666 mcore/$(DEPDIR)/$(am__dirstamp)
3667
3668 mcore/libsim.a: $(mcore_libsim_a_OBJECTS) $(mcore_libsim_a_DEPENDENCIES) $(EXTRA_mcore_libsim_a_DEPENDENCIES) mcore/$(am__dirstamp)
3669 $(AM_V_at)-rm -f mcore/libsim.a
3670 $(AM_V_AR)$(mcore_libsim_a_AR) mcore/libsim.a $(mcore_libsim_a_OBJECTS) $(mcore_libsim_a_LIBADD)
3671 $(AM_V_at)$(RANLIB) mcore/libsim.a
3672 microblaze/$(am__dirstamp):
3673 @$(MKDIR_P) microblaze
3674 @: > microblaze/$(am__dirstamp)
3675 microblaze/$(DEPDIR)/$(am__dirstamp):
3676 @$(MKDIR_P) microblaze/$(DEPDIR)
3677 @: > microblaze/$(DEPDIR)/$(am__dirstamp)
3678 microblaze/modules.$(OBJEXT): microblaze/$(am__dirstamp) \
3679 microblaze/$(DEPDIR)/$(am__dirstamp)
3680
3681 microblaze/libsim.a: $(microblaze_libsim_a_OBJECTS) $(microblaze_libsim_a_DEPENDENCIES) $(EXTRA_microblaze_libsim_a_DEPENDENCIES) microblaze/$(am__dirstamp)
3682 $(AM_V_at)-rm -f microblaze/libsim.a
3683 $(AM_V_AR)$(microblaze_libsim_a_AR) microblaze/libsim.a $(microblaze_libsim_a_OBJECTS) $(microblaze_libsim_a_LIBADD)
3684 $(AM_V_at)$(RANLIB) microblaze/libsim.a
3685 mips/$(am__dirstamp):
3686 @$(MKDIR_P) mips
3687 @: > mips/$(am__dirstamp)
3688 mips/$(DEPDIR)/$(am__dirstamp):
3689 @$(MKDIR_P) mips/$(DEPDIR)
3690 @: > mips/$(DEPDIR)/$(am__dirstamp)
3691 mips/modules.$(OBJEXT): mips/$(am__dirstamp) \
3692 mips/$(DEPDIR)/$(am__dirstamp)
3693
3694 mips/libsim.a: $(mips_libsim_a_OBJECTS) $(mips_libsim_a_DEPENDENCIES) $(EXTRA_mips_libsim_a_DEPENDENCIES) mips/$(am__dirstamp)
3695 $(AM_V_at)-rm -f mips/libsim.a
3696 $(AM_V_AR)$(mips_libsim_a_AR) mips/libsim.a $(mips_libsim_a_OBJECTS) $(mips_libsim_a_LIBADD)
3697 $(AM_V_at)$(RANLIB) mips/libsim.a
3698 mn10300/$(am__dirstamp):
3699 @$(MKDIR_P) mn10300
3700 @: > mn10300/$(am__dirstamp)
3701 mn10300/$(DEPDIR)/$(am__dirstamp):
3702 @$(MKDIR_P) mn10300/$(DEPDIR)
3703 @: > mn10300/$(DEPDIR)/$(am__dirstamp)
3704 mn10300/modules.$(OBJEXT): mn10300/$(am__dirstamp) \
3705 mn10300/$(DEPDIR)/$(am__dirstamp)
3706
3707 mn10300/libsim.a: $(mn10300_libsim_a_OBJECTS) $(mn10300_libsim_a_DEPENDENCIES) $(EXTRA_mn10300_libsim_a_DEPENDENCIES) mn10300/$(am__dirstamp)
3708 $(AM_V_at)-rm -f mn10300/libsim.a
3709 $(AM_V_AR)$(mn10300_libsim_a_AR) mn10300/libsim.a $(mn10300_libsim_a_OBJECTS) $(mn10300_libsim_a_LIBADD)
3710 $(AM_V_at)$(RANLIB) mn10300/libsim.a
3711 moxie/$(am__dirstamp):
3712 @$(MKDIR_P) moxie
3713 @: > moxie/$(am__dirstamp)
3714 moxie/$(DEPDIR)/$(am__dirstamp):
3715 @$(MKDIR_P) moxie/$(DEPDIR)
3716 @: > moxie/$(DEPDIR)/$(am__dirstamp)
3717 moxie/modules.$(OBJEXT): moxie/$(am__dirstamp) \
3718 moxie/$(DEPDIR)/$(am__dirstamp)
3719
3720 moxie/libsim.a: $(moxie_libsim_a_OBJECTS) $(moxie_libsim_a_DEPENDENCIES) $(EXTRA_moxie_libsim_a_DEPENDENCIES) moxie/$(am__dirstamp)
3721 $(AM_V_at)-rm -f moxie/libsim.a
3722 $(AM_V_AR)$(moxie_libsim_a_AR) moxie/libsim.a $(moxie_libsim_a_OBJECTS) $(moxie_libsim_a_LIBADD)
3723 $(AM_V_at)$(RANLIB) moxie/libsim.a
3724 msp430/$(am__dirstamp):
3725 @$(MKDIR_P) msp430
3726 @: > msp430/$(am__dirstamp)
3727 msp430/$(DEPDIR)/$(am__dirstamp):
3728 @$(MKDIR_P) msp430/$(DEPDIR)
3729 @: > msp430/$(DEPDIR)/$(am__dirstamp)
3730 msp430/modules.$(OBJEXT): msp430/$(am__dirstamp) \
3731 msp430/$(DEPDIR)/$(am__dirstamp)
3732
3733 msp430/libsim.a: $(msp430_libsim_a_OBJECTS) $(msp430_libsim_a_DEPENDENCIES) $(EXTRA_msp430_libsim_a_DEPENDENCIES) msp430/$(am__dirstamp)
3734 $(AM_V_at)-rm -f msp430/libsim.a
3735 $(AM_V_AR)$(msp430_libsim_a_AR) msp430/libsim.a $(msp430_libsim_a_OBJECTS) $(msp430_libsim_a_LIBADD)
3736 $(AM_V_at)$(RANLIB) msp430/libsim.a
3737 or1k/$(am__dirstamp):
3738 @$(MKDIR_P) or1k
3739 @: > or1k/$(am__dirstamp)
3740 or1k/$(DEPDIR)/$(am__dirstamp):
3741 @$(MKDIR_P) or1k/$(DEPDIR)
3742 @: > or1k/$(DEPDIR)/$(am__dirstamp)
3743 or1k/modules.$(OBJEXT): or1k/$(am__dirstamp) \
3744 or1k/$(DEPDIR)/$(am__dirstamp)
3745
3746 or1k/libsim.a: $(or1k_libsim_a_OBJECTS) $(or1k_libsim_a_DEPENDENCIES) $(EXTRA_or1k_libsim_a_DEPENDENCIES) or1k/$(am__dirstamp)
3747 $(AM_V_at)-rm -f or1k/libsim.a
3748 $(AM_V_AR)$(or1k_libsim_a_AR) or1k/libsim.a $(or1k_libsim_a_OBJECTS) $(or1k_libsim_a_LIBADD)
3749 $(AM_V_at)$(RANLIB) or1k/libsim.a
3750 ppc/$(am__dirstamp):
3751 @$(MKDIR_P) ppc
3752 @: > ppc/$(am__dirstamp)
3753 ppc/$(DEPDIR)/$(am__dirstamp):
3754 @$(MKDIR_P) ppc/$(DEPDIR)
3755 @: > ppc/$(DEPDIR)/$(am__dirstamp)
3756 ppc/table.$(OBJEXT): ppc/$(am__dirstamp) ppc/$(DEPDIR)/$(am__dirstamp)
3757 ppc/lf-ppc.$(OBJEXT): ppc/$(am__dirstamp) \
3758 ppc/$(DEPDIR)/$(am__dirstamp)
3759 ppc/dumpf.$(OBJEXT): ppc/$(am__dirstamp) ppc/$(DEPDIR)/$(am__dirstamp)
3760 ppc/ld-decode.$(OBJEXT): ppc/$(am__dirstamp) \
3761 ppc/$(DEPDIR)/$(am__dirstamp)
3762 ppc/ld-cache.$(OBJEXT): ppc/$(am__dirstamp) \
3763 ppc/$(DEPDIR)/$(am__dirstamp)
3764 ppc/filter-ppc.$(OBJEXT): ppc/$(am__dirstamp) \
3765 ppc/$(DEPDIR)/$(am__dirstamp)
3766 ppc/ld-insn.$(OBJEXT): ppc/$(am__dirstamp) \
3767 ppc/$(DEPDIR)/$(am__dirstamp)
3768 ppc/gen-model.$(OBJEXT): ppc/$(am__dirstamp) \
3769 ppc/$(DEPDIR)/$(am__dirstamp)
3770 ppc/gen-itable.$(OBJEXT): ppc/$(am__dirstamp) \
3771 ppc/$(DEPDIR)/$(am__dirstamp)
3772 ppc/gen-icache.$(OBJEXT): ppc/$(am__dirstamp) \
3773 ppc/$(DEPDIR)/$(am__dirstamp)
3774 ppc/gen-semantics.$(OBJEXT): ppc/$(am__dirstamp) \
3775 ppc/$(DEPDIR)/$(am__dirstamp)
3776 ppc/gen-idecode.$(OBJEXT): ppc/$(am__dirstamp) \
3777 ppc/$(DEPDIR)/$(am__dirstamp)
3778 ppc/gen-support.$(OBJEXT): ppc/$(am__dirstamp) \
3779 ppc/$(DEPDIR)/$(am__dirstamp)
3780
3781 @SIM_ENABLE_ARCH_ppc_FALSE@ppc/libigen.a: $(ppc_libigen_a_OBJECTS) $(ppc_libigen_a_DEPENDENCIES) $(EXTRA_ppc_libigen_a_DEPENDENCIES) ppc/$(am__dirstamp)
3782 @SIM_ENABLE_ARCH_ppc_FALSE@ $(AM_V_at)-rm -f ppc/libigen.a
3783 @SIM_ENABLE_ARCH_ppc_FALSE@ $(AM_V_AR)$(ppc_libigen_a_AR) ppc/libigen.a $(ppc_libigen_a_OBJECTS) $(ppc_libigen_a_LIBADD)
3784 @SIM_ENABLE_ARCH_ppc_FALSE@ $(AM_V_at)$(RANLIB) ppc/libigen.a
3785
3786 ppc/libsim.a: $(ppc_libsim_a_OBJECTS) $(ppc_libsim_a_DEPENDENCIES) $(EXTRA_ppc_libsim_a_DEPENDENCIES) ppc/$(am__dirstamp)
3787 $(AM_V_at)-rm -f ppc/libsim.a
3788 $(AM_V_AR)$(ppc_libsim_a_AR) ppc/libsim.a $(ppc_libsim_a_OBJECTS) $(ppc_libsim_a_LIBADD)
3789 $(AM_V_at)$(RANLIB) ppc/libsim.a
3790 pru/$(am__dirstamp):
3791 @$(MKDIR_P) pru
3792 @: > pru/$(am__dirstamp)
3793 pru/$(DEPDIR)/$(am__dirstamp):
3794 @$(MKDIR_P) pru/$(DEPDIR)
3795 @: > pru/$(DEPDIR)/$(am__dirstamp)
3796 pru/modules.$(OBJEXT): pru/$(am__dirstamp) \
3797 pru/$(DEPDIR)/$(am__dirstamp)
3798
3799 pru/libsim.a: $(pru_libsim_a_OBJECTS) $(pru_libsim_a_DEPENDENCIES) $(EXTRA_pru_libsim_a_DEPENDENCIES) pru/$(am__dirstamp)
3800 $(AM_V_at)-rm -f pru/libsim.a
3801 $(AM_V_AR)$(pru_libsim_a_AR) pru/libsim.a $(pru_libsim_a_OBJECTS) $(pru_libsim_a_LIBADD)
3802 $(AM_V_at)$(RANLIB) pru/libsim.a
3803 riscv/$(am__dirstamp):
3804 @$(MKDIR_P) riscv
3805 @: > riscv/$(am__dirstamp)
3806 riscv/$(DEPDIR)/$(am__dirstamp):
3807 @$(MKDIR_P) riscv/$(DEPDIR)
3808 @: > riscv/$(DEPDIR)/$(am__dirstamp)
3809 riscv/modules.$(OBJEXT): riscv/$(am__dirstamp) \
3810 riscv/$(DEPDIR)/$(am__dirstamp)
3811
3812 riscv/libsim.a: $(riscv_libsim_a_OBJECTS) $(riscv_libsim_a_DEPENDENCIES) $(EXTRA_riscv_libsim_a_DEPENDENCIES) riscv/$(am__dirstamp)
3813 $(AM_V_at)-rm -f riscv/libsim.a
3814 $(AM_V_AR)$(riscv_libsim_a_AR) riscv/libsim.a $(riscv_libsim_a_OBJECTS) $(riscv_libsim_a_LIBADD)
3815 $(AM_V_at)$(RANLIB) riscv/libsim.a
3816 rl78/$(am__dirstamp):
3817 @$(MKDIR_P) rl78
3818 @: > rl78/$(am__dirstamp)
3819 rl78/$(DEPDIR)/$(am__dirstamp):
3820 @$(MKDIR_P) rl78/$(DEPDIR)
3821 @: > rl78/$(DEPDIR)/$(am__dirstamp)
3822 rl78/modules.$(OBJEXT): rl78/$(am__dirstamp) \
3823 rl78/$(DEPDIR)/$(am__dirstamp)
3824
3825 rl78/libsim.a: $(rl78_libsim_a_OBJECTS) $(rl78_libsim_a_DEPENDENCIES) $(EXTRA_rl78_libsim_a_DEPENDENCIES) rl78/$(am__dirstamp)
3826 $(AM_V_at)-rm -f rl78/libsim.a
3827 $(AM_V_AR)$(rl78_libsim_a_AR) rl78/libsim.a $(rl78_libsim_a_OBJECTS) $(rl78_libsim_a_LIBADD)
3828 $(AM_V_at)$(RANLIB) rl78/libsim.a
3829 rx/$(am__dirstamp):
3830 @$(MKDIR_P) rx
3831 @: > rx/$(am__dirstamp)
3832 rx/$(DEPDIR)/$(am__dirstamp):
3833 @$(MKDIR_P) rx/$(DEPDIR)
3834 @: > rx/$(DEPDIR)/$(am__dirstamp)
3835 rx/modules.$(OBJEXT): rx/$(am__dirstamp) rx/$(DEPDIR)/$(am__dirstamp)
3836
3837 rx/libsim.a: $(rx_libsim_a_OBJECTS) $(rx_libsim_a_DEPENDENCIES) $(EXTRA_rx_libsim_a_DEPENDENCIES) rx/$(am__dirstamp)
3838 $(AM_V_at)-rm -f rx/libsim.a
3839 $(AM_V_AR)$(rx_libsim_a_AR) rx/libsim.a $(rx_libsim_a_OBJECTS) $(rx_libsim_a_LIBADD)
3840 $(AM_V_at)$(RANLIB) rx/libsim.a
3841 sh/$(am__dirstamp):
3842 @$(MKDIR_P) sh
3843 @: > sh/$(am__dirstamp)
3844 sh/$(DEPDIR)/$(am__dirstamp):
3845 @$(MKDIR_P) sh/$(DEPDIR)
3846 @: > sh/$(DEPDIR)/$(am__dirstamp)
3847 sh/modules.$(OBJEXT): sh/$(am__dirstamp) sh/$(DEPDIR)/$(am__dirstamp)
3848
3849 sh/libsim.a: $(sh_libsim_a_OBJECTS) $(sh_libsim_a_DEPENDENCIES) $(EXTRA_sh_libsim_a_DEPENDENCIES) sh/$(am__dirstamp)
3850 $(AM_V_at)-rm -f sh/libsim.a
3851 $(AM_V_AR)$(sh_libsim_a_AR) sh/libsim.a $(sh_libsim_a_OBJECTS) $(sh_libsim_a_LIBADD)
3852 $(AM_V_at)$(RANLIB) sh/libsim.a
3853 v850/$(am__dirstamp):
3854 @$(MKDIR_P) v850
3855 @: > v850/$(am__dirstamp)
3856 v850/$(DEPDIR)/$(am__dirstamp):
3857 @$(MKDIR_P) v850/$(DEPDIR)
3858 @: > v850/$(DEPDIR)/$(am__dirstamp)
3859 v850/modules.$(OBJEXT): v850/$(am__dirstamp) \
3860 v850/$(DEPDIR)/$(am__dirstamp)
3861
3862 v850/libsim.a: $(v850_libsim_a_OBJECTS) $(v850_libsim_a_DEPENDENCIES) $(EXTRA_v850_libsim_a_DEPENDENCIES) v850/$(am__dirstamp)
3863 $(AM_V_at)-rm -f v850/libsim.a
3864 $(AM_V_AR)$(v850_libsim_a_AR) v850/libsim.a $(v850_libsim_a_OBJECTS) $(v850_libsim_a_LIBADD)
3865 $(AM_V_at)$(RANLIB) v850/libsim.a
3866
3867 clean-checkPROGRAMS:
3868 @list='$(check_PROGRAMS)'; test -n "$$list" || exit 0; \
3869 echo " rm -f" $$list; \
3870 rm -f $$list || exit $$?; \
3871 test -n "$(EXEEXT)" || exit 0; \
3872 list=`for p in $$list; do echo "$$p"; done | sed 's/$(EXEEXT)$$//'`; \
3873 echo " rm -f" $$list; \
3874 rm -f $$list
3875
3876 clean-noinstPROGRAMS:
3877 @list='$(noinst_PROGRAMS)'; test -n "$$list" || exit 0; \
3878 echo " rm -f" $$list; \
3879 rm -f $$list || exit $$?; \
3880 test -n "$(EXEEXT)" || exit 0; \
3881 list=`for p in $$list; do echo "$$p"; done | sed 's/$(EXEEXT)$$//'`; \
3882 echo " rm -f" $$list; \
3883 rm -f $$list
3884
3885 aarch64/run$(EXEEXT): $(aarch64_run_OBJECTS) $(aarch64_run_DEPENDENCIES) $(EXTRA_aarch64_run_DEPENDENCIES) aarch64/$(am__dirstamp)
3886 @rm -f aarch64/run$(EXEEXT)
3887 $(AM_V_CCLD)$(LINK) $(aarch64_run_OBJECTS) $(aarch64_run_LDADD) $(LIBS)
3888
3889 arm/run$(EXEEXT): $(arm_run_OBJECTS) $(arm_run_DEPENDENCIES) $(EXTRA_arm_run_DEPENDENCIES) arm/$(am__dirstamp)
3890 @rm -f arm/run$(EXEEXT)
3891 $(AM_V_CCLD)$(LINK) $(arm_run_OBJECTS) $(arm_run_LDADD) $(LIBS)
3892
3893 avr/run$(EXEEXT): $(avr_run_OBJECTS) $(avr_run_DEPENDENCIES) $(EXTRA_avr_run_DEPENDENCIES) avr/$(am__dirstamp)
3894 @rm -f avr/run$(EXEEXT)
3895 $(AM_V_CCLD)$(LINK) $(avr_run_OBJECTS) $(avr_run_LDADD) $(LIBS)
3896
3897 bfin/run$(EXEEXT): $(bfin_run_OBJECTS) $(bfin_run_DEPENDENCIES) $(EXTRA_bfin_run_DEPENDENCIES) bfin/$(am__dirstamp)
3898 @rm -f bfin/run$(EXEEXT)
3899 $(AM_V_CCLD)$(LINK) $(bfin_run_OBJECTS) $(bfin_run_LDADD) $(LIBS)
3900
3901 bpf/run$(EXEEXT): $(bpf_run_OBJECTS) $(bpf_run_DEPENDENCIES) $(EXTRA_bpf_run_DEPENDENCIES) bpf/$(am__dirstamp)
3902 @rm -f bpf/run$(EXEEXT)
3903 $(AM_V_CCLD)$(LINK) $(bpf_run_OBJECTS) $(bpf_run_LDADD) $(LIBS)
3904 cr16/gencode.$(OBJEXT): cr16/$(am__dirstamp) \
3905 cr16/$(DEPDIR)/$(am__dirstamp)
3906
3907 @SIM_ENABLE_ARCH_cr16_FALSE@cr16/gencode$(EXEEXT): $(cr16_gencode_OBJECTS) $(cr16_gencode_DEPENDENCIES) $(EXTRA_cr16_gencode_DEPENDENCIES) cr16/$(am__dirstamp)
3908 @SIM_ENABLE_ARCH_cr16_FALSE@ @rm -f cr16/gencode$(EXEEXT)
3909 @SIM_ENABLE_ARCH_cr16_FALSE@ $(AM_V_CCLD)$(LINK) $(cr16_gencode_OBJECTS) $(cr16_gencode_LDADD) $(LIBS)
3910
3911 cr16/run$(EXEEXT): $(cr16_run_OBJECTS) $(cr16_run_DEPENDENCIES) $(EXTRA_cr16_run_DEPENDENCIES) cr16/$(am__dirstamp)
3912 @rm -f cr16/run$(EXEEXT)
3913 $(AM_V_CCLD)$(LINK) $(cr16_run_OBJECTS) $(cr16_run_LDADD) $(LIBS)
3914
3915 cris/run$(EXEEXT): $(cris_run_OBJECTS) $(cris_run_DEPENDENCIES) $(EXTRA_cris_run_DEPENDENCIES) cris/$(am__dirstamp)
3916 @rm -f cris/run$(EXEEXT)
3917 $(AM_V_CCLD)$(LINK) $(cris_run_OBJECTS) $(cris_run_LDADD) $(LIBS)
3918 cris/rvdummy.$(OBJEXT): cris/$(am__dirstamp) \
3919 cris/$(DEPDIR)/$(am__dirstamp)
3920
3921 cris/rvdummy$(EXEEXT): $(cris_rvdummy_OBJECTS) $(cris_rvdummy_DEPENDENCIES) $(EXTRA_cris_rvdummy_DEPENDENCIES) cris/$(am__dirstamp)
3922 @rm -f cris/rvdummy$(EXEEXT)
3923 $(AM_V_CCLD)$(LINK) $(cris_rvdummy_OBJECTS) $(cris_rvdummy_LDADD) $(LIBS)
3924 d10v/gencode.$(OBJEXT): d10v/$(am__dirstamp) \
3925 d10v/$(DEPDIR)/$(am__dirstamp)
3926
3927 @SIM_ENABLE_ARCH_d10v_FALSE@d10v/gencode$(EXEEXT): $(d10v_gencode_OBJECTS) $(d10v_gencode_DEPENDENCIES) $(EXTRA_d10v_gencode_DEPENDENCIES) d10v/$(am__dirstamp)
3928 @SIM_ENABLE_ARCH_d10v_FALSE@ @rm -f d10v/gencode$(EXEEXT)
3929 @SIM_ENABLE_ARCH_d10v_FALSE@ $(AM_V_CCLD)$(LINK) $(d10v_gencode_OBJECTS) $(d10v_gencode_LDADD) $(LIBS)
3930
3931 d10v/run$(EXEEXT): $(d10v_run_OBJECTS) $(d10v_run_DEPENDENCIES) $(EXTRA_d10v_run_DEPENDENCIES) d10v/$(am__dirstamp)
3932 @rm -f d10v/run$(EXEEXT)
3933 $(AM_V_CCLD)$(LINK) $(d10v_run_OBJECTS) $(d10v_run_LDADD) $(LIBS)
3934
3935 erc32/run$(EXEEXT): $(erc32_run_OBJECTS) $(erc32_run_DEPENDENCIES) $(EXTRA_erc32_run_DEPENDENCIES) erc32/$(am__dirstamp)
3936 @rm -f erc32/run$(EXEEXT)
3937 $(AM_V_CCLD)$(LINK) $(erc32_run_OBJECTS) $(erc32_run_LDADD) $(LIBS)
3938 erc32/sis.$(OBJEXT): erc32/$(am__dirstamp) \
3939 erc32/$(DEPDIR)/$(am__dirstamp)
3940
3941 @SIM_ENABLE_ARCH_erc32_FALSE@erc32/sis$(EXEEXT): $(erc32_sis_OBJECTS) $(erc32_sis_DEPENDENCIES) $(EXTRA_erc32_sis_DEPENDENCIES) erc32/$(am__dirstamp)
3942 @SIM_ENABLE_ARCH_erc32_FALSE@ @rm -f erc32/sis$(EXEEXT)
3943 @SIM_ENABLE_ARCH_erc32_FALSE@ $(AM_V_CCLD)$(LINK) $(erc32_sis_OBJECTS) $(erc32_sis_LDADD) $(LIBS)
3944
3945 example-synacor/run$(EXEEXT): $(example_synacor_run_OBJECTS) $(example_synacor_run_DEPENDENCIES) $(EXTRA_example_synacor_run_DEPENDENCIES) example-synacor/$(am__dirstamp)
3946 @rm -f example-synacor/run$(EXEEXT)
3947 $(AM_V_CCLD)$(LINK) $(example_synacor_run_OBJECTS) $(example_synacor_run_LDADD) $(LIBS)
3948
3949 frv/run$(EXEEXT): $(frv_run_OBJECTS) $(frv_run_DEPENDENCIES) $(EXTRA_frv_run_DEPENDENCIES) frv/$(am__dirstamp)
3950 @rm -f frv/run$(EXEEXT)
3951 $(AM_V_CCLD)$(LINK) $(frv_run_OBJECTS) $(frv_run_LDADD) $(LIBS)
3952
3953 ft32/run$(EXEEXT): $(ft32_run_OBJECTS) $(ft32_run_DEPENDENCIES) $(EXTRA_ft32_run_DEPENDENCIES) ft32/$(am__dirstamp)
3954 @rm -f ft32/run$(EXEEXT)
3955 $(AM_V_CCLD)$(LINK) $(ft32_run_OBJECTS) $(ft32_run_LDADD) $(LIBS)
3956
3957 h8300/run$(EXEEXT): $(h8300_run_OBJECTS) $(h8300_run_DEPENDENCIES) $(EXTRA_h8300_run_DEPENDENCIES) h8300/$(am__dirstamp)
3958 @rm -f h8300/run$(EXEEXT)
3959 $(AM_V_CCLD)$(LINK) $(h8300_run_OBJECTS) $(h8300_run_LDADD) $(LIBS)
3960
3961 igen/filter$(EXEEXT): $(igen_filter_OBJECTS) $(igen_filter_DEPENDENCIES) $(EXTRA_igen_filter_DEPENDENCIES) igen/$(am__dirstamp)
3962 @rm -f igen/filter$(EXEEXT)
3963 $(AM_V_CCLD)$(LINK) $(igen_filter_OBJECTS) $(igen_filter_LDADD) $(LIBS)
3964
3965 igen/gen$(EXEEXT): $(igen_gen_OBJECTS) $(igen_gen_DEPENDENCIES) $(EXTRA_igen_gen_DEPENDENCIES) igen/$(am__dirstamp)
3966 @rm -f igen/gen$(EXEEXT)
3967 $(AM_V_CCLD)$(LINK) $(igen_gen_OBJECTS) $(igen_gen_LDADD) $(LIBS)
3968 igen/igen.$(OBJEXT): igen/$(am__dirstamp) \
3969 igen/$(DEPDIR)/$(am__dirstamp)
3970
3971 igen/ld-cache$(EXEEXT): $(igen_ld_cache_OBJECTS) $(igen_ld_cache_DEPENDENCIES) $(EXTRA_igen_ld_cache_DEPENDENCIES) igen/$(am__dirstamp)
3972 @rm -f igen/ld-cache$(EXEEXT)
3973 $(AM_V_CCLD)$(LINK) $(igen_ld_cache_OBJECTS) $(igen_ld_cache_LDADD) $(LIBS)
3974
3975 igen/ld-decode$(EXEEXT): $(igen_ld_decode_OBJECTS) $(igen_ld_decode_DEPENDENCIES) $(EXTRA_igen_ld_decode_DEPENDENCIES) igen/$(am__dirstamp)
3976 @rm -f igen/ld-decode$(EXEEXT)
3977 $(AM_V_CCLD)$(LINK) $(igen_ld_decode_OBJECTS) $(igen_ld_decode_LDADD) $(LIBS)
3978
3979 igen/ld-insn$(EXEEXT): $(igen_ld_insn_OBJECTS) $(igen_ld_insn_DEPENDENCIES) $(EXTRA_igen_ld_insn_DEPENDENCIES) igen/$(am__dirstamp)
3980 @rm -f igen/ld-insn$(EXEEXT)
3981 $(AM_V_CCLD)$(LINK) $(igen_ld_insn_OBJECTS) $(igen_ld_insn_LDADD) $(LIBS)
3982
3983 igen/table$(EXEEXT): $(igen_table_OBJECTS) $(igen_table_DEPENDENCIES) $(EXTRA_igen_table_DEPENDENCIES) igen/$(am__dirstamp)
3984 @rm -f igen/table$(EXEEXT)
3985 $(AM_V_CCLD)$(LINK) $(igen_table_OBJECTS) $(igen_table_LDADD) $(LIBS)
3986
3987 iq2000/run$(EXEEXT): $(iq2000_run_OBJECTS) $(iq2000_run_DEPENDENCIES) $(EXTRA_iq2000_run_DEPENDENCIES) iq2000/$(am__dirstamp)
3988 @rm -f iq2000/run$(EXEEXT)
3989 $(AM_V_CCLD)$(LINK) $(iq2000_run_OBJECTS) $(iq2000_run_LDADD) $(LIBS)
3990
3991 lm32/run$(EXEEXT): $(lm32_run_OBJECTS) $(lm32_run_DEPENDENCIES) $(EXTRA_lm32_run_DEPENDENCIES) lm32/$(am__dirstamp)
3992 @rm -f lm32/run$(EXEEXT)
3993 $(AM_V_CCLD)$(LINK) $(lm32_run_OBJECTS) $(lm32_run_LDADD) $(LIBS)
3994 m32c/opc2c.$(OBJEXT): m32c/$(am__dirstamp) \
3995 m32c/$(DEPDIR)/$(am__dirstamp)
3996
3997 @SIM_ENABLE_ARCH_m32c_FALSE@m32c/opc2c$(EXEEXT): $(m32c_opc2c_OBJECTS) $(m32c_opc2c_DEPENDENCIES) $(EXTRA_m32c_opc2c_DEPENDENCIES) m32c/$(am__dirstamp)
3998 @SIM_ENABLE_ARCH_m32c_FALSE@ @rm -f m32c/opc2c$(EXEEXT)
3999 @SIM_ENABLE_ARCH_m32c_FALSE@ $(AM_V_CCLD)$(LINK) $(m32c_opc2c_OBJECTS) $(m32c_opc2c_LDADD) $(LIBS)
4000
4001 m32c/run$(EXEEXT): $(m32c_run_OBJECTS) $(m32c_run_DEPENDENCIES) $(EXTRA_m32c_run_DEPENDENCIES) m32c/$(am__dirstamp)
4002 @rm -f m32c/run$(EXEEXT)
4003 $(AM_V_CCLD)$(LINK) $(m32c_run_OBJECTS) $(m32c_run_LDADD) $(LIBS)
4004
4005 m32r/run$(EXEEXT): $(m32r_run_OBJECTS) $(m32r_run_DEPENDENCIES) $(EXTRA_m32r_run_DEPENDENCIES) m32r/$(am__dirstamp)
4006 @rm -f m32r/run$(EXEEXT)
4007 $(AM_V_CCLD)$(LINK) $(m32r_run_OBJECTS) $(m32r_run_LDADD) $(LIBS)
4008 m68hc11/gencode.$(OBJEXT): m68hc11/$(am__dirstamp) \
4009 m68hc11/$(DEPDIR)/$(am__dirstamp)
4010
4011 @SIM_ENABLE_ARCH_m68hc11_FALSE@m68hc11/gencode$(EXEEXT): $(m68hc11_gencode_OBJECTS) $(m68hc11_gencode_DEPENDENCIES) $(EXTRA_m68hc11_gencode_DEPENDENCIES) m68hc11/$(am__dirstamp)
4012 @SIM_ENABLE_ARCH_m68hc11_FALSE@ @rm -f m68hc11/gencode$(EXEEXT)
4013 @SIM_ENABLE_ARCH_m68hc11_FALSE@ $(AM_V_CCLD)$(LINK) $(m68hc11_gencode_OBJECTS) $(m68hc11_gencode_LDADD) $(LIBS)
4014
4015 m68hc11/run$(EXEEXT): $(m68hc11_run_OBJECTS) $(m68hc11_run_DEPENDENCIES) $(EXTRA_m68hc11_run_DEPENDENCIES) m68hc11/$(am__dirstamp)
4016 @rm -f m68hc11/run$(EXEEXT)
4017 $(AM_V_CCLD)$(LINK) $(m68hc11_run_OBJECTS) $(m68hc11_run_LDADD) $(LIBS)
4018
4019 mcore/run$(EXEEXT): $(mcore_run_OBJECTS) $(mcore_run_DEPENDENCIES) $(EXTRA_mcore_run_DEPENDENCIES) mcore/$(am__dirstamp)
4020 @rm -f mcore/run$(EXEEXT)
4021 $(AM_V_CCLD)$(LINK) $(mcore_run_OBJECTS) $(mcore_run_LDADD) $(LIBS)
4022
4023 microblaze/run$(EXEEXT): $(microblaze_run_OBJECTS) $(microblaze_run_DEPENDENCIES) $(EXTRA_microblaze_run_DEPENDENCIES) microblaze/$(am__dirstamp)
4024 @rm -f microblaze/run$(EXEEXT)
4025 $(AM_V_CCLD)$(LINK) $(microblaze_run_OBJECTS) $(microblaze_run_LDADD) $(LIBS)
4026
4027 mips/run$(EXEEXT): $(mips_run_OBJECTS) $(mips_run_DEPENDENCIES) $(EXTRA_mips_run_DEPENDENCIES) mips/$(am__dirstamp)
4028 @rm -f mips/run$(EXEEXT)
4029 $(AM_V_CCLD)$(LINK) $(mips_run_OBJECTS) $(mips_run_LDADD) $(LIBS)
4030
4031 mn10300/run$(EXEEXT): $(mn10300_run_OBJECTS) $(mn10300_run_DEPENDENCIES) $(EXTRA_mn10300_run_DEPENDENCIES) mn10300/$(am__dirstamp)
4032 @rm -f mn10300/run$(EXEEXT)
4033 $(AM_V_CCLD)$(LINK) $(mn10300_run_OBJECTS) $(mn10300_run_LDADD) $(LIBS)
4034
4035 moxie/run$(EXEEXT): $(moxie_run_OBJECTS) $(moxie_run_DEPENDENCIES) $(EXTRA_moxie_run_DEPENDENCIES) moxie/$(am__dirstamp)
4036 @rm -f moxie/run$(EXEEXT)
4037 $(AM_V_CCLD)$(LINK) $(moxie_run_OBJECTS) $(moxie_run_LDADD) $(LIBS)
4038
4039 msp430/run$(EXEEXT): $(msp430_run_OBJECTS) $(msp430_run_DEPENDENCIES) $(EXTRA_msp430_run_DEPENDENCIES) msp430/$(am__dirstamp)
4040 @rm -f msp430/run$(EXEEXT)
4041 $(AM_V_CCLD)$(LINK) $(msp430_run_OBJECTS) $(msp430_run_LDADD) $(LIBS)
4042
4043 or1k/run$(EXEEXT): $(or1k_run_OBJECTS) $(or1k_run_DEPENDENCIES) $(EXTRA_or1k_run_DEPENDENCIES) or1k/$(am__dirstamp)
4044 @rm -f or1k/run$(EXEEXT)
4045 $(AM_V_CCLD)$(LINK) $(or1k_run_OBJECTS) $(or1k_run_LDADD) $(LIBS)
4046 ppc/igen.$(OBJEXT): ppc/$(am__dirstamp) ppc/$(DEPDIR)/$(am__dirstamp)
4047
4048 @SIM_ENABLE_ARCH_ppc_FALSE@ppc/igen$(EXEEXT): $(ppc_igen_OBJECTS) $(ppc_igen_DEPENDENCIES) $(EXTRA_ppc_igen_DEPENDENCIES) ppc/$(am__dirstamp)
4049 @SIM_ENABLE_ARCH_ppc_FALSE@ @rm -f ppc/igen$(EXEEXT)
4050 @SIM_ENABLE_ARCH_ppc_FALSE@ $(AM_V_CCLD)$(LINK) $(ppc_igen_OBJECTS) $(ppc_igen_LDADD) $(LIBS)
4051
4052 ppc/ld-cache$(EXEEXT): $(ppc_ld_cache_OBJECTS) $(ppc_ld_cache_DEPENDENCIES) $(EXTRA_ppc_ld_cache_DEPENDENCIES) ppc/$(am__dirstamp)
4053 @rm -f ppc/ld-cache$(EXEEXT)
4054 $(AM_V_CCLD)$(LINK) $(ppc_ld_cache_OBJECTS) $(ppc_ld_cache_LDADD) $(LIBS)
4055
4056 ppc/ld-decode$(EXEEXT): $(ppc_ld_decode_OBJECTS) $(ppc_ld_decode_DEPENDENCIES) $(EXTRA_ppc_ld_decode_DEPENDENCIES) ppc/$(am__dirstamp)
4057 @rm -f ppc/ld-decode$(EXEEXT)
4058 $(AM_V_CCLD)$(LINK) $(ppc_ld_decode_OBJECTS) $(ppc_ld_decode_LDADD) $(LIBS)
4059
4060 ppc/ld-insn$(EXEEXT): $(ppc_ld_insn_OBJECTS) $(ppc_ld_insn_DEPENDENCIES) $(EXTRA_ppc_ld_insn_DEPENDENCIES) ppc/$(am__dirstamp)
4061 @rm -f ppc/ld-insn$(EXEEXT)
4062 $(AM_V_CCLD)$(LINK) $(ppc_ld_insn_OBJECTS) $(ppc_ld_insn_LDADD) $(LIBS)
4063 ppc/main.$(OBJEXT): ppc/$(am__dirstamp) ppc/$(DEPDIR)/$(am__dirstamp)
4064
4065 ppc/run$(EXEEXT): $(ppc_run_OBJECTS) $(ppc_run_DEPENDENCIES) $(EXTRA_ppc_run_DEPENDENCIES) ppc/$(am__dirstamp)
4066 @rm -f ppc/run$(EXEEXT)
4067 $(AM_V_CCLD)$(LINK) $(ppc_run_OBJECTS) $(ppc_run_LDADD) $(LIBS)
4068
4069 pru/run$(EXEEXT): $(pru_run_OBJECTS) $(pru_run_DEPENDENCIES) $(EXTRA_pru_run_DEPENDENCIES) pru/$(am__dirstamp)
4070 @rm -f pru/run$(EXEEXT)
4071 $(AM_V_CCLD)$(LINK) $(pru_run_OBJECTS) $(pru_run_LDADD) $(LIBS)
4072
4073 riscv/run$(EXEEXT): $(riscv_run_OBJECTS) $(riscv_run_DEPENDENCIES) $(EXTRA_riscv_run_DEPENDENCIES) riscv/$(am__dirstamp)
4074 @rm -f riscv/run$(EXEEXT)
4075 $(AM_V_CCLD)$(LINK) $(riscv_run_OBJECTS) $(riscv_run_LDADD) $(LIBS)
4076
4077 rl78/run$(EXEEXT): $(rl78_run_OBJECTS) $(rl78_run_DEPENDENCIES) $(EXTRA_rl78_run_DEPENDENCIES) rl78/$(am__dirstamp)
4078 @rm -f rl78/run$(EXEEXT)
4079 $(AM_V_CCLD)$(LINK) $(rl78_run_OBJECTS) $(rl78_run_LDADD) $(LIBS)
4080
4081 rx/run$(EXEEXT): $(rx_run_OBJECTS) $(rx_run_DEPENDENCIES) $(EXTRA_rx_run_DEPENDENCIES) rx/$(am__dirstamp)
4082 @rm -f rx/run$(EXEEXT)
4083 $(AM_V_CCLD)$(LINK) $(rx_run_OBJECTS) $(rx_run_LDADD) $(LIBS)
4084 sh/gencode.$(OBJEXT): sh/$(am__dirstamp) sh/$(DEPDIR)/$(am__dirstamp)
4085
4086 @SIM_ENABLE_ARCH_sh_FALSE@sh/gencode$(EXEEXT): $(sh_gencode_OBJECTS) $(sh_gencode_DEPENDENCIES) $(EXTRA_sh_gencode_DEPENDENCIES) sh/$(am__dirstamp)
4087 @SIM_ENABLE_ARCH_sh_FALSE@ @rm -f sh/gencode$(EXEEXT)
4088 @SIM_ENABLE_ARCH_sh_FALSE@ $(AM_V_CCLD)$(LINK) $(sh_gencode_OBJECTS) $(sh_gencode_LDADD) $(LIBS)
4089
4090 sh/run$(EXEEXT): $(sh_run_OBJECTS) $(sh_run_DEPENDENCIES) $(EXTRA_sh_run_DEPENDENCIES) sh/$(am__dirstamp)
4091 @rm -f sh/run$(EXEEXT)
4092 $(AM_V_CCLD)$(LINK) $(sh_run_OBJECTS) $(sh_run_LDADD) $(LIBS)
4093 testsuite/common/$(am__dirstamp):
4094 @$(MKDIR_P) testsuite/common
4095 @: > testsuite/common/$(am__dirstamp)
4096 testsuite/common/$(DEPDIR)/$(am__dirstamp):
4097 @$(MKDIR_P) testsuite/common/$(DEPDIR)
4098 @: > testsuite/common/$(DEPDIR)/$(am__dirstamp)
4099 testsuite/common/alu-tst.$(OBJEXT): testsuite/common/$(am__dirstamp) \
4100 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4101 testsuite/common/bits-gen.$(OBJEXT): testsuite/common/$(am__dirstamp) \
4102 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4103 testsuite/common/bits32m0.$(OBJEXT): testsuite/common/$(am__dirstamp) \
4104 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4105 testsuite/common/bits32m31.$(OBJEXT): \
4106 testsuite/common/$(am__dirstamp) \
4107 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4108 testsuite/common/bits64m0.$(OBJEXT): testsuite/common/$(am__dirstamp) \
4109 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4110 testsuite/common/bits64m63.$(OBJEXT): \
4111 testsuite/common/$(am__dirstamp) \
4112 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4113 testsuite/common/fpu-tst.$(OBJEXT): testsuite/common/$(am__dirstamp) \
4114 testsuite/common/$(DEPDIR)/$(am__dirstamp)
4115
4116 v850/run$(EXEEXT): $(v850_run_OBJECTS) $(v850_run_DEPENDENCIES) $(EXTRA_v850_run_DEPENDENCIES) v850/$(am__dirstamp)
4117 @rm -f v850/run$(EXEEXT)
4118 $(AM_V_CCLD)$(LINK) $(v850_run_OBJECTS) $(v850_run_LDADD) $(LIBS)
4119
4120 mostlyclean-compile:
4121 -rm -f *.$(OBJEXT)
4122 -rm -f aarch64/*.$(OBJEXT)
4123 -rm -f arm/*.$(OBJEXT)
4124 -rm -f avr/*.$(OBJEXT)
4125 -rm -f bfin/*.$(OBJEXT)
4126 -rm -f bpf/*.$(OBJEXT)
4127 -rm -f common/*.$(OBJEXT)
4128 -rm -f cr16/*.$(OBJEXT)
4129 -rm -f cris/*.$(OBJEXT)
4130 -rm -f d10v/*.$(OBJEXT)
4131 -rm -f erc32/*.$(OBJEXT)
4132 -rm -f example-synacor/*.$(OBJEXT)
4133 -rm -f frv/*.$(OBJEXT)
4134 -rm -f ft32/*.$(OBJEXT)
4135 -rm -f h8300/*.$(OBJEXT)
4136 -rm -f igen/*.$(OBJEXT)
4137 -rm -f iq2000/*.$(OBJEXT)
4138 -rm -f lm32/*.$(OBJEXT)
4139 -rm -f m32c/*.$(OBJEXT)
4140 -rm -f m32r/*.$(OBJEXT)
4141 -rm -f m68hc11/*.$(OBJEXT)
4142 -rm -f mcore/*.$(OBJEXT)
4143 -rm -f microblaze/*.$(OBJEXT)
4144 -rm -f mips/*.$(OBJEXT)
4145 -rm -f mn10300/*.$(OBJEXT)
4146 -rm -f moxie/*.$(OBJEXT)
4147 -rm -f msp430/*.$(OBJEXT)
4148 -rm -f or1k/*.$(OBJEXT)
4149 -rm -f ppc/*.$(OBJEXT)
4150 -rm -f pru/*.$(OBJEXT)
4151 -rm -f riscv/*.$(OBJEXT)
4152 -rm -f rl78/*.$(OBJEXT)
4153 -rm -f rx/*.$(OBJEXT)
4154 -rm -f sh/*.$(OBJEXT)
4155 -rm -f testsuite/common/*.$(OBJEXT)
4156 -rm -f v850/*.$(OBJEXT)
4157
4158 distclean-compile:
4159 -rm -f *.tab.c
4160
4161 @AMDEP_TRUE@@am__include@ @am__quote@aarch64/$(DEPDIR)/modules.Po@am__quote@
4162 @AMDEP_TRUE@@am__include@ @am__quote@arm/$(DEPDIR)/modules.Po@am__quote@
4163 @AMDEP_TRUE@@am__include@ @am__quote@avr/$(DEPDIR)/modules.Po@am__quote@
4164 @AMDEP_TRUE@@am__include@ @am__quote@bfin/$(DEPDIR)/modules.Po@am__quote@
4165 @AMDEP_TRUE@@am__include@ @am__quote@bpf/$(DEPDIR)/modules.Po@am__quote@
4166 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/callback.Po@am__quote@
4167 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/portability.Po@am__quote@
4168 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/sim-load.Po@am__quote@
4169 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/sim-signal.Po@am__quote@
4170 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/syscall.Po@am__quote@
4171 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/target-newlib-errno.Po@am__quote@
4172 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/target-newlib-open.Po@am__quote@
4173 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/target-newlib-signal.Po@am__quote@
4174 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/target-newlib-syscall.Po@am__quote@
4175 @AMDEP_TRUE@@am__include@ @am__quote@common/$(DEPDIR)/version.Po@am__quote@
4176 @AMDEP_TRUE@@am__include@ @am__quote@cr16/$(DEPDIR)/gencode.Po@am__quote@
4177 @AMDEP_TRUE@@am__include@ @am__quote@cr16/$(DEPDIR)/modules.Po@am__quote@
4178 @AMDEP_TRUE@@am__include@ @am__quote@cris/$(DEPDIR)/modules.Po@am__quote@
4179 @AMDEP_TRUE@@am__include@ @am__quote@cris/$(DEPDIR)/rvdummy.Po@am__quote@
4180 @AMDEP_TRUE@@am__include@ @am__quote@d10v/$(DEPDIR)/gencode.Po@am__quote@
4181 @AMDEP_TRUE@@am__include@ @am__quote@d10v/$(DEPDIR)/modules.Po@am__quote@
4182 @AMDEP_TRUE@@am__include@ @am__quote@erc32/$(DEPDIR)/modules.Po@am__quote@
4183 @AMDEP_TRUE@@am__include@ @am__quote@erc32/$(DEPDIR)/sis.Po@am__quote@
4184 @AMDEP_TRUE@@am__include@ @am__quote@example-synacor/$(DEPDIR)/modules.Po@am__quote@
4185 @AMDEP_TRUE@@am__include@ @am__quote@frv/$(DEPDIR)/modules.Po@am__quote@
4186 @AMDEP_TRUE@@am__include@ @am__quote@ft32/$(DEPDIR)/modules.Po@am__quote@
4187 @AMDEP_TRUE@@am__include@ @am__quote@h8300/$(DEPDIR)/modules.Po@am__quote@
4188 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/filter.Po@am__quote@
4189 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/filter_host.Po@am__quote@
4190 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-engine.Po@am__quote@
4191 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-icache.Po@am__quote@
4192 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-idecode.Po@am__quote@
4193 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-itable.Po@am__quote@
4194 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-model.Po@am__quote@
4195 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-semantics.Po@am__quote@
4196 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen-support.Po@am__quote@
4197 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/gen.Po@am__quote@
4198 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/igen.Po@am__quote@
4199 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/ld-cache.Po@am__quote@
4200 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/ld-decode.Po@am__quote@
4201 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/ld-insn.Po@am__quote@
4202 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/lf.Po@am__quote@
4203 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/misc.Po@am__quote@
4204 @AMDEP_TRUE@@am__include@ @am__quote@igen/$(DEPDIR)/table.Po@am__quote@
4205 @AMDEP_TRUE@@am__include@ @am__quote@iq2000/$(DEPDIR)/modules.Po@am__quote@
4206 @AMDEP_TRUE@@am__include@ @am__quote@lm32/$(DEPDIR)/modules.Po@am__quote@
4207 @AMDEP_TRUE@@am__include@ @am__quote@m32c/$(DEPDIR)/modules.Po@am__quote@
4208 @AMDEP_TRUE@@am__include@ @am__quote@m32c/$(DEPDIR)/opc2c.Po@am__quote@
4209 @AMDEP_TRUE@@am__include@ @am__quote@m32r/$(DEPDIR)/modules.Po@am__quote@
4210 @AMDEP_TRUE@@am__include@ @am__quote@m68hc11/$(DEPDIR)/gencode.Po@am__quote@
4211 @AMDEP_TRUE@@am__include@ @am__quote@m68hc11/$(DEPDIR)/modules.Po@am__quote@
4212 @AMDEP_TRUE@@am__include@ @am__quote@mcore/$(DEPDIR)/modules.Po@am__quote@
4213 @AMDEP_TRUE@@am__include@ @am__quote@microblaze/$(DEPDIR)/modules.Po@am__quote@
4214 @AMDEP_TRUE@@am__include@ @am__quote@mips/$(DEPDIR)/modules.Po@am__quote@
4215 @AMDEP_TRUE@@am__include@ @am__quote@mn10300/$(DEPDIR)/modules.Po@am__quote@
4216 @AMDEP_TRUE@@am__include@ @am__quote@moxie/$(DEPDIR)/modules.Po@am__quote@
4217 @AMDEP_TRUE@@am__include@ @am__quote@msp430/$(DEPDIR)/modules.Po@am__quote@
4218 @AMDEP_TRUE@@am__include@ @am__quote@or1k/$(DEPDIR)/modules.Po@am__quote@
4219 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/dumpf.Po@am__quote@
4220 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/filter-ppc.Po@am__quote@
4221 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-icache.Po@am__quote@
4222 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-idecode.Po@am__quote@
4223 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-itable.Po@am__quote@
4224 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-model.Po@am__quote@
4225 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-semantics.Po@am__quote@
4226 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/gen-support.Po@am__quote@
4227 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/igen.Po@am__quote@
4228 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/ld-cache.Po@am__quote@
4229 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/ld-decode.Po@am__quote@
4230 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/ld-insn.Po@am__quote@
4231 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/lf-ppc.Po@am__quote@
4232 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/main.Po@am__quote@
4233 @AMDEP_TRUE@@am__include@ @am__quote@ppc/$(DEPDIR)/table.Po@am__quote@
4234 @AMDEP_TRUE@@am__include@ @am__quote@pru/$(DEPDIR)/modules.Po@am__quote@
4235 @AMDEP_TRUE@@am__include@ @am__quote@riscv/$(DEPDIR)/modules.Po@am__quote@
4236 @AMDEP_TRUE@@am__include@ @am__quote@rl78/$(DEPDIR)/modules.Po@am__quote@
4237 @AMDEP_TRUE@@am__include@ @am__quote@rx/$(DEPDIR)/modules.Po@am__quote@
4238 @AMDEP_TRUE@@am__include@ @am__quote@sh/$(DEPDIR)/gencode.Po@am__quote@
4239 @AMDEP_TRUE@@am__include@ @am__quote@sh/$(DEPDIR)/modules.Po@am__quote@
4240 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/alu-tst.Po@am__quote@
4241 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/bits-gen.Po@am__quote@
4242 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/bits32m0.Po@am__quote@
4243 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/bits32m31.Po@am__quote@
4244 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/bits64m0.Po@am__quote@
4245 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/bits64m63.Po@am__quote@
4246 @AMDEP_TRUE@@am__include@ @am__quote@testsuite/common/$(DEPDIR)/fpu-tst.Po@am__quote@
4247 @AMDEP_TRUE@@am__include@ @am__quote@v850/$(DEPDIR)/modules.Po@am__quote@
4248
4249 .c.o:
4250 @am__fastdepCC_TRUE@ $(AM_V_CC)depbase=`echo $@ | sed 's|[^/]*$$|$(DEPDIR)/&|;s|\.o$$||'`;\
4251 @am__fastdepCC_TRUE@ $(COMPILE) -MT $@ -MD -MP -MF $$depbase.Tpo -c -o $@ $< &&\
4252 @am__fastdepCC_TRUE@ $(am__mv) $$depbase.Tpo $$depbase.Po
4253 @AMDEP_TRUE@@am__fastdepCC_FALSE@ $(AM_V_CC)source='$<' object='$@' libtool=no @AMDEPBACKSLASH@
4254 @AMDEP_TRUE@@am__fastdepCC_FALSE@ DEPDIR=$(DEPDIR) $(CCDEPMODE) $(depcomp) @AMDEPBACKSLASH@
4255 @am__fastdepCC_FALSE@ $(AM_V_CC@am__nodep@)$(COMPILE) -c -o $@ $<
4256
4257 .c.obj:
4258 @am__fastdepCC_TRUE@ $(AM_V_CC)depbase=`echo $@ | sed 's|[^/]*$$|$(DEPDIR)/&|;s|\.obj$$||'`;\
4259 @am__fastdepCC_TRUE@ $(COMPILE) -MT $@ -MD -MP -MF $$depbase.Tpo -c -o $@ `$(CYGPATH_W) '$<'` &&\
4260 @am__fastdepCC_TRUE@ $(am__mv) $$depbase.Tpo $$depbase.Po
4261 @AMDEP_TRUE@@am__fastdepCC_FALSE@ $(AM_V_CC)source='$<' object='$@' libtool=no @AMDEPBACKSLASH@
4262 @AMDEP_TRUE@@am__fastdepCC_FALSE@ DEPDIR=$(DEPDIR) $(CCDEPMODE) $(depcomp) @AMDEPBACKSLASH@
4263 @am__fastdepCC_FALSE@ $(AM_V_CC@am__nodep@)$(COMPILE) -c -o $@ `$(CYGPATH_W) '$<'`
4264
4265 .c.lo:
4266 @am__fastdepCC_TRUE@ $(AM_V_CC)depbase=`echo $@ | sed 's|[^/]*$$|$(DEPDIR)/&|;s|\.lo$$||'`;\
4267 @am__fastdepCC_TRUE@ $(LTCOMPILE) -MT $@ -MD -MP -MF $$depbase.Tpo -c -o $@ $< &&\
4268 @am__fastdepCC_TRUE@ $(am__mv) $$depbase.Tpo $$depbase.Plo
4269 @AMDEP_TRUE@@am__fastdepCC_FALSE@ $(AM_V_CC)source='$<' object='$@' libtool=yes @AMDEPBACKSLASH@
4270 @AMDEP_TRUE@@am__fastdepCC_FALSE@ DEPDIR=$(DEPDIR) $(CCDEPMODE) $(depcomp) @AMDEPBACKSLASH@
4271 @am__fastdepCC_FALSE@ $(AM_V_CC@am__nodep@)$(LTCOMPILE) -c -o $@ $<
4272
4273 mostlyclean-libtool:
4274 -rm -f *.lo
4275
4276 clean-libtool:
4277 -rm -rf .libs _libs
4278 -rm -rf aarch64/.libs aarch64/_libs
4279 -rm -rf arm/.libs arm/_libs
4280 -rm -rf avr/.libs avr/_libs
4281 -rm -rf bfin/.libs bfin/_libs
4282 -rm -rf bpf/.libs bpf/_libs
4283 -rm -rf cr16/.libs cr16/_libs
4284 -rm -rf cris/.libs cris/_libs
4285 -rm -rf d10v/.libs d10v/_libs
4286 -rm -rf erc32/.libs erc32/_libs
4287 -rm -rf example-synacor/.libs example-synacor/_libs
4288 -rm -rf frv/.libs frv/_libs
4289 -rm -rf ft32/.libs ft32/_libs
4290 -rm -rf h8300/.libs h8300/_libs
4291 -rm -rf igen/.libs igen/_libs
4292 -rm -rf iq2000/.libs iq2000/_libs
4293 -rm -rf lm32/.libs lm32/_libs
4294 -rm -rf m32c/.libs m32c/_libs
4295 -rm -rf m32r/.libs m32r/_libs
4296 -rm -rf m68hc11/.libs m68hc11/_libs
4297 -rm -rf mcore/.libs mcore/_libs
4298 -rm -rf microblaze/.libs microblaze/_libs
4299 -rm -rf mips/.libs mips/_libs
4300 -rm -rf mn10300/.libs mn10300/_libs
4301 -rm -rf moxie/.libs moxie/_libs
4302 -rm -rf msp430/.libs msp430/_libs
4303 -rm -rf or1k/.libs or1k/_libs
4304 -rm -rf ppc/.libs ppc/_libs
4305 -rm -rf pru/.libs pru/_libs
4306 -rm -rf riscv/.libs riscv/_libs
4307 -rm -rf rl78/.libs rl78/_libs
4308 -rm -rf rx/.libs rx/_libs
4309 -rm -rf sh/.libs sh/_libs
4310 -rm -rf testsuite/common/.libs testsuite/common/_libs
4311 -rm -rf v850/.libs v850/_libs
4312
4313 distclean-libtool:
4314 -rm -f libtool config.lt
4315 install-armdocDATA: $(armdoc_DATA)
4316 @$(NORMAL_INSTALL)
4317 @list='$(armdoc_DATA)'; test -n "$(armdocdir)" || list=; \
4318 if test -n "$$list"; then \
4319 echo " $(MKDIR_P) '$(DESTDIR)$(armdocdir)'"; \
4320 $(MKDIR_P) "$(DESTDIR)$(armdocdir)" || exit 1; \
4321 fi; \
4322 for p in $$list; do \
4323 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4324 echo "$$d$$p"; \
4325 done | $(am__base_list) | \
4326 while read files; do \
4327 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(armdocdir)'"; \
4328 $(INSTALL_DATA) $$files "$(DESTDIR)$(armdocdir)" || exit $$?; \
4329 done
4330
4331 uninstall-armdocDATA:
4332 @$(NORMAL_UNINSTALL)
4333 @list='$(armdoc_DATA)'; test -n "$(armdocdir)" || list=; \
4334 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4335 dir='$(DESTDIR)$(armdocdir)'; $(am__uninstall_files_from_dir)
4336 install-dtbDATA: $(dtb_DATA)
4337 @$(NORMAL_INSTALL)
4338 @list='$(dtb_DATA)'; test -n "$(dtbdir)" || list=; \
4339 if test -n "$$list"; then \
4340 echo " $(MKDIR_P) '$(DESTDIR)$(dtbdir)'"; \
4341 $(MKDIR_P) "$(DESTDIR)$(dtbdir)" || exit 1; \
4342 fi; \
4343 for p in $$list; do \
4344 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4345 echo "$$d$$p"; \
4346 done | $(am__base_list) | \
4347 while read files; do \
4348 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(dtbdir)'"; \
4349 $(INSTALL_DATA) $$files "$(DESTDIR)$(dtbdir)" || exit $$?; \
4350 done
4351
4352 uninstall-dtbDATA:
4353 @$(NORMAL_UNINSTALL)
4354 @list='$(dtb_DATA)'; test -n "$(dtbdir)" || list=; \
4355 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4356 dir='$(DESTDIR)$(dtbdir)'; $(am__uninstall_files_from_dir)
4357 install-erc32docDATA: $(erc32doc_DATA)
4358 @$(NORMAL_INSTALL)
4359 @list='$(erc32doc_DATA)'; test -n "$(erc32docdir)" || list=; \
4360 if test -n "$$list"; then \
4361 echo " $(MKDIR_P) '$(DESTDIR)$(erc32docdir)'"; \
4362 $(MKDIR_P) "$(DESTDIR)$(erc32docdir)" || exit 1; \
4363 fi; \
4364 for p in $$list; do \
4365 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4366 echo "$$d$$p"; \
4367 done | $(am__base_list) | \
4368 while read files; do \
4369 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(erc32docdir)'"; \
4370 $(INSTALL_DATA) $$files "$(DESTDIR)$(erc32docdir)" || exit $$?; \
4371 done
4372
4373 uninstall-erc32docDATA:
4374 @$(NORMAL_UNINSTALL)
4375 @list='$(erc32doc_DATA)'; test -n "$(erc32docdir)" || list=; \
4376 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4377 dir='$(DESTDIR)$(erc32docdir)'; $(am__uninstall_files_from_dir)
4378 install-frvdocDATA: $(frvdoc_DATA)
4379 @$(NORMAL_INSTALL)
4380 @list='$(frvdoc_DATA)'; test -n "$(frvdocdir)" || list=; \
4381 if test -n "$$list"; then \
4382 echo " $(MKDIR_P) '$(DESTDIR)$(frvdocdir)'"; \
4383 $(MKDIR_P) "$(DESTDIR)$(frvdocdir)" || exit 1; \
4384 fi; \
4385 for p in $$list; do \
4386 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4387 echo "$$d$$p"; \
4388 done | $(am__base_list) | \
4389 while read files; do \
4390 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(frvdocdir)'"; \
4391 $(INSTALL_DATA) $$files "$(DESTDIR)$(frvdocdir)" || exit $$?; \
4392 done
4393
4394 uninstall-frvdocDATA:
4395 @$(NORMAL_UNINSTALL)
4396 @list='$(frvdoc_DATA)'; test -n "$(frvdocdir)" || list=; \
4397 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4398 dir='$(DESTDIR)$(frvdocdir)'; $(am__uninstall_files_from_dir)
4399 install-or1kdocDATA: $(or1kdoc_DATA)
4400 @$(NORMAL_INSTALL)
4401 @list='$(or1kdoc_DATA)'; test -n "$(or1kdocdir)" || list=; \
4402 if test -n "$$list"; then \
4403 echo " $(MKDIR_P) '$(DESTDIR)$(or1kdocdir)'"; \
4404 $(MKDIR_P) "$(DESTDIR)$(or1kdocdir)" || exit 1; \
4405 fi; \
4406 for p in $$list; do \
4407 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4408 echo "$$d$$p"; \
4409 done | $(am__base_list) | \
4410 while read files; do \
4411 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(or1kdocdir)'"; \
4412 $(INSTALL_DATA) $$files "$(DESTDIR)$(or1kdocdir)" || exit $$?; \
4413 done
4414
4415 uninstall-or1kdocDATA:
4416 @$(NORMAL_UNINSTALL)
4417 @list='$(or1kdoc_DATA)'; test -n "$(or1kdocdir)" || list=; \
4418 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4419 dir='$(DESTDIR)$(or1kdocdir)'; $(am__uninstall_files_from_dir)
4420 install-ppcdocDATA: $(ppcdoc_DATA)
4421 @$(NORMAL_INSTALL)
4422 @list='$(ppcdoc_DATA)'; test -n "$(ppcdocdir)" || list=; \
4423 if test -n "$$list"; then \
4424 echo " $(MKDIR_P) '$(DESTDIR)$(ppcdocdir)'"; \
4425 $(MKDIR_P) "$(DESTDIR)$(ppcdocdir)" || exit 1; \
4426 fi; \
4427 for p in $$list; do \
4428 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4429 echo "$$d$$p"; \
4430 done | $(am__base_list) | \
4431 while read files; do \
4432 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(ppcdocdir)'"; \
4433 $(INSTALL_DATA) $$files "$(DESTDIR)$(ppcdocdir)" || exit $$?; \
4434 done
4435
4436 uninstall-ppcdocDATA:
4437 @$(NORMAL_UNINSTALL)
4438 @list='$(ppcdoc_DATA)'; test -n "$(ppcdocdir)" || list=; \
4439 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4440 dir='$(DESTDIR)$(ppcdocdir)'; $(am__uninstall_files_from_dir)
4441 install-rxdocDATA: $(rxdoc_DATA)
4442 @$(NORMAL_INSTALL)
4443 @list='$(rxdoc_DATA)'; test -n "$(rxdocdir)" || list=; \
4444 if test -n "$$list"; then \
4445 echo " $(MKDIR_P) '$(DESTDIR)$(rxdocdir)'"; \
4446 $(MKDIR_P) "$(DESTDIR)$(rxdocdir)" || exit 1; \
4447 fi; \
4448 for p in $$list; do \
4449 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4450 echo "$$d$$p"; \
4451 done | $(am__base_list) | \
4452 while read files; do \
4453 echo " $(INSTALL_DATA) $$files '$(DESTDIR)$(rxdocdir)'"; \
4454 $(INSTALL_DATA) $$files "$(DESTDIR)$(rxdocdir)" || exit $$?; \
4455 done
4456
4457 uninstall-rxdocDATA:
4458 @$(NORMAL_UNINSTALL)
4459 @list='$(rxdoc_DATA)'; test -n "$(rxdocdir)" || list=; \
4460 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4461 dir='$(DESTDIR)$(rxdocdir)'; $(am__uninstall_files_from_dir)
4462 install-pkgincludeHEADERS: $(pkginclude_HEADERS)
4463 @$(NORMAL_INSTALL)
4464 @list='$(pkginclude_HEADERS)'; test -n "$(pkgincludedir)" || list=; \
4465 if test -n "$$list"; then \
4466 echo " $(MKDIR_P) '$(DESTDIR)$(pkgincludedir)'"; \
4467 $(MKDIR_P) "$(DESTDIR)$(pkgincludedir)" || exit 1; \
4468 fi; \
4469 for p in $$list; do \
4470 if test -f "$$p"; then d=; else d="$(srcdir)/"; fi; \
4471 echo "$$d$$p"; \
4472 done | $(am__base_list) | \
4473 while read files; do \
4474 echo " $(INSTALL_HEADER) $$files '$(DESTDIR)$(pkgincludedir)'"; \
4475 $(INSTALL_HEADER) $$files "$(DESTDIR)$(pkgincludedir)" || exit $$?; \
4476 done
4477
4478 uninstall-pkgincludeHEADERS:
4479 @$(NORMAL_UNINSTALL)
4480 @list='$(pkginclude_HEADERS)'; test -n "$(pkgincludedir)" || list=; \
4481 files=`for p in $$list; do echo $$p; done | sed -e 's|^.*/||'`; \
4482 dir='$(DESTDIR)$(pkgincludedir)'; $(am__uninstall_files_from_dir)
4483
4484 ID: $(am__tagged_files)
4485 $(am__define_uniq_tagged_files); mkid -fID $$unique
4486 tags: tags-am
4487 TAGS: tags
4488
4489 tags-am: $(TAGS_DEPENDENCIES) $(am__tagged_files)
4490 set x; \
4491 here=`pwd`; \
4492 $(am__define_uniq_tagged_files); \
4493 shift; \
4494 if test -z "$(ETAGS_ARGS)$$*$$unique"; then :; else \
4495 test -n "$$unique" || unique=$$empty_fix; \
4496 if test $$# -gt 0; then \
4497 $(ETAGS) $(ETAGSFLAGS) $(AM_ETAGSFLAGS) $(ETAGS_ARGS) \
4498 "$$@" $$unique; \
4499 else \
4500 $(ETAGS) $(ETAGSFLAGS) $(AM_ETAGSFLAGS) $(ETAGS_ARGS) \
4501 $$unique; \
4502 fi; \
4503 fi
4504 ctags: ctags-am
4505
4506 CTAGS: ctags
4507 ctags-am: $(TAGS_DEPENDENCIES) $(am__tagged_files)
4508 $(am__define_uniq_tagged_files); \
4509 test -z "$(CTAGS_ARGS)$$unique" \
4510 || $(CTAGS) $(CTAGSFLAGS) $(AM_CTAGSFLAGS) $(CTAGS_ARGS) \
4511 $$unique
4512
4513 GTAGS:
4514 here=`$(am__cd) $(top_builddir) && pwd` \
4515 && $(am__cd) $(top_srcdir) \
4516 && gtags -i $(GTAGS_ARGS) "$$here"
4517 cscope: cscope.files
4518 test ! -s cscope.files \
4519 || $(CSCOPE) -b -q $(AM_CSCOPEFLAGS) $(CSCOPEFLAGS) -i cscope.files $(CSCOPE_ARGS)
4520 clean-cscope:
4521 -rm -f cscope.files
4522 cscope.files: clean-cscope cscopelist
4523 cscopelist: cscopelist-am
4524
4525 cscopelist-am: $(am__tagged_files)
4526 list='$(am__tagged_files)'; \
4527 case "$(srcdir)" in \
4528 [\\/]* | ?:[\\/]*) sdir="$(srcdir)" ;; \
4529 *) sdir=$(subdir)/$(srcdir) ;; \
4530 esac; \
4531 for i in $$list; do \
4532 if test -f "$$i"; then \
4533 echo "$(subdir)/$$i"; \
4534 else \
4535 echo "$$sdir/$$i"; \
4536 fi; \
4537 done >> $(top_builddir)/cscope.files
4538
4539 distclean-tags:
4540 -rm -f TAGS ID GTAGS GRTAGS GSYMS GPATH tags
4541 -rm -f cscope.out cscope.in.out cscope.po.out cscope.files
4542 site.exp: Makefile $(EXTRA_DEJAGNU_SITE_CONFIG)
4543 @echo 'Making a new site.exp file ...'
4544 @echo '## these variables are automatically generated by make ##' >site.tmp
4545 @echo '# Do not edit here. If you wish to override these values' >>site.tmp
4546 @echo '# edit the last section' >>site.tmp
4547 @echo 'set srcdir "$(srcdir)"' >>site.tmp
4548 @echo "set objdir `pwd`" >>site.tmp
4549 @echo 'set build_alias "$(build_alias)"' >>site.tmp
4550 @echo 'set build_triplet $(build_triplet)' >>site.tmp
4551 @echo 'set host_alias "$(host_alias)"' >>site.tmp
4552 @echo 'set host_triplet $(host_triplet)' >>site.tmp
4553 @echo 'set target_alias "$(target_alias)"' >>site.tmp
4554 @echo 'set target_triplet $(target_triplet)' >>site.tmp
4555 @list='$(EXTRA_DEJAGNU_SITE_CONFIG)'; for f in $$list; do \
4556 echo "## Begin content included from file $$f. Do not modify. ##" \
4557 && cat `test -f "$$f" || echo '$(srcdir)/'`$$f \
4558 && echo "## End content included from file $$f. ##" \
4559 || exit 1; \
4560 done >> site.tmp
4561 @echo "## End of auto-generated content; you can edit from here. ##" >> site.tmp
4562 @if test -f site.exp; then \
4563 sed -e '1,/^## End of auto-generated content.*##/d' site.exp >> site.tmp; \
4564 fi
4565 @-rm -f site.bak
4566 @test ! -f site.exp || mv site.exp site.bak
4567 @mv site.tmp site.exp
4568
4569 distclean-DEJAGNU:
4570 -rm -f site.exp site.bak
4571 -l='$(DEJATOOL)'; for tool in $$l; do \
4572 rm -f $$tool.sum $$tool.log; \
4573 done
4574
4575 # Recover from deleted '.trs' file; this should ensure that
4576 # "rm -f foo.log; make foo.trs" re-run 'foo.test', and re-create
4577 # both 'foo.log' and 'foo.trs'. Break the recipe in two subshells
4578 # to avoid problems with "make -n".
4579 .log.trs:
4580 rm -f $< $@
4581 $(MAKE) $(AM_MAKEFLAGS) $<
4582
4583 # Leading 'am--fnord' is there to ensure the list of targets does not
4584 # expand to empty, as could happen e.g. with make check TESTS=''.
4585 am--fnord $(TEST_LOGS) $(TEST_LOGS:.log=.trs): $(am__force_recheck)
4586 am--force-recheck:
4587 @:
4588
4589 $(TEST_SUITE_LOG): $(TEST_LOGS)
4590 @$(am__set_TESTS_bases); \
4591 am__f_ok () { test -f "$$1" && test -r "$$1"; }; \
4592 redo_bases=`for i in $$bases; do \
4593 am__f_ok $$i.trs && am__f_ok $$i.log || echo $$i; \
4594 done`; \
4595 if test -n "$$redo_bases"; then \
4596 redo_logs=`for i in $$redo_bases; do echo $$i.log; done`; \
4597 redo_results=`for i in $$redo_bases; do echo $$i.trs; done`; \
4598 if $(am__make_dryrun); then :; else \
4599 rm -f $$redo_logs && rm -f $$redo_results || exit 1; \
4600 fi; \
4601 fi; \
4602 if test -n "$$am__remaking_logs"; then \
4603 echo "fatal: making $(TEST_SUITE_LOG): possible infinite" \
4604 "recursion detected" >&2; \
4605 elif test -n "$$redo_logs"; then \
4606 am__remaking_logs=yes $(MAKE) $(AM_MAKEFLAGS) $$redo_logs; \
4607 fi; \
4608 if $(am__make_dryrun); then :; else \
4609 st=0; \
4610 errmsg="fatal: making $(TEST_SUITE_LOG): failed to create"; \
4611 for i in $$redo_bases; do \
4612 test -f $$i.trs && test -r $$i.trs \
4613 || { echo "$$errmsg $$i.trs" >&2; st=1; }; \
4614 test -f $$i.log && test -r $$i.log \
4615 || { echo "$$errmsg $$i.log" >&2; st=1; }; \
4616 done; \
4617 test $$st -eq 0 || exit 1; \
4618 fi
4619 @$(am__sh_e_setup); $(am__tty_colors); $(am__set_TESTS_bases); \
4620 ws='[ ]'; \
4621 results=`for b in $$bases; do echo $$b.trs; done`; \
4622 test -n "$$results" || results=/dev/null; \
4623 all=` grep "^$$ws*:test-result:" $$results | wc -l`; \
4624 pass=` grep "^$$ws*:test-result:$$ws*PASS" $$results | wc -l`; \
4625 fail=` grep "^$$ws*:test-result:$$ws*FAIL" $$results | wc -l`; \
4626 skip=` grep "^$$ws*:test-result:$$ws*SKIP" $$results | wc -l`; \
4627 xfail=`grep "^$$ws*:test-result:$$ws*XFAIL" $$results | wc -l`; \
4628 xpass=`grep "^$$ws*:test-result:$$ws*XPASS" $$results | wc -l`; \
4629 error=`grep "^$$ws*:test-result:$$ws*ERROR" $$results | wc -l`; \
4630 if test `expr $$fail + $$xpass + $$error` -eq 0; then \
4631 success=true; \
4632 else \
4633 success=false; \
4634 fi; \
4635 br='==================='; br=$$br$$br$$br$$br; \
4636 result_count () \
4637 { \
4638 if test x"$$1" = x"--maybe-color"; then \
4639 maybe_colorize=yes; \
4640 elif test x"$$1" = x"--no-color"; then \
4641 maybe_colorize=no; \
4642 else \
4643 echo "$@: invalid 'result_count' usage" >&2; exit 4; \
4644 fi; \
4645 shift; \
4646 desc=$$1 count=$$2; \
4647 if test $$maybe_colorize = yes && test $$count -gt 0; then \
4648 color_start=$$3 color_end=$$std; \
4649 else \
4650 color_start= color_end=; \
4651 fi; \
4652 echo "$${color_start}# $$desc $$count$${color_end}"; \
4653 }; \
4654 create_testsuite_report () \
4655 { \
4656 result_count $$1 "TOTAL:" $$all "$$brg"; \
4657 result_count $$1 "PASS: " $$pass "$$grn"; \
4658 result_count $$1 "SKIP: " $$skip "$$blu"; \
4659 result_count $$1 "XFAIL:" $$xfail "$$lgn"; \
4660 result_count $$1 "FAIL: " $$fail "$$red"; \
4661 result_count $$1 "XPASS:" $$xpass "$$red"; \
4662 result_count $$1 "ERROR:" $$error "$$mgn"; \
4663 }; \
4664 { \
4665 echo "$(PACKAGE_STRING): $(subdir)/$(TEST_SUITE_LOG)" | \
4666 $(am__rst_title); \
4667 create_testsuite_report --no-color; \
4668 echo; \
4669 echo ".. contents:: :depth: 2"; \
4670 echo; \
4671 for b in $$bases; do echo $$b; done \
4672 | $(am__create_global_log); \
4673 } >$(TEST_SUITE_LOG).tmp || exit 1; \
4674 mv $(TEST_SUITE_LOG).tmp $(TEST_SUITE_LOG); \
4675 if $$success; then \
4676 col="$$grn"; \
4677 else \
4678 col="$$red"; \
4679 test x"$$VERBOSE" = x || cat $(TEST_SUITE_LOG); \
4680 fi; \
4681 echo "$${col}$$br$${std}"; \
4682 echo "$${col}Testsuite summary for $(PACKAGE_STRING)$${std}"; \
4683 echo "$${col}$$br$${std}"; \
4684 create_testsuite_report --maybe-color; \
4685 echo "$$col$$br$$std"; \
4686 if $$success; then :; else \
4687 echo "$${col}See $(subdir)/$(TEST_SUITE_LOG)$${std}"; \
4688 if test -n "$(PACKAGE_BUGREPORT)"; then \
4689 echo "$${col}Please report to $(PACKAGE_BUGREPORT)$${std}"; \
4690 fi; \
4691 echo "$$col$$br$$std"; \
4692 fi; \
4693 $$success || exit 1
4694
4695 check-TESTS:
4696 @list='$(RECHECK_LOGS)'; test -z "$$list" || rm -f $$list
4697 @list='$(RECHECK_LOGS:.log=.trs)'; test -z "$$list" || rm -f $$list
4698 @test -z "$(TEST_SUITE_LOG)" || rm -f $(TEST_SUITE_LOG)
4699 @set +e; $(am__set_TESTS_bases); \
4700 log_list=`for i in $$bases; do echo $$i.log; done`; \
4701 trs_list=`for i in $$bases; do echo $$i.trs; done`; \
4702 log_list=`echo $$log_list`; trs_list=`echo $$trs_list`; \
4703 $(MAKE) $(AM_MAKEFLAGS) $(TEST_SUITE_LOG) TEST_LOGS="$$log_list"; \
4704 exit $$?;
4705 recheck: all $(check_PROGRAMS)
4706 @test -z "$(TEST_SUITE_LOG)" || rm -f $(TEST_SUITE_LOG)
4707 @set +e; $(am__set_TESTS_bases); \
4708 bases=`for i in $$bases; do echo $$i; done \
4709 | $(am__list_recheck_tests)` || exit 1; \
4710 log_list=`for i in $$bases; do echo $$i.log; done`; \
4711 log_list=`echo $$log_list`; \
4712 $(MAKE) $(AM_MAKEFLAGS) $(TEST_SUITE_LOG) \
4713 am__force_recheck=am--force-recheck \
4714 TEST_LOGS="$$log_list"; \
4715 exit $$?
4716 testsuite/common/bits32m0.log: testsuite/common/bits32m0$(EXEEXT)
4717 @p='testsuite/common/bits32m0$(EXEEXT)'; \
4718 b='testsuite/common/bits32m0'; \
4719 $(am__check_pre) $(LOG_DRIVER) --test-name "$$f" \
4720 --log-file $$b.log --trs-file $$b.trs \
4721 $(am__common_driver_flags) $(AM_LOG_DRIVER_FLAGS) $(LOG_DRIVER_FLAGS) -- $(LOG_COMPILE) \
4722 "$$tst" $(AM_TESTS_FD_REDIRECT)
4723 testsuite/common/bits32m31.log: testsuite/common/bits32m31$(EXEEXT)
4724 @p='testsuite/common/bits32m31$(EXEEXT)'; \
4725 b='testsuite/common/bits32m31'; \
4726 $(am__check_pre) $(LOG_DRIVER) --test-name "$$f" \
4727 --log-file $$b.log --trs-file $$b.trs \
4728 $(am__common_driver_flags) $(AM_LOG_DRIVER_FLAGS) $(LOG_DRIVER_FLAGS) -- $(LOG_COMPILE) \
4729 "$$tst" $(AM_TESTS_FD_REDIRECT)
4730 testsuite/common/bits64m0.log: testsuite/common/bits64m0$(EXEEXT)
4731 @p='testsuite/common/bits64m0$(EXEEXT)'; \
4732 b='testsuite/common/bits64m0'; \
4733 $(am__check_pre) $(LOG_DRIVER) --test-name "$$f" \
4734 --log-file $$b.log --trs-file $$b.trs \
4735 $(am__common_driver_flags) $(AM_LOG_DRIVER_FLAGS) $(LOG_DRIVER_FLAGS) -- $(LOG_COMPILE) \
4736 "$$tst" $(AM_TESTS_FD_REDIRECT)
4737 testsuite/common/bits64m63.log: testsuite/common/bits64m63$(EXEEXT)
4738 @p='testsuite/common/bits64m63$(EXEEXT)'; \
4739 b='testsuite/common/bits64m63'; \
4740 $(am__check_pre) $(LOG_DRIVER) --test-name "$$f" \
4741 --log-file $$b.log --trs-file $$b.trs \
4742 $(am__common_driver_flags) $(AM_LOG_DRIVER_FLAGS) $(LOG_DRIVER_FLAGS) -- $(LOG_COMPILE) \
4743 "$$tst" $(AM_TESTS_FD_REDIRECT)
4744 testsuite/common/alu-tst.log: testsuite/common/alu-tst$(EXEEXT)
4745 @p='testsuite/common/alu-tst$(EXEEXT)'; \
4746 b='testsuite/common/alu-tst'; \
4747 $(am__check_pre) $(LOG_DRIVER) --test-name "$$f" \
4748 --log-file $$b.log --trs-file $$b.trs \
4749 $(am__common_driver_flags) $(AM_LOG_DRIVER_FLAGS) $(LOG_DRIVER_FLAGS) -- $(LOG_COMPILE) \
4750 "$$tst" $(AM_TESTS_FD_REDIRECT)
4751 .test.log:
4752 @p='$<'; \
4753 $(am__set_b); \
4754 $(am__check_pre) $(TEST_LOG_DRIVER) --test-name "$$f" \
4755 --log-file $$b.log --trs-file $$b.trs \
4756 $(am__common_driver_flags) $(AM_TEST_LOG_DRIVER_FLAGS) $(TEST_LOG_DRIVER_FLAGS) -- $(TEST_LOG_COMPILE) \
4757 "$$tst" $(AM_TESTS_FD_REDIRECT)
4758 @am__EXEEXT_TRUE@.test$(EXEEXT).log:
4759 @am__EXEEXT_TRUE@ @p='$<'; \
4760 @am__EXEEXT_TRUE@ $(am__set_b); \
4761 @am__EXEEXT_TRUE@ $(am__check_pre) $(TEST_LOG_DRIVER) --test-name "$$f" \
4762 @am__EXEEXT_TRUE@ --log-file $$b.log --trs-file $$b.trs \
4763 @am__EXEEXT_TRUE@ $(am__common_driver_flags) $(AM_TEST_LOG_DRIVER_FLAGS) $(TEST_LOG_DRIVER_FLAGS) -- $(TEST_LOG_COMPILE) \
4764 @am__EXEEXT_TRUE@ "$$tst" $(AM_TESTS_FD_REDIRECT)
4765 check-am: all-am
4766 $(MAKE) $(AM_MAKEFLAGS) $(check_PROGRAMS)
4767 $(MAKE) $(AM_MAKEFLAGS) check-DEJAGNU check-TESTS
4768 check: $(BUILT_SOURCES)
4769 $(MAKE) $(AM_MAKEFLAGS) check-am
4770 all-am: Makefile $(LIBRARIES) $(PROGRAMS) $(DATA) $(HEADERS) config.h
4771 installdirs:
4772 for dir in "$(DESTDIR)$(armdocdir)" "$(DESTDIR)$(dtbdir)" "$(DESTDIR)$(erc32docdir)" "$(DESTDIR)$(frvdocdir)" "$(DESTDIR)$(or1kdocdir)" "$(DESTDIR)$(ppcdocdir)" "$(DESTDIR)$(rxdocdir)" "$(DESTDIR)$(pkgincludedir)"; do \
4773 test -z "$$dir" || $(MKDIR_P) "$$dir"; \
4774 done
4775 install: $(BUILT_SOURCES)
4776 $(MAKE) $(AM_MAKEFLAGS) install-am
4777 install-exec: install-exec-am
4778 install-data: install-data-am
4779 uninstall: uninstall-am
4780
4781 install-am: all-am
4782 @$(MAKE) $(AM_MAKEFLAGS) install-exec-am install-data-am
4783
4784 installcheck: installcheck-am
4785 install-strip:
4786 if test -z '$(STRIP)'; then \
4787 $(MAKE) $(AM_MAKEFLAGS) INSTALL_PROGRAM="$(INSTALL_STRIP_PROGRAM)" \
4788 install_sh_PROGRAM="$(INSTALL_STRIP_PROGRAM)" INSTALL_STRIP_FLAG=-s \
4789 install; \
4790 else \
4791 $(MAKE) $(AM_MAKEFLAGS) INSTALL_PROGRAM="$(INSTALL_STRIP_PROGRAM)" \
4792 install_sh_PROGRAM="$(INSTALL_STRIP_PROGRAM)" INSTALL_STRIP_FLAG=-s \
4793 "INSTALL_PROGRAM_ENV=STRIPPROG='$(STRIP)'" install; \
4794 fi
4795 mostlyclean-generic:
4796 -test -z "$(MOSTLYCLEANFILES)" || rm -f $(MOSTLYCLEANFILES)
4797 -test -z "$(TEST_LOGS)" || rm -f $(TEST_LOGS)
4798 -test -z "$(TEST_LOGS:.log=.trs)" || rm -f $(TEST_LOGS:.log=.trs)
4799 -test -z "$(TEST_SUITE_LOG)" || rm -f $(TEST_SUITE_LOG)
4800
4801 clean-generic:
4802 -test -z "$(CLEANFILES)" || rm -f $(CLEANFILES)
4803
4804 distclean-generic:
4805 -test -z "$(CONFIG_CLEAN_FILES)" || rm -f $(CONFIG_CLEAN_FILES)
4806 -test . = "$(srcdir)" || test -z "$(CONFIG_CLEAN_VPATH_FILES)" || rm -f $(CONFIG_CLEAN_VPATH_FILES)
4807 -rm -f aarch64/$(DEPDIR)/$(am__dirstamp)
4808 -rm -f aarch64/$(am__dirstamp)
4809 -rm -f arm/$(DEPDIR)/$(am__dirstamp)
4810 -rm -f arm/$(am__dirstamp)
4811 -rm -f avr/$(DEPDIR)/$(am__dirstamp)
4812 -rm -f avr/$(am__dirstamp)
4813 -rm -f bfin/$(DEPDIR)/$(am__dirstamp)
4814 -rm -f bfin/$(am__dirstamp)
4815 -rm -f bpf/$(DEPDIR)/$(am__dirstamp)
4816 -rm -f bpf/$(am__dirstamp)
4817 -rm -f common/$(DEPDIR)/$(am__dirstamp)
4818 -rm -f common/$(am__dirstamp)
4819 -rm -f cr16/$(DEPDIR)/$(am__dirstamp)
4820 -rm -f cr16/$(am__dirstamp)
4821 -rm -f cris/$(DEPDIR)/$(am__dirstamp)
4822 -rm -f cris/$(am__dirstamp)
4823 -rm -f d10v/$(DEPDIR)/$(am__dirstamp)
4824 -rm -f d10v/$(am__dirstamp)
4825 -rm -f erc32/$(DEPDIR)/$(am__dirstamp)
4826 -rm -f erc32/$(am__dirstamp)
4827 -rm -f example-synacor/$(DEPDIR)/$(am__dirstamp)
4828 -rm -f example-synacor/$(am__dirstamp)
4829 -rm -f frv/$(DEPDIR)/$(am__dirstamp)
4830 -rm -f frv/$(am__dirstamp)
4831 -rm -f ft32/$(DEPDIR)/$(am__dirstamp)
4832 -rm -f ft32/$(am__dirstamp)
4833 -rm -f h8300/$(DEPDIR)/$(am__dirstamp)
4834 -rm -f h8300/$(am__dirstamp)
4835 -rm -f igen/$(DEPDIR)/$(am__dirstamp)
4836 -rm -f igen/$(am__dirstamp)
4837 -rm -f iq2000/$(DEPDIR)/$(am__dirstamp)
4838 -rm -f iq2000/$(am__dirstamp)
4839 -rm -f lm32/$(DEPDIR)/$(am__dirstamp)
4840 -rm -f lm32/$(am__dirstamp)
4841 -rm -f m32c/$(DEPDIR)/$(am__dirstamp)
4842 -rm -f m32c/$(am__dirstamp)
4843 -rm -f m32r/$(DEPDIR)/$(am__dirstamp)
4844 -rm -f m32r/$(am__dirstamp)
4845 -rm -f m68hc11/$(DEPDIR)/$(am__dirstamp)
4846 -rm -f m68hc11/$(am__dirstamp)
4847 -rm -f mcore/$(DEPDIR)/$(am__dirstamp)
4848 -rm -f mcore/$(am__dirstamp)
4849 -rm -f microblaze/$(DEPDIR)/$(am__dirstamp)
4850 -rm -f microblaze/$(am__dirstamp)
4851 -rm -f mips/$(DEPDIR)/$(am__dirstamp)
4852 -rm -f mips/$(am__dirstamp)
4853 -rm -f mn10300/$(DEPDIR)/$(am__dirstamp)
4854 -rm -f mn10300/$(am__dirstamp)
4855 -rm -f moxie/$(DEPDIR)/$(am__dirstamp)
4856 -rm -f moxie/$(am__dirstamp)
4857 -rm -f msp430/$(DEPDIR)/$(am__dirstamp)
4858 -rm -f msp430/$(am__dirstamp)
4859 -rm -f or1k/$(DEPDIR)/$(am__dirstamp)
4860 -rm -f or1k/$(am__dirstamp)
4861 -rm -f ppc/$(DEPDIR)/$(am__dirstamp)
4862 -rm -f ppc/$(am__dirstamp)
4863 -rm -f pru/$(DEPDIR)/$(am__dirstamp)
4864 -rm -f pru/$(am__dirstamp)
4865 -rm -f riscv/$(DEPDIR)/$(am__dirstamp)
4866 -rm -f riscv/$(am__dirstamp)
4867 -rm -f rl78/$(DEPDIR)/$(am__dirstamp)
4868 -rm -f rl78/$(am__dirstamp)
4869 -rm -f rx/$(DEPDIR)/$(am__dirstamp)
4870 -rm -f rx/$(am__dirstamp)
4871 -rm -f sh/$(DEPDIR)/$(am__dirstamp)
4872 -rm -f sh/$(am__dirstamp)
4873 -rm -f testsuite/common/$(DEPDIR)/$(am__dirstamp)
4874 -rm -f testsuite/common/$(am__dirstamp)
4875 -rm -f v850/$(DEPDIR)/$(am__dirstamp)
4876 -rm -f v850/$(am__dirstamp)
4877 -test -z "$(DISTCLEANFILES)" || rm -f $(DISTCLEANFILES)
4878
4879 maintainer-clean-generic:
4880 @echo "This command is intended for maintainers to use"
4881 @echo "it deletes files that may require special tools to rebuild."
4882 -test -z "$(BUILT_SOURCES)" || rm -f $(BUILT_SOURCES)
4883 clean: clean-am
4884
4885 clean-am: clean-checkPROGRAMS clean-generic clean-libtool \
4886 clean-noinstLIBRARIES clean-noinstPROGRAMS mostlyclean-am
4887
4888 distclean: distclean-am
4889 -rm -f $(am__CONFIG_DISTCLEAN_FILES)
4890 -rm -rf aarch64/$(DEPDIR) arm/$(DEPDIR) avr/$(DEPDIR) bfin/$(DEPDIR) bpf/$(DEPDIR) common/$(DEPDIR) cr16/$(DEPDIR) cris/$(DEPDIR) d10v/$(DEPDIR) erc32/$(DEPDIR) example-synacor/$(DEPDIR) frv/$(DEPDIR) ft32/$(DEPDIR) h8300/$(DEPDIR) igen/$(DEPDIR) iq2000/$(DEPDIR) lm32/$(DEPDIR) m32c/$(DEPDIR) m32r/$(DEPDIR) m68hc11/$(DEPDIR) mcore/$(DEPDIR) microblaze/$(DEPDIR) mips/$(DEPDIR) mn10300/$(DEPDIR) moxie/$(DEPDIR) msp430/$(DEPDIR) or1k/$(DEPDIR) ppc/$(DEPDIR) pru/$(DEPDIR) riscv/$(DEPDIR) rl78/$(DEPDIR) rx/$(DEPDIR) sh/$(DEPDIR) testsuite/common/$(DEPDIR) v850/$(DEPDIR)
4891 -rm -f Makefile
4892 distclean-am: clean-am distclean-DEJAGNU distclean-compile \
4893 distclean-generic distclean-hdr distclean-libtool \
4894 distclean-tags
4895
4896 dvi: dvi-am
4897
4898 dvi-am:
4899
4900 html: html-am
4901
4902 html-am:
4903
4904 info: info-am
4905
4906 info-am:
4907
4908 install-data-am: install-armdocDATA install-data-local install-dtbDATA \
4909 install-erc32docDATA install-frvdocDATA install-or1kdocDATA \
4910 install-pkgincludeHEADERS install-ppcdocDATA install-rxdocDATA
4911
4912 install-dvi: install-dvi-am
4913
4914 install-dvi-am:
4915
4916 install-exec-am: install-exec-local
4917
4918 install-html: install-html-am
4919
4920 install-html-am:
4921
4922 install-info: install-info-am
4923
4924 install-info-am:
4925
4926 install-man:
4927
4928 install-pdf: install-pdf-am
4929
4930 install-pdf-am:
4931
4932 install-ps: install-ps-am
4933
4934 install-ps-am:
4935
4936 installcheck-am:
4937
4938 maintainer-clean: maintainer-clean-am
4939 -rm -f $(am__CONFIG_DISTCLEAN_FILES)
4940 -rm -rf $(top_srcdir)/autom4te.cache
4941 -rm -rf aarch64/$(DEPDIR) arm/$(DEPDIR) avr/$(DEPDIR) bfin/$(DEPDIR) bpf/$(DEPDIR) common/$(DEPDIR) cr16/$(DEPDIR) cris/$(DEPDIR) d10v/$(DEPDIR) erc32/$(DEPDIR) example-synacor/$(DEPDIR) frv/$(DEPDIR) ft32/$(DEPDIR) h8300/$(DEPDIR) igen/$(DEPDIR) iq2000/$(DEPDIR) lm32/$(DEPDIR) m32c/$(DEPDIR) m32r/$(DEPDIR) m68hc11/$(DEPDIR) mcore/$(DEPDIR) microblaze/$(DEPDIR) mips/$(DEPDIR) mn10300/$(DEPDIR) moxie/$(DEPDIR) msp430/$(DEPDIR) or1k/$(DEPDIR) ppc/$(DEPDIR) pru/$(DEPDIR) riscv/$(DEPDIR) rl78/$(DEPDIR) rx/$(DEPDIR) sh/$(DEPDIR) testsuite/common/$(DEPDIR) v850/$(DEPDIR)
4942 -rm -f Makefile
4943 maintainer-clean-am: distclean-am maintainer-clean-generic
4944
4945 mostlyclean: mostlyclean-am
4946
4947 mostlyclean-am: mostlyclean-compile mostlyclean-generic \
4948 mostlyclean-libtool
4949
4950 pdf: pdf-am
4951
4952 pdf-am:
4953
4954 ps: ps-am
4955
4956 ps-am:
4957
4958 uninstall-am: uninstall-armdocDATA uninstall-dtbDATA \
4959 uninstall-erc32docDATA uninstall-frvdocDATA uninstall-local \
4960 uninstall-or1kdocDATA uninstall-pkgincludeHEADERS \
4961 uninstall-ppcdocDATA uninstall-rxdocDATA
4962
4963 .MAKE: all check check-am install install-am install-strip
4964
4965 .PHONY: CTAGS GTAGS TAGS all all-am am--refresh check check-DEJAGNU \
4966 check-TESTS check-am clean clean-checkPROGRAMS clean-cscope \
4967 clean-generic clean-libtool clean-noinstLIBRARIES \
4968 clean-noinstPROGRAMS cscope cscopelist-am ctags ctags-am \
4969 distclean distclean-DEJAGNU distclean-compile \
4970 distclean-generic distclean-hdr distclean-libtool \
4971 distclean-tags dvi dvi-am html html-am info info-am install \
4972 install-am install-armdocDATA install-data install-data-am \
4973 install-data-local install-dtbDATA install-dvi install-dvi-am \
4974 install-erc32docDATA install-exec install-exec-am \
4975 install-exec-local install-frvdocDATA install-html \
4976 install-html-am install-info install-info-am install-man \
4977 install-or1kdocDATA install-pdf install-pdf-am \
4978 install-pkgincludeHEADERS install-ppcdocDATA install-ps \
4979 install-ps-am install-rxdocDATA install-strip installcheck \
4980 installcheck-am installdirs maintainer-clean \
4981 maintainer-clean-generic mostlyclean mostlyclean-compile \
4982 mostlyclean-generic mostlyclean-libtool pdf pdf-am ps ps-am \
4983 recheck tags tags-am uninstall uninstall-am \
4984 uninstall-armdocDATA uninstall-dtbDATA uninstall-erc32docDATA \
4985 uninstall-frvdocDATA uninstall-local uninstall-or1kdocDATA \
4986 uninstall-pkgincludeHEADERS uninstall-ppcdocDATA \
4987 uninstall-rxdocDATA
4988
4989 .PRECIOUS: Makefile
4990
4991 @am__include@ @am__quote@$(GNULIB_PARENT_DIR)/gnulib/Makefile.gnulib.inc@am__quote@
4992
4993 # Generate target constants for newlib/libgloss from its source tree.
4994 # This file is shipped with distributions so we build in the source dir.
4995 # Use `make nltvals' to rebuild.
4996 .PHONY: nltvals
4997 nltvals:
4998 $(srccom)/gennltvals.py --cpp "$(CPP)"
4999
5000 common/version.c: common/version.c-stamp ; @true
5001 common/version.c-stamp: $(srcroot)/gdb/version.in $(srcroot)/bfd/version.h $(srcdir)/common/create-version.sh
5002 $(AM_V_GEN)$(SHELL) $(srcdir)/common/create-version.sh $(srcroot)/gdb $@.tmp
5003 $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $@.tmp $(@:-stamp=)
5004 $(AM_V_at)touch $@
5005
5006 .PRECIOUS: %/test-hw-events.o
5007 %/test-hw-events.o: common/hw-events.c
5008 $(AM_V_CC)$(COMPILE) -DMAIN -c -o $@ $<
5009 %/test-hw-events: %/test-hw-events.o %/libsim.a
5010 $(AM_V_CCLD)$(LINK) -o $@ $^ $(SIM_COMMON_LIBS) $(LIBS)
5011
5012 # FIXME This is one very simple-minded way of generating the file hw-config.h.
5013 %/hw-config.h: %/stamp-hw ; @true
5014 %/stamp-hw: Makefile
5015 $(AM_V_GEN)set -e; \
5016 ( \
5017 sim_hw="$(SIM_HW_DEVICES) $($(@D)_SIM_EXTRA_HW_DEVICES)" ; \
5018 echo "/* generated by Makefile */" ; \
5019 printf "extern const struct hw_descriptor dv_%s_descriptor[];\n" $$sim_hw ; \
5020 echo "const struct hw_descriptor * const hw_descriptors[] = {" ; \
5021 printf " dv_%s_descriptor,\n" $$sim_hw ; \
5022 echo " NULL," ; \
5023 echo "};" \
5024 ) > $@.tmp; \
5025 $(SHELL) $(srcroot)/move-if-change $@.tmp $(@D)/hw-config.h; \
5026 touch $@
5027 .PRECIOUS: %/stamp-hw
5028 %/modules.c: %/stamp-modules ; @true
5029 %/stamp-modules: Makefile
5030 $(AM_V_GEN)set -e; \
5031 LANG=C ; export LANG; \
5032 LC_ALL=C ; export LC_ALL; \
5033 sed -n -e '/^sim_install_/{s/^\(sim_install_[a-z_0-9A-Z]*\).*/\1/;p}' $(GEN_MODULES_C_SRCS) | sort >$@.l-tmp; \
5034 ( \
5035 echo '/* Do not modify this file. */'; \
5036 echo '/* It is created automatically by the Makefile. */'; \
5037 echo '#include "libiberty.h"'; \
5038 echo '#include "sim-module.h"'; \
5039 sed -e 's:\(.*\):extern MODULE_INIT_FN \1;:' $@.l-tmp; \
5040 echo 'MODULE_INSTALL_FN * const sim_modules_detected[] = {'; \
5041 sed -e 's:\(.*\): \1,:' $@.l-tmp; \
5042 echo '};'; \
5043 echo 'const int sim_modules_detected_len = ARRAY_SIZE (sim_modules_detected);'; \
5044 ) >$@.tmp; \
5045 $(SHELL) $(srcroot)/move-if-change $@.tmp $(@D)/modules.c; \
5046 rm -f $@.l-tmp; \
5047 touch $@
5048 .PRECIOUS: %/stamp-modules
5049
5050 # Alias for developers.
5051 igen: $(IGEN)
5052
5053 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5054 igen/libigen.a: $(igen_libigen_a_OBJECTS) $(igen_libigen_a_DEPENDENCIES) $(EXTRA_igen_libigen_a_DEPENDENCIES) igen/$(am__dirstamp)
5055 $(AM_V_at)-rm -f $@
5056 $(AM_V_AR)$(AR_FOR_BUILD) $(ARFLAGS) $@ $(igen_libigen_a_OBJECTS) $(igen_libigen_a_LIBADD)
5057 $(AM_V_at)$(RANLIB_FOR_BUILD) $@
5058
5059 igen/igen$(EXEEXT): $(igen_igen_OBJECTS) $(igen_igen_DEPENDENCIES) igen/$(am__dirstamp)
5060 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(igen_igen_OBJECTS) $(igen_igen_LDADD)
5061
5062 # igen is a build-time only tool. Override the default rules for it.
5063 igen/%.o: igen/%.c
5064 $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5065
5066 # Build some of the files in standalone mode for developers of igen itself.
5067 igen/%-main.o: igen/%.c
5068 $(AM_V_CC)$(COMPILE_FOR_BUILD) -DMAIN -c $< -o $@
5069
5070 site-sim-config.exp: Makefile
5071 $(AM_V_GEN)( \
5072 echo "set SIM_PRIMARY_TARGET \"$(SIM_PRIMARY_TARGET)\""; \
5073 echo "set builddir \"$(builddir)\""; \
5074 echo "set srcdir \"$(srcdir)/testsuite\""; \
5075 $(foreach V,$(SIM_TOOLCHAIN_VARS),echo "set $(V) \"$($(V))\"";) \
5076 ) > $@
5077
5078 # Ignore dirs that only contain configuration settings.
5079 check/./config/%.exp: ; @true
5080 check/config/%.exp: ; @true
5081 check/./lib/%.exp: ; @true
5082 check/lib/%.exp: ; @true
5083
5084 check/%.exp:
5085 $(AM_V_at)mkdir -p testsuite/$*
5086 $(AM_V_RUNTEST)$(DO_RUNTEST) --objdir testsuite/$* --outdir testsuite/$* $*.exp
5087
5088 check-DEJAGNU-parallel:
5089 $(AM_V_at)( \
5090 set -- `cd $(srcdir)/testsuite && find . -name '*.exp' -printf '%P\n' | sed 's:[.]exp$$::'`; \
5091 $(MAKE) -k `printf 'check/%s.exp ' $$@`; \
5092 ret=$$?; \
5093 set -- `printf 'testsuite/%s/ ' $$@`; \
5094 $(SHELL) $(srcroot)/contrib/dg-extract-results.sh \
5095 `find $$@ -maxdepth 1 -name testrun.sum 2>/dev/null | sort` > testrun.sum; \
5096 $(SHELL) $(srcroot)/contrib/dg-extract-results.sh -L \
5097 `find $$@ -maxdepth 1 -name testrun.log 2>/dev/null | sort` > testrun.log; \
5098 echo; \
5099 $(SED) -n '/^.*===.*Summary.*===/,$$p' testrun.sum; \
5100 exit $$ret)
5101
5102 check-DEJAGNU-single:
5103 $(AM_V_RUNTEST)$(DO_RUNTEST)
5104
5105 # If running a single job, invoking runtest once is faster & has nicer output.
5106 check-DEJAGNU: site.exp
5107 $(AM_V_at)(set -e; \
5108 EXPECT=${EXPECT} ; export EXPECT ; \
5109 runtest=$(RUNTEST); \
5110 if $(SHELL) -c "$$runtest --version" > /dev/null 2>&1; then \
5111 case "$(MAKEFLAGS)" in \
5112 *-j*) $(MAKE) check-DEJAGNU-parallel;; \
5113 *) $(MAKE) check-DEJAGNU-single;; \
5114 esac; \
5115 else \
5116 echo "WARNING: could not find \`runtest'" 1>&2; :;\
5117 fi)
5118
5119 # These tests are build-time only tools. Override the default rules for them.
5120 testsuite/common/%.o: testsuite/common/%.c
5121 $(AM_V_CC)$(COMPILE_FOR_BUILD) $(testsuite_common_CPPFLAGS) -c $< -o $@
5122
5123 testsuite/common/alu-tst$(EXEEXT): $(testsuite_common_alu_tst_OBJECTS) $(testsuite_common_alu_tst_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5124 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_alu_tst_OBJECTS) $(testsuite_common_alu_tst_LDADD)
5125
5126 testsuite/common/fpu-tst$(EXEEXT): $(testsuite_common_fpu_tst_OBJECTS) $(testsuite_common_fpu_tst_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5127 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_fpu_tst_OBJECTS) $(testsuite_common_fpu_tst_LDADD)
5128
5129 testsuite/common/bits-gen$(EXEEXT): $(testsuite_common_bits_gen_OBJECTS) $(testsuite_common_bits_gen_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5130 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_bits_gen_OBJECTS) $(testsuite_common_bits_gen_LDADD)
5131
5132 testsuite/common/bits32m0$(EXEEXT): $(testsuite_common_bits32m0_OBJECTS) $(testsuite_common_bits32m0_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5133 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_bits32m0_OBJECTS) $(testsuite_common_bits32m0_LDADD)
5134
5135 testsuite/common/bits32m0.c: testsuite/common/bits-gen$(EXEEXT) testsuite/common/bits-tst.c
5136 $(AM_V_GEN)$< 32 0 big > $@.tmp
5137 $(AM_V_at)cat $(srcdir)/testsuite/common/bits-tst.c >> $@.tmp
5138 $(AM_V_at)mv $@.tmp $@
5139
5140 testsuite/common/bits32m31$(EXEEXT): $(testsuite_common_bits32m31_OBJECTS) $(testsuite_common_bits32m31_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5141 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_bits32m31_OBJECTS) $(testsuite_common_bits32m31_LDADD)
5142
5143 testsuite/common/bits32m31.c: testsuite/common/bits-gen$(EXEEXT) testsuite/common/bits-tst.c
5144 $(AM_V_GEN)$< 32 31 little > $@.tmp
5145 $(AM_V_at)cat $(srcdir)/testsuite/common/bits-tst.c >> $@.tmp
5146 $(AM_V_at)mv $@.tmp $@
5147
5148 testsuite/common/bits64m0$(EXEEXT): $(testsuite_common_bits64m0_OBJECTS) $(testsuite_common_bits64m0_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5149 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_bits64m0_OBJECTS) $(testsuite_common_bits64m0_LDADD)
5150
5151 testsuite/common/bits64m0.c: testsuite/common/bits-gen$(EXEEXT) testsuite/common/bits-tst.c
5152 $(AM_V_GEN)$< 64 0 big > $@.tmp
5153 $(AM_V_at)cat $(srcdir)/testsuite/common/bits-tst.c >> $@.tmp
5154 $(AM_V_at)mv $@.tmp $@
5155
5156 testsuite/common/bits64m63$(EXEEXT): $(testsuite_common_bits64m63_OBJECTS) $(testsuite_common_bits64m63_DEPENDENCIES) testsuite/common/$(am__dirstamp)
5157 $(AM_V_CCLD)$(LINK_FOR_BUILD) $(testsuite_common_bits64m63_OBJECTS) $(testsuite_common_bits64m63_LDADD)
5158
5159 testsuite/common/bits64m63.c: testsuite/common/bits-gen$(EXEEXT) testsuite/common/bits-tst.c
5160 $(AM_V_GEN)$< 64 63 little > $@.tmp
5161 $(AM_V_at)cat $(srcdir)/testsuite/common/bits-tst.c >> $@.tmp
5162 $(AM_V_at)mv $@.tmp $@
5163 @SIM_ENABLE_ARCH_aarch64_TRUE@$(aarch64_libsim_a_OBJECTS) $(aarch64_libsim_a_LIBADD): aarch64/hw-config.h
5164
5165 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64/modules.o: aarch64/modules.c
5166
5167 @SIM_ENABLE_ARCH_aarch64_TRUE@aarch64/%.o: common/%.c ; $(SIM_COMPILE)
5168 @SIM_ENABLE_ARCH_aarch64_TRUE@-@am__include@ aarch64/$(DEPDIR)/*.Po
5169 @SIM_ENABLE_ARCH_arm_TRUE@$(arm_libsim_a_OBJECTS) $(arm_libsim_a_LIBADD): arm/hw-config.h
5170
5171 @SIM_ENABLE_ARCH_arm_TRUE@arm/modules.o: arm/modules.c
5172
5173 @SIM_ENABLE_ARCH_arm_TRUE@arm/%.o: common/%.c ; $(SIM_COMPILE)
5174 @SIM_ENABLE_ARCH_arm_TRUE@-@am__include@ arm/$(DEPDIR)/*.Po
5175 @SIM_ENABLE_ARCH_avr_TRUE@$(avr_libsim_a_OBJECTS) $(avr_libsim_a_LIBADD): avr/hw-config.h
5176
5177 @SIM_ENABLE_ARCH_avr_TRUE@avr/modules.o: avr/modules.c
5178
5179 @SIM_ENABLE_ARCH_avr_TRUE@avr/%.o: common/%.c ; $(SIM_COMPILE)
5180 @SIM_ENABLE_ARCH_avr_TRUE@-@am__include@ avr/$(DEPDIR)/*.Po
5181 @SIM_ENABLE_ARCH_bfin_TRUE@$(bfin_libsim_a_OBJECTS) $(bfin_libsim_a_LIBADD): bfin/hw-config.h
5182
5183 @SIM_ENABLE_ARCH_bfin_TRUE@bfin/modules.o: bfin/modules.c
5184
5185 @SIM_ENABLE_ARCH_bfin_TRUE@bfin/%.o: common/%.c ; $(SIM_COMPILE)
5186 @SIM_ENABLE_ARCH_bfin_TRUE@-@am__include@ bfin/$(DEPDIR)/*.Po
5187
5188 @SIM_ENABLE_ARCH_bfin_TRUE@bfin/linux-fixed-code.h: @MAINT@ $(srcdir)/bfin/linux-fixed-code.s bfin/local.mk bfin/$(am__dirstamp)
5189 @SIM_ENABLE_ARCH_bfin_TRUE@ $(AM_V_GEN)$(AS_FOR_TARGET_BFIN) $(srcdir)/bfin/linux-fixed-code.s -o bfin/linux-fixed-code.o
5190 @SIM_ENABLE_ARCH_bfin_TRUE@ $(AM_V_at)(\
5191 @SIM_ENABLE_ARCH_bfin_TRUE@ set -e; \
5192 @SIM_ENABLE_ARCH_bfin_TRUE@ echo "/* DO NOT EDIT: Autogenerated from linux-fixed-code.s. */"; \
5193 @SIM_ENABLE_ARCH_bfin_TRUE@ echo "static const unsigned char bfin_linux_fixed_code[] ="; \
5194 @SIM_ENABLE_ARCH_bfin_TRUE@ echo "{"; \
5195 @SIM_ENABLE_ARCH_bfin_TRUE@ $(OBJDUMP_FOR_TARGET_BFIN) -d -z bfin/linux-fixed-code.o > $@.dis; \
5196 @SIM_ENABLE_ARCH_bfin_TRUE@ sed -n \
5197 @SIM_ENABLE_ARCH_bfin_TRUE@ -e 's:^[^ ]* :0x:' \
5198 @SIM_ENABLE_ARCH_bfin_TRUE@ -e '/^0x/{s: .*::;s: *$$:,:;s: :, 0x:g;p;}' \
5199 @SIM_ENABLE_ARCH_bfin_TRUE@ $@.dis; \
5200 @SIM_ENABLE_ARCH_bfin_TRUE@ rm -f $@.dis; \
5201 @SIM_ENABLE_ARCH_bfin_TRUE@ echo "};" \
5202 @SIM_ENABLE_ARCH_bfin_TRUE@ ) > $@.tmp
5203 @SIM_ENABLE_ARCH_bfin_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $@.tmp $(srcdir)/bfin/linux-fixed-code.h
5204 @SIM_ENABLE_ARCH_bfin_TRUE@ $(AM_V_at)touch $(srcdir)/bfin/linux-fixed-code.h
5205 @SIM_ENABLE_ARCH_bpf_TRUE@$(bpf_libsim_a_OBJECTS) $(bpf_libsim_a_LIBADD): bpf/hw-config.h
5206
5207 @SIM_ENABLE_ARCH_bpf_TRUE@bpf/modules.o: bpf/modules.c
5208
5209 @SIM_ENABLE_ARCH_bpf_TRUE@bpf/%.o: common/%.c ; $(SIM_COMPILE)
5210 @SIM_ENABLE_ARCH_bpf_TRUE@-@am__include@ bpf/$(DEPDIR)/*.Po
5211 @SIM_ENABLE_ARCH_cr16_TRUE@$(cr16_libsim_a_OBJECTS) $(cr16_libsim_a_LIBADD): cr16/hw-config.h
5212
5213 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/modules.o: cr16/modules.c
5214
5215 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/%.o: common/%.c ; $(SIM_COMPILE)
5216 @SIM_ENABLE_ARCH_cr16_TRUE@-@am__include@ cr16/$(DEPDIR)/*.Po
5217
5218 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/modules.c: | $(cr16_BUILD_OUTPUTS)
5219
5220 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5221 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/gencode$(EXEEXT): $(cr16_gencode_OBJECTS) $(cr16_gencode_DEPENDENCIES) cr16/$(am__dirstamp)
5222 @SIM_ENABLE_ARCH_cr16_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(cr16_gencode_OBJECTS) $(cr16_gencode_LDADD)
5223
5224 # gencode is a build-time only tool. Override the default rules for it.
5225 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/gencode.o: cr16/gencode.c
5226 @SIM_ENABLE_ARCH_cr16_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5227 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/cr16-opc.o: ../opcodes/cr16-opc.c
5228 @SIM_ENABLE_ARCH_cr16_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5229
5230 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/simops.h: cr16/gencode$(EXEEXT)
5231 @SIM_ENABLE_ARCH_cr16_TRUE@ $(AM_V_GEN)$< -h >$@
5232
5233 @SIM_ENABLE_ARCH_cr16_TRUE@cr16/table.c: cr16/gencode$(EXEEXT)
5234 @SIM_ENABLE_ARCH_cr16_TRUE@ $(AM_V_GEN)$< >$@
5235 @SIM_ENABLE_ARCH_cris_TRUE@$(cris_libsim_a_OBJECTS) $(cris_libsim_a_LIBADD): cris/hw-config.h
5236
5237 @SIM_ENABLE_ARCH_cris_TRUE@cris/modules.o: cris/modules.c
5238
5239 @SIM_ENABLE_ARCH_cris_TRUE@cris/%.o: common/%.c ; $(SIM_COMPILE)
5240 @SIM_ENABLE_ARCH_cris_TRUE@-@am__include@ cris/$(DEPDIR)/*.Po
5241
5242 @SIM_ENABLE_ARCH_cris_TRUE@cris/modules.c: | $(cris_BUILD_OUTPUTS)
5243
5244 @SIM_ENABLE_ARCH_cris_TRUE@cris/mloopv10f.c cris/engv10.h: cris/stamp-mloop-v10f ; @true
5245 @SIM_ENABLE_ARCH_cris_TRUE@cris/stamp-mloop-v10f: cris/mloop.in $(srccom)/genmloop.sh
5246 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5247 @SIM_ENABLE_ARCH_cris_TRUE@ -mono -no-fast -pbb -switch semcrisv10f-switch.c \
5248 @SIM_ENABLE_ARCH_cris_TRUE@ -cpu crisv10f -outfile-suffix -v10f
5249 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change cris/eng-v10f.hin cris/engv10.h
5250 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change cris/mloop-v10f.cin cris/mloopv10f.c
5251 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)touch $@
5252
5253 @SIM_ENABLE_ARCH_cris_TRUE@cris/mloopv32f.c cris/engv32.h: cris/stamp-mloop-v32f ; @true
5254 @SIM_ENABLE_ARCH_cris_TRUE@cris/stamp-mloop-v32f: cris/mloop.in $(srccom)/genmloop.sh
5255 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5256 @SIM_ENABLE_ARCH_cris_TRUE@ -mono -no-fast -pbb -switch semcrisv32f-switch.c \
5257 @SIM_ENABLE_ARCH_cris_TRUE@ -cpu crisv32f -outfile-suffix -v32f
5258 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change cris/eng-v32f.hin cris/engv32.h
5259 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change cris/mloop-v32f.cin cris/mloopv32f.c
5260 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)touch $@
5261
5262 @SIM_ENABLE_ARCH_cris_TRUE@cris/cgen: cris/cgen-arch cris/cgen-cpu-decode-v10f cris/cgen-cpu-decode-v32f
5263
5264 @SIM_ENABLE_ARCH_cris_TRUE@cris/cgen-arch:
5265 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_GEN)mach=crisv10,crisv32 FLAGS="with-scache with-profile=fn"; $(CGEN_GEN_ARCH)
5266 @SIM_ENABLE_ARCH_cris_TRUE@$(srcdir)/cris/arch.h $(srcdir)/cris/arch.c $(srcdir)/cris/cpuall.h: @CGEN_MAINT@ cris/cgen-arch
5267
5268 @SIM_ENABLE_ARCH_cris_TRUE@cris/cgen-cpu-decode-v10f:
5269 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_GEN)cpu=crisv10f mach=crisv10 SUFFIX=v10 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5270 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $(srcdir)/cris/semv10-switch.c $(srcdir)/cris/semcrisv10f-switch.c
5271 @SIM_ENABLE_ARCH_cris_TRUE@$(srcdir)/cris/cpuv10.h $(srcdir)/cris/cpuv10.c $(srcdir)/cris/semcrisv10f-switch.c $(srcdir)/cris/modelv10.c $(srcdir)/cris/decodev10.c $(srcdir)/cris/decodev10.h: @CGEN_MAINT@ cris/cgen-cpu-decode-v10f
5272
5273 @SIM_ENABLE_ARCH_cris_TRUE@cris/cgen-cpu-decode-v32f:
5274 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_GEN)cpu=crisv32f mach=crisv32 SUFFIX=v32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5275 @SIM_ENABLE_ARCH_cris_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $(srcdir)/cris/semv32-switch.c $(srcdir)/cris/semcrisv32f-switch.c
5276 @SIM_ENABLE_ARCH_cris_TRUE@$(srcdir)/cris/cpuv32.h $(srcdir)/cris/cpuv32.c $(srcdir)/cris/semcrisv32f-switch.c $(srcdir)/cris/modelv32.c $(srcdir)/cris/decodev32.c $(srcdir)/cris/decodev32.h: @CGEN_MAINT@ cris/cgen-cpu-decode-v32f
5277 @SIM_ENABLE_ARCH_d10v_TRUE@$(d10v_libsim_a_OBJECTS) $(d10v_libsim_a_LIBADD): d10v/hw-config.h
5278
5279 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/modules.o: d10v/modules.c
5280
5281 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/%.o: common/%.c ; $(SIM_COMPILE)
5282 @SIM_ENABLE_ARCH_d10v_TRUE@-@am__include@ d10v/$(DEPDIR)/*.Po
5283
5284 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/modules.c: | $(d10v_BUILD_OUTPUTS)
5285
5286 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5287 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/gencode$(EXEEXT): $(d10v_gencode_OBJECTS) $(d10v_gencode_DEPENDENCIES) d10v/$(am__dirstamp)
5288 @SIM_ENABLE_ARCH_d10v_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(d10v_gencode_OBJECTS) $(d10v_gencode_LDADD)
5289
5290 # gencode is a build-time only tool. Override the default rules for it.
5291 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/gencode.o: d10v/gencode.c
5292 @SIM_ENABLE_ARCH_d10v_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5293 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/d10v-opc.o: ../opcodes/d10v-opc.c
5294 @SIM_ENABLE_ARCH_d10v_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5295
5296 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/simops.h: d10v/gencode$(EXEEXT)
5297 @SIM_ENABLE_ARCH_d10v_TRUE@ $(AM_V_GEN)$< -h >$@
5298
5299 @SIM_ENABLE_ARCH_d10v_TRUE@d10v/table.c: d10v/gencode$(EXEEXT)
5300 @SIM_ENABLE_ARCH_d10v_TRUE@ $(AM_V_GEN)$< >$@
5301 @SIM_ENABLE_ARCH_erc32_TRUE@$(erc32_libsim_a_OBJECTS) $(erc32_libsim_a_LIBADD): erc32/hw-config.h
5302
5303 @SIM_ENABLE_ARCH_erc32_TRUE@erc32/modules.o: erc32/modules.c
5304
5305 @SIM_ENABLE_ARCH_erc32_TRUE@erc32/%.o: common/%.c ; $(SIM_COMPILE)
5306 @SIM_ENABLE_ARCH_erc32_TRUE@-@am__include@ erc32/$(DEPDIR)/*.Po
5307
5308 @SIM_ENABLE_ARCH_erc32_TRUE@erc32/sis$(EXEEXT): erc32/run$(EXEEXT)
5309 @SIM_ENABLE_ARCH_erc32_TRUE@ $(AM_V_GEN)ln $< $@ 2>/dev/null || $(LN_S) $< $@ 2>/dev/null || cp -p $< $@
5310 @SIM_ENABLE_ARCH_erc32_TRUE@sim-%D-install-exec-local: installdirs
5311 @SIM_ENABLE_ARCH_erc32_TRUE@ $(AM_V_at)$(MKDIR_P) $(DESTDIR)$(bindir)
5312 @SIM_ENABLE_ARCH_erc32_TRUE@ n=`echo sis | sed '$(program_transform_name)'`; \
5313 @SIM_ENABLE_ARCH_erc32_TRUE@ $(LIBTOOL) --mode=install $(INSTALL_PROGRAM) erc32/run$(EXEEXT) $(DESTDIR)$(bindir)/$$n$(EXEEXT)
5314 @SIM_ENABLE_ARCH_erc32_TRUE@sim-erc32-uninstall-local:
5315 @SIM_ENABLE_ARCH_erc32_TRUE@ rm -f $(DESTDIR)$(bindir)/sis
5316 @SIM_ENABLE_ARCH_examples_TRUE@$(example_synacor_libsim_a_OBJECTS) $(example_synacor_libsim_a_LIBADD): example-synacor/hw-config.h
5317
5318 @SIM_ENABLE_ARCH_examples_TRUE@example-synacor/modules.o: example-synacor/modules.c
5319
5320 @SIM_ENABLE_ARCH_examples_TRUE@example-synacor/%.o: common/%.c ; $(SIM_COMPILE)
5321 @SIM_ENABLE_ARCH_examples_TRUE@-@am__include@ example-synacor/$(DEPDIR)/*.Po
5322 @SIM_ENABLE_ARCH_frv_TRUE@$(frv_libsim_a_OBJECTS) $(frv_libsim_a_LIBADD): frv/hw-config.h
5323
5324 @SIM_ENABLE_ARCH_frv_TRUE@frv/modules.o: frv/modules.c
5325
5326 @SIM_ENABLE_ARCH_frv_TRUE@frv/%.o: common/%.c ; $(SIM_COMPILE)
5327 @SIM_ENABLE_ARCH_frv_TRUE@-@am__include@ frv/$(DEPDIR)/*.Po
5328
5329 @SIM_ENABLE_ARCH_frv_TRUE@frv/modules.c: | $(frv_BUILD_OUTPUTS)
5330
5331 @SIM_ENABLE_ARCH_frv_TRUE@frv/mloop.c frv/eng.h: frv/stamp-mloop ; @true
5332 @SIM_ENABLE_ARCH_frv_TRUE@frv/stamp-mloop: frv/mloop.in $(srccom)/genmloop.sh
5333 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5334 @SIM_ENABLE_ARCH_frv_TRUE@ -mono -scache -parallel-generic-write -parallel-only \
5335 @SIM_ENABLE_ARCH_frv_TRUE@ -cpu frvbf
5336 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change frv/eng.hin frv/eng.h
5337 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change frv/mloop.cin frv/mloop.c
5338 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_at)touch $@
5339
5340 @SIM_ENABLE_ARCH_frv_TRUE@frv/cgen: frv/cgen-arch frv/cgen-cpu-decode
5341
5342 @SIM_ENABLE_ARCH_frv_TRUE@frv/cgen-arch:
5343 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_GEN)mach=all FLAGS="with-scache"; $(CGEN_GEN_ARCH)
5344 @SIM_ENABLE_ARCH_frv_TRUE@$(srcdir)/frv/arch.h $(srcdir)/frv/arch.c $(srcdir)/frv/cpuall.h: @CGEN_MAINT@ frv/cgen-arch
5345
5346 @SIM_ENABLE_ARCH_frv_TRUE@frv/cgen-cpu-decode:
5347 @SIM_ENABLE_ARCH_frv_TRUE@ $(AM_V_GEN)cpu=frvbf mach=frv,fr550,fr500,fr450,fr400,tomcat,simple FLAGS="with-scache with-profile=fn with-generic-write with-parallel-only" EXTRAFILES="$(CGEN_CPU_SEM)"; $(CGEN_GEN_CPU_DECODE)
5348 @SIM_ENABLE_ARCH_frv_TRUE@$(srcdir)/frv/cpu.h $(srcdir)/frv/sem.c $(srcdir)/frv/model.c $(srcdir)/frv/decode.c $(srcdir)/frv/decode.h: @CGEN_MAINT@ frv/cgen-cpu-decode
5349 @SIM_ENABLE_ARCH_ft32_TRUE@$(ft32_libsim_a_OBJECTS) $(ft32_libsim_a_LIBADD): ft32/hw-config.h
5350
5351 @SIM_ENABLE_ARCH_ft32_TRUE@ft32/modules.o: ft32/modules.c
5352
5353 @SIM_ENABLE_ARCH_ft32_TRUE@ft32/%.o: common/%.c ; $(SIM_COMPILE)
5354 @SIM_ENABLE_ARCH_ft32_TRUE@-@am__include@ ft32/$(DEPDIR)/*.Po
5355 @SIM_ENABLE_ARCH_h8300_TRUE@$(h8300_libsim_a_OBJECTS) $(h8300_libsim_a_LIBADD): h8300/hw-config.h
5356
5357 @SIM_ENABLE_ARCH_h8300_TRUE@h8300/modules.o: h8300/modules.c
5358
5359 @SIM_ENABLE_ARCH_h8300_TRUE@h8300/%.o: common/%.c ; $(SIM_COMPILE)
5360 @SIM_ENABLE_ARCH_h8300_TRUE@-@am__include@ h8300/$(DEPDIR)/*.Po
5361 @SIM_ENABLE_ARCH_iq2000_TRUE@$(iq2000_libsim_a_OBJECTS) $(iq2000_libsim_a_LIBADD): iq2000/hw-config.h
5362
5363 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/modules.o: iq2000/modules.c
5364
5365 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/%.o: common/%.c ; $(SIM_COMPILE)
5366 @SIM_ENABLE_ARCH_iq2000_TRUE@-@am__include@ iq2000/$(DEPDIR)/*.Po
5367
5368 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/modules.c: | $(iq2000_BUILD_OUTPUTS)
5369
5370 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/mloop.c iq2000/eng.h: iq2000/stamp-mloop ; @true
5371 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/stamp-mloop: iq2000/mloop.in $(srccom)/genmloop.sh
5372 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5373 @SIM_ENABLE_ARCH_iq2000_TRUE@ -mono -fast -pbb -switch sem-switch.c \
5374 @SIM_ENABLE_ARCH_iq2000_TRUE@ -cpu iq2000bf
5375 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change iq2000/eng.hin iq2000/eng.h
5376 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change iq2000/mloop.cin iq2000/mloop.c
5377 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_at)touch $@
5378
5379 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/cgen: iq2000/cgen-arch iq2000/cgen-cpu-decode
5380
5381 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/cgen-arch:
5382 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_GEN)mach=iq2000 FLAGS="with-scache with-profile=fn"; $(CGEN_GEN_ARCH)
5383 @SIM_ENABLE_ARCH_iq2000_TRUE@$(srcdir)/iq2000/arch.h $(srcdir)/iq2000/arch.c $(srcdir)/iq2000/cpuall.h: @CGEN_MAINT@ iq2000/cgen-arch
5384
5385 @SIM_ENABLE_ARCH_iq2000_TRUE@iq2000/cgen-cpu-decode:
5386 @SIM_ENABLE_ARCH_iq2000_TRUE@ $(AM_V_GEN)cpu=iq2000bf mach=iq2000 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEM) $(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5387 @SIM_ENABLE_ARCH_iq2000_TRUE@$(srcdir)/iq2000/cpu.h $(srcdir)/iq2000/sem.c $(srcdir)/iq2000/sem-switch.c $(srcdir)/iq2000/model.c $(srcdir)/iq2000/decode.c $(srcdir)/iq2000/decode.h: @CGEN_MAINT@ iq2000/cgen-cpu-decode
5388 @SIM_ENABLE_ARCH_lm32_TRUE@$(lm32_libsim_a_OBJECTS) $(lm32_libsim_a_LIBADD): lm32/hw-config.h
5389
5390 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/modules.o: lm32/modules.c
5391
5392 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/%.o: common/%.c ; $(SIM_COMPILE)
5393 @SIM_ENABLE_ARCH_lm32_TRUE@-@am__include@ lm32/$(DEPDIR)/*.Po
5394
5395 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/modules.c: | $(lm32_BUILD_OUTPUTS)
5396
5397 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/mloop.c lm32/eng.h: lm32/stamp-mloop ; @true
5398 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/stamp-mloop: lm32/mloop.in $(srccom)/genmloop.sh
5399 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5400 @SIM_ENABLE_ARCH_lm32_TRUE@ -mono -fast -pbb -switch sem-switch.c \
5401 @SIM_ENABLE_ARCH_lm32_TRUE@ -cpu lm32bf
5402 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change lm32/eng.hin lm32/eng.h
5403 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change lm32/mloop.cin lm32/mloop.c
5404 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_at)touch $@
5405
5406 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/cgen: lm32/cgen-arch lm32/cgen-cpu-decode
5407
5408 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/cgen-arch:
5409 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_GEN)mach=all FLAGS="with-scache with-profile=fn"; $(CGEN_GEN_ARCH)
5410 @SIM_ENABLE_ARCH_lm32_TRUE@$(srcdir)/lm32/arch.h $(srcdir)/lm32/arch.c $(srcdir)/lm32/cpuall.h: @CGEN_MAINT@ lm32/cgen-arch
5411
5412 @SIM_ENABLE_ARCH_lm32_TRUE@lm32/cgen-cpu-decode:
5413 @SIM_ENABLE_ARCH_lm32_TRUE@ $(AM_V_GEN)cpu=lm32bf mach=lm32 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEM) $(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5414 @SIM_ENABLE_ARCH_lm32_TRUE@$(srcdir)/lm32/cpu.h $(srcdir)/lm32/sem.c $(srcdir)/lm32/sem-switch.c $(srcdir)/lm32/model.c $(srcdir)/lm32/decode.c $(srcdir)/lm32/decode.h: @CGEN_MAINT@ lm32/cgen-cpu-decode
5415 @SIM_ENABLE_ARCH_m32c_TRUE@$(m32c_libsim_a_OBJECTS) $(m32c_libsim_a_LIBADD): m32c/hw-config.h
5416
5417 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/modules.o: m32c/modules.c
5418
5419 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/%.o: common/%.c ; $(SIM_COMPILE)
5420 @SIM_ENABLE_ARCH_m32c_TRUE@-@am__include@ m32c/$(DEPDIR)/*.Po
5421
5422 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/modules.c: | $(m32c_BUILD_OUTPUTS)
5423
5424 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5425 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/opc2c$(EXEEXT): $(m32c_opc2c_OBJECTS) $(m32c_opc2c_DEPENDENCIES) m32c/$(am__dirstamp)
5426 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(m32c_opc2c_OBJECTS) $(m32c_opc2c_LDADD)
5427
5428 # opc2c is a build-time only tool. Override the default rules for it.
5429 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/opc2c.o: m32c/opc2c.c
5430 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5431
5432 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/m32c.c: m32c/m32c.opc m32c/opc2c$(EXEEXT)
5433 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_GEN)$(m32c_OPC2C_RUN) -l $@.log $< > $@.tmp
5434 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_at)mv $@.tmp $@
5435
5436 @SIM_ENABLE_ARCH_m32c_TRUE@m32c/r8c.c: m32c/r8c.opc m32c/opc2c$(EXEEXT)
5437 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_GEN)$(m32c_OPC2C_RUN) -l $@.log $< > $@.tmp
5438 @SIM_ENABLE_ARCH_m32c_TRUE@ $(AM_V_at)mv $@.tmp $@
5439 @SIM_ENABLE_ARCH_m32r_TRUE@$(m32r_libsim_a_OBJECTS) $(m32r_libsim_a_LIBADD): m32r/hw-config.h
5440
5441 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/modules.o: m32r/modules.c
5442
5443 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/%.o: common/%.c ; $(SIM_COMPILE)
5444 @SIM_ENABLE_ARCH_m32r_TRUE@-@am__include@ m32r/$(DEPDIR)/*.Po
5445
5446 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/modules.c: | $(m32r_BUILD_OUTPUTS)
5447
5448 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/mloop.c m32r/eng.h: m32r/stamp-mloop ; @true
5449 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/stamp-mloop: m32r/mloop.in $(srccom)/genmloop.sh
5450 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5451 @SIM_ENABLE_ARCH_m32r_TRUE@ -mono -fast -pbb -switch sem-switch.c \
5452 @SIM_ENABLE_ARCH_m32r_TRUE@ -cpu m32rbf
5453 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/eng.hin m32r/eng.h
5454 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/mloop.cin m32r/mloop.c
5455 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)touch $@
5456
5457 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/mloopx.c m32r/engx.h: m32r/stamp-mloop-x ; @true
5458 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/stamp-mloop-x: m32r/mloopx.in $(srccom)/genmloop.sh
5459 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5460 @SIM_ENABLE_ARCH_m32r_TRUE@ -mono -no-fast -pbb -parallel-write -switch semx-switch.c \
5461 @SIM_ENABLE_ARCH_m32r_TRUE@ -cpu m32rxf -outfile-suffix x
5462 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/engx.hin m32r/engx.h
5463 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/mloopx.cin m32r/mloopx.c
5464 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)touch $@
5465
5466 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/mloop2.c m32r/eng2.h: m32r/stamp-mloop-2 ; @true
5467 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/stamp-mloop-2: m32r/mloop2.in $(srccom)/genmloop.sh
5468 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5469 @SIM_ENABLE_ARCH_m32r_TRUE@ -mono -no-fast -pbb -parallel-write -switch sem2-switch.c \
5470 @SIM_ENABLE_ARCH_m32r_TRUE@ -cpu m32r2f -outfile-suffix 2
5471 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/eng2.hin m32r/eng2.h
5472 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change m32r/mloop2.cin m32r/mloop2.c
5473 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_at)touch $@
5474
5475 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/cgen: m32r/cgen-arch m32r/cgen-cpu-decode m32r/cgen-cpu-decode-x m32r/cgen-cpu-decode-2
5476
5477 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/cgen-arch:
5478 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)mach=all FLAGS="with-scache with-profile=fn"; $(CGEN_GEN_ARCH)
5479 @SIM_ENABLE_ARCH_m32r_TRUE@$(srcdir)/m32r/arch.h $(srcdir)/m32r/arch.c $(srcdir)/m32r/cpuall.h: @CGEN_MAINT@ m32r/cgen-arch
5480
5481 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/cgen-cpu-decode:
5482 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)cpu=m32rbf mach=m32r FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEM) $(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5483 @SIM_ENABLE_ARCH_m32r_TRUE@$(srcdir)/m32r/cpu.h $(srcdir)/m32r/sem.c $(srcdir)/m32r/sem-switch.c $(srcdir)/m32r/model.c $(srcdir)/m32r/decode.c $(srcdir)/m32r/decode.h: @CGEN_MAINT@ m32r/cgen-cpu-decode
5484
5485 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/cgen-cpu-decode-x:
5486 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)cpu=m32rxf mach=m32rx SUFFIX=x FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5487 @SIM_ENABLE_ARCH_m32r_TRUE@$(srcdir)/m32r/cpux.h $(srcdir)/m32r/semx-switch.c $(srcdir)/m32r/modelx.c $(srcdir)/m32r/decodex.c $(srcdir)/m32r/decodex.h: @CGEN_MAINT@ m32r/cgen-cpu-decode-x
5488
5489 @SIM_ENABLE_ARCH_m32r_TRUE@m32r/cgen-cpu-decode-2:
5490 @SIM_ENABLE_ARCH_m32r_TRUE@ $(AM_V_GEN)cpu=m32r2f mach=m32r2 SUFFIX=2 FLAGS="with-scache with-profile=fn" EXTRAFILES="$(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5491 @SIM_ENABLE_ARCH_m32r_TRUE@$(srcdir)/m32r/cpu2.h $(srcdir)/m32r/sem2-switch.c $(srcdir)/m32r/model2.c $(srcdir)/m32r/decode2.c $(srcdir)/m32r/decode2.h: @CGEN_MAINT@ m32r/cgen-cpu-decode-2
5492 @SIM_ENABLE_ARCH_m68hc11_TRUE@$(m68hc11_libsim_a_OBJECTS) $(m68hc11_libsim_a_LIBADD): m68hc11/hw-config.h
5493
5494 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/modules.o: m68hc11/modules.c
5495
5496 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/%.o: common/%.c ; $(SIM_COMPILE)
5497 @SIM_ENABLE_ARCH_m68hc11_TRUE@-@am__include@ m68hc11/$(DEPDIR)/*.Po
5498
5499 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/modules.c: | $(m68hc11_BUILD_OUTPUTS)
5500
5501 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5502 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/gencode$(EXEEXT): $(m68hc11_gencode_OBJECTS) $(m68hc11_gencode_DEPENDENCIES) m68hc11/$(am__dirstamp)
5503 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(m68hc11_gencode_OBJECTS) $(m68hc11_gencode_LDADD)
5504
5505 # gencode is a build-time only tool. Override the default rules for it.
5506 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/gencode.o: m68hc11/gencode.c
5507 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5508
5509 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/m68hc11int.c: m68hc11/gencode$(EXEEXT)
5510 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(AM_V_GEN)$< -m6811 >$@
5511
5512 @SIM_ENABLE_ARCH_m68hc11_TRUE@m68hc11/m68hc12int.c: m68hc11/gencode$(EXEEXT)
5513 @SIM_ENABLE_ARCH_m68hc11_TRUE@ $(AM_V_GEN)$< -m6812 >$@
5514 @SIM_ENABLE_ARCH_mcore_TRUE@$(mcore_libsim_a_OBJECTS) $(mcore_libsim_a_LIBADD): mcore/hw-config.h
5515
5516 @SIM_ENABLE_ARCH_mcore_TRUE@mcore/modules.o: mcore/modules.c
5517
5518 @SIM_ENABLE_ARCH_mcore_TRUE@mcore/%.o: common/%.c ; $(SIM_COMPILE)
5519 @SIM_ENABLE_ARCH_mcore_TRUE@-@am__include@ mcore/$(DEPDIR)/*.Po
5520 @SIM_ENABLE_ARCH_microblaze_TRUE@$(microblaze_libsim_a_OBJECTS) $(microblaze_libsim_a_LIBADD): microblaze/hw-config.h
5521
5522 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze/modules.o: microblaze/modules.c
5523
5524 @SIM_ENABLE_ARCH_microblaze_TRUE@microblaze/%.o: common/%.c ; $(SIM_COMPILE)
5525 @SIM_ENABLE_ARCH_microblaze_TRUE@-@am__include@ microblaze/$(DEPDIR)/*.Po
5526 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_libsim_a_OBJECTS) $(mips_libsim_a_LIBADD): mips/hw-config.h
5527
5528 @SIM_ENABLE_ARCH_mips_TRUE@mips/modules.o: mips/modules.c
5529
5530 @SIM_ENABLE_ARCH_mips_TRUE@mips/%.o: common/%.c ; $(SIM_COMPILE)
5531 @SIM_ENABLE_ARCH_mips_TRUE@-@am__include@ mips/$(DEPDIR)/*.Po
5532
5533 @SIM_ENABLE_ARCH_mips_TRUE@mips/modules.c: | $(mips_BUILD_OUTPUTS)
5534
5535 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_BUILT_SRC_FROM_IGEN_ITABLE): mips/stamp-igen-itable
5536 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_BUILT_SRC_FROM_GEN_MODE_SINGLE): mips/stamp-gen-mode-single
5537 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_BUILT_SRC_FROM_GEN_MODE_M16_M16): mips/stamp-gen-mode-m16-m16
5538 @SIM_ENABLE_ARCH_mips_TRUE@$(mips_BUILT_SRC_FROM_GEN_MODE_M16_M32): mips/stamp-gen-mode-m16-m32
5539 @SIM_ENABLE_ARCH_mips_TRUE@$(SIM_MIPS_MULTI_SRC): mips/stamp-gen-mode-multi-igen mips/stamp-gen-mode-multi-run
5540
5541 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-igen-itable: $(mips_IGEN_INSN) $(mips_IGEN_INSN_INC) $(IGEN)
5542 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5543 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_IGEN_TRACE) \
5544 @SIM_ENABLE_ARCH_mips_TRUE@ -I $(srcdir)/mips \
5545 @SIM_ENABLE_ARCH_mips_TRUE@ -Werror \
5546 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnodiscard \
5547 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnowidth \
5548 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnounimplemented \
5549 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_IGEN_ITABLE_FLAGS) \
5550 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-direct-access \
5551 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-zero-r0 \
5552 @SIM_ENABLE_ARCH_mips_TRUE@ -i $(mips_IGEN_INSN) \
5553 @SIM_ENABLE_ARCH_mips_TRUE@ -n itable.h -ht mips/itable.h \
5554 @SIM_ENABLE_ARCH_mips_TRUE@ -n itable.c -t mips/itable.c
5555 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5556
5557 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-gen-mode-single: $(mips_IGEN_INSN) $(mips_IGEN_INSN_INC) $(mips_IGEN_DC) $(IGEN)
5558 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5559 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_IGEN_TRACE) \
5560 @SIM_ENABLE_ARCH_mips_TRUE@ -I $(srcdir)/mips \
5561 @SIM_ENABLE_ARCH_mips_TRUE@ -Werror \
5562 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnodiscard \
5563 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_SINGLE_FLAGS) \
5564 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-direct-access \
5565 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-zero-r0 \
5566 @SIM_ENABLE_ARCH_mips_TRUE@ -B 32 \
5567 @SIM_ENABLE_ARCH_mips_TRUE@ -H 31 \
5568 @SIM_ENABLE_ARCH_mips_TRUE@ -i $(mips_IGEN_INSN) \
5569 @SIM_ENABLE_ARCH_mips_TRUE@ -o $(mips_IGEN_DC) \
5570 @SIM_ENABLE_ARCH_mips_TRUE@ -x \
5571 @SIM_ENABLE_ARCH_mips_TRUE@ -n icache.h -hc mips/icache.h \
5572 @SIM_ENABLE_ARCH_mips_TRUE@ -n icache.c -c mips/icache.c \
5573 @SIM_ENABLE_ARCH_mips_TRUE@ -n semantics.h -hs mips/semantics.h \
5574 @SIM_ENABLE_ARCH_mips_TRUE@ -n semantics.c -s mips/semantics.c \
5575 @SIM_ENABLE_ARCH_mips_TRUE@ -n idecode.h -hd mips/idecode.h \
5576 @SIM_ENABLE_ARCH_mips_TRUE@ -n idecode.c -d mips/idecode.c \
5577 @SIM_ENABLE_ARCH_mips_TRUE@ -n model.h -hm mips/model.h \
5578 @SIM_ENABLE_ARCH_mips_TRUE@ -n model.c -m mips/model.c \
5579 @SIM_ENABLE_ARCH_mips_TRUE@ -n support.h -hf mips/support.h \
5580 @SIM_ENABLE_ARCH_mips_TRUE@ -n support.c -f mips/support.c \
5581 @SIM_ENABLE_ARCH_mips_TRUE@ -n engine.h -he mips/engine.h \
5582 @SIM_ENABLE_ARCH_mips_TRUE@ -n engine.c -e mips/engine.c \
5583 @SIM_ENABLE_ARCH_mips_TRUE@ -n irun.c -r mips/irun.c
5584 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5585
5586 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-gen-mode-m16-m16: $(mips_IGEN_INSN) $(mips_IGEN_INSN_INC) $(mips_M16_DC) $(IGEN)
5587 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5588 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_IGEN_TRACE) \
5589 @SIM_ENABLE_ARCH_mips_TRUE@ -I $(srcdir)/mips \
5590 @SIM_ENABLE_ARCH_mips_TRUE@ -Werror \
5591 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnodiscard \
5592 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_M16_FLAGS) \
5593 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-direct-access \
5594 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-zero-r0 \
5595 @SIM_ENABLE_ARCH_mips_TRUE@ -B 16 \
5596 @SIM_ENABLE_ARCH_mips_TRUE@ -H 15 \
5597 @SIM_ENABLE_ARCH_mips_TRUE@ -i $(mips_IGEN_INSN) \
5598 @SIM_ENABLE_ARCH_mips_TRUE@ -o $(mips_M16_DC) \
5599 @SIM_ENABLE_ARCH_mips_TRUE@ -P m16_ \
5600 @SIM_ENABLE_ARCH_mips_TRUE@ -x \
5601 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_icache.h -hc mips/m16_icache.h \
5602 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_icache.c -c mips/m16_icache.c \
5603 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_semantics.h -hs mips/m16_semantics.h \
5604 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_semantics.c -s mips/m16_semantics.c \
5605 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_idecode.h -hd mips/m16_idecode.h \
5606 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_idecode.c -d mips/m16_idecode.c \
5607 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_model.h -hm mips/m16_model.h \
5608 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_model.c -m mips/m16_model.c \
5609 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_support.h -hf mips/m16_support.h \
5610 @SIM_ENABLE_ARCH_mips_TRUE@ -n m16_support.c -f mips/m16_support.c
5611 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5612
5613 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-gen-mode-m16-m32: $(mips_IGEN_INSN) $(mips_IGEN_INSN_INC) $(mips_IGEN_DC) $(IGEN)
5614 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5615 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_IGEN_TRACE) \
5616 @SIM_ENABLE_ARCH_mips_TRUE@ -I $(srcdir)/mips \
5617 @SIM_ENABLE_ARCH_mips_TRUE@ -Werror \
5618 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnodiscard \
5619 @SIM_ENABLE_ARCH_mips_TRUE@ $(SIM_MIPS_SINGLE_FLAGS) \
5620 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-direct-access \
5621 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-zero-r0 \
5622 @SIM_ENABLE_ARCH_mips_TRUE@ -B 32 \
5623 @SIM_ENABLE_ARCH_mips_TRUE@ -H 31 \
5624 @SIM_ENABLE_ARCH_mips_TRUE@ -i $(mips_IGEN_INSN) \
5625 @SIM_ENABLE_ARCH_mips_TRUE@ -o $(mips_IGEN_DC) \
5626 @SIM_ENABLE_ARCH_mips_TRUE@ -P m32_ \
5627 @SIM_ENABLE_ARCH_mips_TRUE@ -x \
5628 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_icache.h -hc mips/m32_icache.h \
5629 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_icache.c -c mips/m32_icache.c \
5630 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_semantics.h -hs mips/m32_semantics.h \
5631 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_semantics.c -s mips/m32_semantics.c \
5632 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_idecode.h -hd mips/m32_idecode.h \
5633 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_idecode.c -d mips/m32_idecode.c \
5634 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_model.h -hm mips/m32_model.h \
5635 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_model.c -m mips/m32_model.c \
5636 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_support.h -hf mips/m32_support.h \
5637 @SIM_ENABLE_ARCH_mips_TRUE@ -n m32_support.c -f mips/m32_support.c
5638 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5639
5640 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-gen-mode-multi-igen: $(mips_IGEN_INSN) $(mips_IGEN_INSN_INC) $(mips_IGEN_DC) $(mips_M16_DC) $(mips_MICROMIPS32_DC) $(mips_MICROMIPS16_DC) $(IGEN)
5641 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)\
5642 @SIM_ENABLE_ARCH_mips_TRUE@ for t in $(SIM_MIPS_MULTI_IGEN_CONFIGS); do \
5643 @SIM_ENABLE_ARCH_mips_TRUE@ p=`echo $${t} | sed -e 's/:.*//'` ; \
5644 @SIM_ENABLE_ARCH_mips_TRUE@ m=`echo $${t} | sed -e 's/.*:\(.*\):.*/\1/'` ; \
5645 @SIM_ENABLE_ARCH_mips_TRUE@ f=`echo $${t} | sed -e 's/.*://'` ; \
5646 @SIM_ENABLE_ARCH_mips_TRUE@ case $${p} in \
5647 @SIM_ENABLE_ARCH_mips_TRUE@ micromips16*) \
5648 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 16 -H 15 -o $(mips_MICROMIPS16_DC) -F 16" ;; \
5649 @SIM_ENABLE_ARCH_mips_TRUE@ micromips32* | micromips64*) \
5650 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 32 -H 31 -o $(mips_MICROMIPS32_DC) -F $${f}" ;; \
5651 @SIM_ENABLE_ARCH_mips_TRUE@ micromips_m32*) \
5652 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 32 -H 31 -o $(mips_IGEN_DC) -F $${f}"; \
5653 @SIM_ENABLE_ARCH_mips_TRUE@ m="mips32r2,mips3d,mdmx,dsp,dsp2,smartmips" ;; \
5654 @SIM_ENABLE_ARCH_mips_TRUE@ micromips_m64*) \
5655 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 32 -H 31 -o $(mips_IGEN_DC) -F $${f}"; \
5656 @SIM_ENABLE_ARCH_mips_TRUE@ m="mips64r2,mips3d,mdmx,dsp,dsp2,smartmips" ;; \
5657 @SIM_ENABLE_ARCH_mips_TRUE@ m16*) \
5658 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 16 -H 15 -o $(mips_M16_DC) -F 16" ;; \
5659 @SIM_ENABLE_ARCH_mips_TRUE@ *) \
5660 @SIM_ENABLE_ARCH_mips_TRUE@ e="-B 32 -H 31 -o $(mips_IGEN_DC) -F $${f}" ;; \
5661 @SIM_ENABLE_ARCH_mips_TRUE@ esac; \
5662 @SIM_ENABLE_ARCH_mips_TRUE@ $(IGEN_RUN) \
5663 @SIM_ENABLE_ARCH_mips_TRUE@ $(mips_IGEN_TRACE) \
5664 @SIM_ENABLE_ARCH_mips_TRUE@ $${e} \
5665 @SIM_ENABLE_ARCH_mips_TRUE@ -I $(srcdir)/mips \
5666 @SIM_ENABLE_ARCH_mips_TRUE@ -Werror \
5667 @SIM_ENABLE_ARCH_mips_TRUE@ -Wnodiscard \
5668 @SIM_ENABLE_ARCH_mips_TRUE@ -M $${m} \
5669 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-direct-access \
5670 @SIM_ENABLE_ARCH_mips_TRUE@ -G gen-zero-r0 \
5671 @SIM_ENABLE_ARCH_mips_TRUE@ -i $(mips_IGEN_INSN) \
5672 @SIM_ENABLE_ARCH_mips_TRUE@ -P $${p}_ \
5673 @SIM_ENABLE_ARCH_mips_TRUE@ -x \
5674 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_icache.h -hc mips/$${p}_icache.h \
5675 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_icache.c -c mips/$${p}_icache.c \
5676 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_semantics.h -hs mips/$${p}_semantics.h \
5677 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_semantics.c -s mips/$${p}_semantics.c \
5678 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_idecode.h -hd mips/$${p}_idecode.h \
5679 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_idecode.c -d mips/$${p}_idecode.c \
5680 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_model.h -hm mips/$${p}_model.h \
5681 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_model.c -m mips/$${p}_model.c \
5682 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_support.h -hf mips/$${p}_support.h \
5683 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_support.c -f mips/$${p}_support.c \
5684 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_engine.h -he mips/$${p}_engine.h \
5685 @SIM_ENABLE_ARCH_mips_TRUE@ -n $${p}_engine.c -e mips/$${p}_engine.c \
5686 @SIM_ENABLE_ARCH_mips_TRUE@ || exit; \
5687 @SIM_ENABLE_ARCH_mips_TRUE@ done
5688 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5689
5690 @SIM_ENABLE_ARCH_mips_TRUE@mips/stamp-gen-mode-multi-run: mips/m16run.c mips/micromipsrun.c
5691 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_GEN)\
5692 @SIM_ENABLE_ARCH_mips_TRUE@ for t in $(SIM_MIPS_MULTI_IGEN_CONFIGS); do \
5693 @SIM_ENABLE_ARCH_mips_TRUE@ case $${t} in \
5694 @SIM_ENABLE_ARCH_mips_TRUE@ m16*) \
5695 @SIM_ENABLE_ARCH_mips_TRUE@ m=`echo $${t} | sed -e 's/^m16//' -e 's/:.*//'`; \
5696 @SIM_ENABLE_ARCH_mips_TRUE@ o=mips/m16$${m}_run.c; \
5697 @SIM_ENABLE_ARCH_mips_TRUE@ sed < $(srcdir)/mips/m16run.c > $$o.tmp \
5698 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/^sim_/m16$${m}_/" \
5699 @SIM_ENABLE_ARCH_mips_TRUE@ -e "/include/s/sim-engine/m16$${m}_engine/" \
5700 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/m16_/m16$${m}_/" \
5701 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/m32_/m32$${m}_/" \
5702 @SIM_ENABLE_ARCH_mips_TRUE@ || exit 1; \
5703 @SIM_ENABLE_ARCH_mips_TRUE@ $(SHELL) $(srcroot)/move-if-change $$o.tmp $$o; \
5704 @SIM_ENABLE_ARCH_mips_TRUE@ ;;\
5705 @SIM_ENABLE_ARCH_mips_TRUE@ micromips32*) \
5706 @SIM_ENABLE_ARCH_mips_TRUE@ m=`echo $${t} | sed -e 's/^micromips32//' -e 's/:.*//'`; \
5707 @SIM_ENABLE_ARCH_mips_TRUE@ o=mips/micromips$${m}_run.c; \
5708 @SIM_ENABLE_ARCH_mips_TRUE@ sed < $(srcdir)/mips/micromipsrun.c > $$o.tmp \
5709 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/^sim_/micromips32$${m}_/" \
5710 @SIM_ENABLE_ARCH_mips_TRUE@ -e "/include/s/sim-engine/micromips32$${m}_engine/" \
5711 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/micromips16_/micromips16$${m}_/" \
5712 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/micromips32_/micromips32$${m}_/" \
5713 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/m32_/m32$${m}_/" \
5714 @SIM_ENABLE_ARCH_mips_TRUE@ || exit 1; \
5715 @SIM_ENABLE_ARCH_mips_TRUE@ $(SHELL) $(srcroot)/move-if-change $$o.tmp $$o; \
5716 @SIM_ENABLE_ARCH_mips_TRUE@ ;;\
5717 @SIM_ENABLE_ARCH_mips_TRUE@ micromips64*) \
5718 @SIM_ENABLE_ARCH_mips_TRUE@ m=`echo $${t} | sed -e 's/^micromips64//' -e 's/:.*//'`; \
5719 @SIM_ENABLE_ARCH_mips_TRUE@ o=mips/micromips$${m}_run.c; \
5720 @SIM_ENABLE_ARCH_mips_TRUE@ sed < $(srcdir)/mips/micromipsrun.c > $$o.tmp \
5721 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/^sim_/micromips64$${m}_/" \
5722 @SIM_ENABLE_ARCH_mips_TRUE@ -e "/include/s/sim-engine/micromips64$${m}_engine/" \
5723 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/micromips16_/micromips16$${m}_/" \
5724 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/micromips32_/micromips64$${m}_/" \
5725 @SIM_ENABLE_ARCH_mips_TRUE@ -e "s/m32_/m64$${m}_/" \
5726 @SIM_ENABLE_ARCH_mips_TRUE@ || exit 1; \
5727 @SIM_ENABLE_ARCH_mips_TRUE@ $(SHELL) $(srcroot)/move-if-change $$o.tmp $$o; \
5728 @SIM_ENABLE_ARCH_mips_TRUE@ ;;\
5729 @SIM_ENABLE_ARCH_mips_TRUE@ esac \
5730 @SIM_ENABLE_ARCH_mips_TRUE@ done
5731 @SIM_ENABLE_ARCH_mips_TRUE@ $(AM_V_at)touch $@
5732 @SIM_ENABLE_ARCH_mn10300_TRUE@$(mn10300_libsim_a_OBJECTS) $(mn10300_libsim_a_LIBADD): mn10300/hw-config.h
5733
5734 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300/modules.o: mn10300/modules.c
5735
5736 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300/%.o: common/%.c ; $(SIM_COMPILE)
5737 @SIM_ENABLE_ARCH_mn10300_TRUE@-@am__include@ mn10300/$(DEPDIR)/*.Po
5738
5739 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300/modules.c: | $(mn10300_BUILD_OUTPUTS)
5740
5741 @SIM_ENABLE_ARCH_mn10300_TRUE@$(mn10300_BUILT_SRC_FROM_IGEN): mn10300/stamp-igen
5742 @SIM_ENABLE_ARCH_mn10300_TRUE@mn10300/stamp-igen: $(mn10300_IGEN_INSN) $(mn10300_IGEN_INSN_INC) $(mn10300_IGEN_DC) $(IGEN)
5743 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5744 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(mn10300_IGEN_TRACE) \
5745 @SIM_ENABLE_ARCH_mn10300_TRUE@ -G gen-direct-access \
5746 @SIM_ENABLE_ARCH_mn10300_TRUE@ -M mn10300,am33 -G gen-multi-sim=am33 \
5747 @SIM_ENABLE_ARCH_mn10300_TRUE@ -M am33_2 \
5748 @SIM_ENABLE_ARCH_mn10300_TRUE@ -I $(srcdir)/mn10300 \
5749 @SIM_ENABLE_ARCH_mn10300_TRUE@ -i $(mn10300_IGEN_INSN) \
5750 @SIM_ENABLE_ARCH_mn10300_TRUE@ -o $(mn10300_IGEN_DC) \
5751 @SIM_ENABLE_ARCH_mn10300_TRUE@ -x \
5752 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n icache.h -hc mn10300/icache.h \
5753 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n icache.c -c mn10300/icache.c \
5754 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n semantics.h -hs mn10300/semantics.h \
5755 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n semantics.c -s mn10300/semantics.c \
5756 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n idecode.h -hd mn10300/idecode.h \
5757 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n idecode.c -d mn10300/idecode.c \
5758 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n model.h -hm mn10300/model.h \
5759 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n model.c -m mn10300/model.c \
5760 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n support.h -hf mn10300/support.h \
5761 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n support.c -f mn10300/support.c \
5762 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n itable.h -ht mn10300/itable.h \
5763 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n itable.c -t mn10300/itable.c \
5764 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n engine.h -he mn10300/engine.h \
5765 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n engine.c -e mn10300/engine.c \
5766 @SIM_ENABLE_ARCH_mn10300_TRUE@ -n irun.c -r mn10300/irun.c
5767 @SIM_ENABLE_ARCH_mn10300_TRUE@ $(AM_V_at)touch $@
5768 @SIM_ENABLE_ARCH_moxie_TRUE@$(moxie_libsim_a_OBJECTS) $(moxie_libsim_a_LIBADD): moxie/hw-config.h
5769
5770 @SIM_ENABLE_ARCH_moxie_TRUE@moxie/modules.o: moxie/modules.c
5771
5772 @SIM_ENABLE_ARCH_moxie_TRUE@moxie/%.o: common/%.c ; $(SIM_COMPILE)
5773 @SIM_ENABLE_ARCH_moxie_TRUE@-@am__include@ moxie/$(DEPDIR)/*.Po
5774
5775 @SIM_ENABLE_ARCH_moxie_TRUE@moxie/moxie-gdb.dtb: @MAINT@ moxie/moxie-gdb.dts moxie/$(am__dirstamp)
5776 @SIM_ENABLE_ARCH_moxie_TRUE@ $(AM_V_GEN) \
5777 @SIM_ENABLE_ARCH_moxie_TRUE@ if test "x$(DTC)" != x; then \
5778 @SIM_ENABLE_ARCH_moxie_TRUE@ $(DTC) -O dtb -o $@.tmp ${srcdir}/moxie/moxie-gdb.dts || exit 1; \
5779 @SIM_ENABLE_ARCH_moxie_TRUE@ $(SHELL) $(srcroot)/move-if-change $@.tmp ${srcdir}/moxie/moxie-gdb.dtb || exit 1; \
5780 @SIM_ENABLE_ARCH_moxie_TRUE@ touch ${srcdir}/moxie/moxie-gdb.dtb; \
5781 @SIM_ENABLE_ARCH_moxie_TRUE@ else \
5782 @SIM_ENABLE_ARCH_moxie_TRUE@ echo "Could not update the moxie-gdb.dtb file because the device "; \
5783 @SIM_ENABLE_ARCH_moxie_TRUE@ echo "tree compiler tool (dtc) is missing. Install the tool to "; \
5784 @SIM_ENABLE_ARCH_moxie_TRUE@ echo "update the device tree blob."; \
5785 @SIM_ENABLE_ARCH_moxie_TRUE@ fi
5786 @SIM_ENABLE_ARCH_msp430_TRUE@$(msp430_libsim_a_OBJECTS) $(msp430_libsim_a_LIBADD): msp430/hw-config.h
5787
5788 @SIM_ENABLE_ARCH_msp430_TRUE@msp430/modules.o: msp430/modules.c
5789
5790 @SIM_ENABLE_ARCH_msp430_TRUE@msp430/%.o: common/%.c ; $(SIM_COMPILE)
5791 @SIM_ENABLE_ARCH_msp430_TRUE@-@am__include@ msp430/$(DEPDIR)/*.Po
5792 @SIM_ENABLE_ARCH_or1k_TRUE@$(or1k_libsim_a_OBJECTS) $(or1k_libsim_a_LIBADD): or1k/hw-config.h
5793
5794 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/modules.o: or1k/modules.c
5795
5796 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/%.o: common/%.c ; $(SIM_COMPILE)
5797 @SIM_ENABLE_ARCH_or1k_TRUE@-@am__include@ or1k/$(DEPDIR)/*.Po
5798
5799 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/modules.c: | $(or1k_BUILD_OUTPUTS)
5800
5801 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/mloop.c or1k/eng.h: or1k/stamp-mloop ; @true
5802 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/stamp-mloop: or1k/mloop.in $(srccom)/genmloop.sh
5803 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_GEN)$(CGEN_GEN_MLOOP) \
5804 @SIM_ENABLE_ARCH_or1k_TRUE@ -mono -fast -pbb -switch sem-switch.c \
5805 @SIM_ENABLE_ARCH_or1k_TRUE@ -cpu or1k32bf
5806 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change or1k/eng.hin or1k/eng.h
5807 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change or1k/mloop.cin or1k/mloop.c
5808 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_at)touch $@
5809
5810 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/cgen: or1k/cgen-arch or1k/cgen-cpu-decode
5811
5812 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/cgen-arch:
5813 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_GEN)mach=or32,or32nd FLAGS="with-scache"; $(CGEN_GEN_ARCH)
5814 @SIM_ENABLE_ARCH_or1k_TRUE@$(srcdir)/or1k/arch.h $(srcdir)/or1k/arch.c $(srcdir)/or1k/cpuall.h: @CGEN_MAINT@ or1k/cgen-arch
5815
5816 @SIM_ENABLE_ARCH_or1k_TRUE@or1k/cgen-cpu-decode:
5817 @SIM_ENABLE_ARCH_or1k_TRUE@ $(AM_V_GEN)cpu=or1k32bf mach=or32,or32nd FLAGS="with-scache" EXTRAFILES="$(CGEN_CPU_SEM) $(CGEN_CPU_SEMSW)"; $(CGEN_GEN_CPU_DECODE)
5818 @SIM_ENABLE_ARCH_or1k_TRUE@$(srcdir)/or1k/cpu.h $(srcdir)/or1k/cpu.c $(srcdir)/or1k/model.c $(srcdir)/or1k/sem.c $(srcdir)/or1k/sem-switch.c $(srcdir)/or1k/decode.c $(srcdir)/or1k/decode.h: @CGEN_MAINT@ or1k/cgen-cpu-decode
5819
5820 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/%.o: common/%.c ; $(SIM_COMPILE)
5821 @SIM_ENABLE_ARCH_ppc_TRUE@-@am__include@ ppc/$(DEPDIR)/*.Po
5822
5823 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/defines.h: ppc/stamp-defines ; @true
5824 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/stamp-defines: config.h Makefile
5825 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)$(SED) -n -e '/^#define HAVE_.*1$$/{ s/ 1$$/",/; s/.* HAVE_/"HAVE_/; p }' < config.h > ppc/defines.hin
5826 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change ppc/defines.hin ppc/defines.h
5827 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $@
5828
5829 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/spreg.c: @MAINT@ ppc/ppc-spr-table ppc/spreg-gen.py ppc/$(am__dirstamp)
5830 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)$(srcdir)/ppc/spreg-gen.py --source $@.tmp
5831 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $@.tmp $(srcdir)/ppc/spreg.c
5832 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $(srcdir)/ppc/spreg.c
5833
5834 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/spreg.h: @MAINT@ ppc/ppc-spr-table ppc/spreg-gen.py ppc/$(am__dirstamp)
5835 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)$(srcdir)/ppc/spreg-gen.py --header $@.tmp
5836 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change $@.tmp $(srcdir)/ppc/spreg.h
5837 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $(srcdir)/ppc/spreg.h
5838
5839 @SIM_ENABLE_ARCH_ppc_TRUE@$(ppc_BUILT_SRC_FROM_IGEN): ppc/stamp-igen
5840 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/stamp-igen: ppc/powerpc.igen ppc/altivec.igen ppc/e500.igen $(ppc_IGEN_OPCODE_RULES) $(PPC_IGEN)
5841 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)$(PPC_IGEN_RUN) \
5842 @SIM_ENABLE_ARCH_ppc_TRUE@ -o $(srcdir)/$(ppc_IGEN_OPCODE_RULES) \
5843 @SIM_ENABLE_ARCH_ppc_TRUE@ -I $(srcdir)/ppc -i $(srcdir)/ppc/powerpc.igen \
5844 @SIM_ENABLE_ARCH_ppc_TRUE@ -n icache.h -hc ppc/icache.h \
5845 @SIM_ENABLE_ARCH_ppc_TRUE@ -n icache.c -c ppc/icache.c \
5846 @SIM_ENABLE_ARCH_ppc_TRUE@ -n semantics.h -hs ppc/semantics.h \
5847 @SIM_ENABLE_ARCH_ppc_TRUE@ -n semantics.c -s ppc/semantics.c \
5848 @SIM_ENABLE_ARCH_ppc_TRUE@ -n idecode.h -hd ppc/idecode.h \
5849 @SIM_ENABLE_ARCH_ppc_TRUE@ -n idecode.c -d ppc/idecode.c \
5850 @SIM_ENABLE_ARCH_ppc_TRUE@ -n itable.h -ht ppc/itable.h \
5851 @SIM_ENABLE_ARCH_ppc_TRUE@ -n itable.c -t ppc/itable.c \
5852 @SIM_ENABLE_ARCH_ppc_TRUE@ -n model.h -hm ppc/model.h \
5853 @SIM_ENABLE_ARCH_ppc_TRUE@ -n model.c -m ppc/model.c \
5854 @SIM_ENABLE_ARCH_ppc_TRUE@ -n support.h -hf ppc/support.h \
5855 @SIM_ENABLE_ARCH_ppc_TRUE@ -n support.c -f ppc/support.c
5856 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $@
5857
5858 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/libigen.a: $(ppc_libigen_a_OBJECTS) $(ppc_libigen_a_DEPENDENCIES) $(EXTRA_ppc_libigen_a_DEPENDENCIES) ppc/$(am__dirstamp)
5859 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)-rm -f $@
5860 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_AR)$(AR_FOR_BUILD) $(ARFLAGS) $@ $(ppc_libigen_a_OBJECTS) $(ppc_libigen_a_LIBADD)
5861 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(RANLIB_FOR_BUILD) $@
5862
5863 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/igen$(EXEEXT): $(ppc_igen_OBJECTS) $(ppc_igen_DEPENDENCIES) ppc/$(am__dirstamp)
5864 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(ppc_igen_OBJECTS) $(ppc_igen_LDADD)
5865
5866 @SIM_ENABLE_ARCH_ppc_TRUE@$(ppc_libigen_a_OBJECTS) $(ppc_igen_OBJECTS): ppc/%.o: ppc/%.c
5867 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -I$(srcdir)/igen -I$(srcdir)/ppc -c $< -o $@
5868
5869 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/%-main.o: ppc/%.c
5870 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -DMAIN -c $< -o $@
5871 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/hw.c ppc/hw.h: ppc/stamp-hw ; @true
5872 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/stamp-hw: Makefile $(ppc_HW_SRC) $(srcroot)/move-if-change
5873 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)\
5874 @SIM_ENABLE_ARCH_ppc_TRUE@ f=""; \
5875 @SIM_ENABLE_ARCH_ppc_TRUE@ for i in $(ppc_HW_SRC) ; do \
5876 @SIM_ENABLE_ARCH_ppc_TRUE@ case " $$f " in \
5877 @SIM_ENABLE_ARCH_ppc_TRUE@ *" $$i "*) ;; \
5878 @SIM_ENABLE_ARCH_ppc_TRUE@ *) f="$$f $$i" ;; \
5879 @SIM_ENABLE_ARCH_ppc_TRUE@ esac ; \
5880 @SIM_ENABLE_ARCH_ppc_TRUE@ done ; \
5881 @SIM_ENABLE_ARCH_ppc_TRUE@ for hw in $$f ; do echo $$hw ; done \
5882 @SIM_ENABLE_ARCH_ppc_TRUE@ | sed -e 's/^.*\(hw_.*\)\.c/\1/' \
5883 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/^/extern const device_descriptor /' \
5884 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/$$/_device_descriptor\[\];/' \
5885 @SIM_ENABLE_ARCH_ppc_TRUE@ > ppc/hw.hin; \
5886 @SIM_ENABLE_ARCH_ppc_TRUE@ f=""; \
5887 @SIM_ENABLE_ARCH_ppc_TRUE@ for i in $(ppc_HW_SRC) ; do \
5888 @SIM_ENABLE_ARCH_ppc_TRUE@ case " $$f " in \
5889 @SIM_ENABLE_ARCH_ppc_TRUE@ *" $$i "*) ;; \
5890 @SIM_ENABLE_ARCH_ppc_TRUE@ *) f="$$f $$i" ;; \
5891 @SIM_ENABLE_ARCH_ppc_TRUE@ esac ; \
5892 @SIM_ENABLE_ARCH_ppc_TRUE@ done ; \
5893 @SIM_ENABLE_ARCH_ppc_TRUE@ for hw in $$f ; do echo $$hw ; done \
5894 @SIM_ENABLE_ARCH_ppc_TRUE@ | sed -e 's/^.*\(hw_.*\)\.c/\1/' \
5895 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/^/ /' \
5896 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/$$/_device_descriptor,/' \
5897 @SIM_ENABLE_ARCH_ppc_TRUE@ > ppc/hw.cin
5898 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change ppc/hw.hin ppc/hw.h
5899 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change ppc/hw.cin ppc/hw.c
5900 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $@
5901 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/hw.c ppc/hw.h: ppc/stamp-igen
5902 @SIM_ENABLE_ARCH_ppc_TRUE@$(srcdir)/ppc/pk.h: @MAINT@ ppc/stamp-pk ; @true
5903 @SIM_ENABLE_ARCH_ppc_TRUE@ppc/stamp-pk: $(srcdir)/ppc/Makefile.in $(ppc_PACKAGE_SRC) $(srcroot)/move-if-change
5904 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_GEN)echo "/* Generated file by local.mk; do not edit. */" > ppc/pk.hin; \
5905 @SIM_ENABLE_ARCH_ppc_TRUE@ f=""; \
5906 @SIM_ENABLE_ARCH_ppc_TRUE@ for i in $(ppc_PACKAGE_SRC) ; do \
5907 @SIM_ENABLE_ARCH_ppc_TRUE@ case " $$f " in \
5908 @SIM_ENABLE_ARCH_ppc_TRUE@ *" $$i "*) ;; \
5909 @SIM_ENABLE_ARCH_ppc_TRUE@ *) f="$$f $$i" ;; \
5910 @SIM_ENABLE_ARCH_ppc_TRUE@ esac ; \
5911 @SIM_ENABLE_ARCH_ppc_TRUE@ done ; \
5912 @SIM_ENABLE_ARCH_ppc_TRUE@ for pk in $$f ; do echo $$pk ; done \
5913 @SIM_ENABLE_ARCH_ppc_TRUE@ | sed -e 's/^.*pk_\(.*\)\.c/\1/' \
5914 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/^/extern package_create_instance_callback pk_/' \
5915 @SIM_ENABLE_ARCH_ppc_TRUE@ -e 's/$$/_create_instance;/' \
5916 @SIM_ENABLE_ARCH_ppc_TRUE@ >> ppc/pk.hin
5917 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)$(SHELL) $(srcroot)/move-if-change ppc/pk.hin $(srcdir)/ppc/pk.h
5918 @SIM_ENABLE_ARCH_ppc_TRUE@ $(AM_V_at)touch $@
5919 @SIM_ENABLE_ARCH_pru_TRUE@$(pru_libsim_a_OBJECTS) $(pru_libsim_a_LIBADD): pru/hw-config.h
5920
5921 @SIM_ENABLE_ARCH_pru_TRUE@pru/modules.o: pru/modules.c
5922
5923 @SIM_ENABLE_ARCH_pru_TRUE@pru/%.o: common/%.c ; $(SIM_COMPILE)
5924 @SIM_ENABLE_ARCH_pru_TRUE@-@am__include@ pru/$(DEPDIR)/*.Po
5925 @SIM_ENABLE_ARCH_riscv_TRUE@$(riscv_libsim_a_OBJECTS) $(riscv_libsim_a_LIBADD): riscv/hw-config.h
5926
5927 @SIM_ENABLE_ARCH_riscv_TRUE@riscv/modules.o: riscv/modules.c
5928
5929 @SIM_ENABLE_ARCH_riscv_TRUE@riscv/%.o: common/%.c ; $(SIM_COMPILE)
5930 @SIM_ENABLE_ARCH_riscv_TRUE@-@am__include@ riscv/$(DEPDIR)/*.Po
5931 @SIM_ENABLE_ARCH_rl78_TRUE@$(rl78_libsim_a_OBJECTS) $(rl78_libsim_a_LIBADD): rl78/hw-config.h
5932
5933 @SIM_ENABLE_ARCH_rl78_TRUE@rl78/modules.o: rl78/modules.c
5934
5935 @SIM_ENABLE_ARCH_rl78_TRUE@rl78/%.o: common/%.c ; $(SIM_COMPILE)
5936 @SIM_ENABLE_ARCH_rl78_TRUE@-@am__include@ rl78/$(DEPDIR)/*.Po
5937 @SIM_ENABLE_ARCH_rx_TRUE@$(rx_libsim_a_OBJECTS) $(rx_libsim_a_LIBADD): rx/hw-config.h
5938
5939 @SIM_ENABLE_ARCH_rx_TRUE@rx/modules.o: rx/modules.c
5940
5941 @SIM_ENABLE_ARCH_rx_TRUE@rx/%.o: common/%.c ; $(SIM_COMPILE)
5942 @SIM_ENABLE_ARCH_rx_TRUE@-@am__include@ rx/$(DEPDIR)/*.Po
5943 @SIM_ENABLE_ARCH_sh_TRUE@$(sh_libsim_a_OBJECTS) $(sh_libsim_a_LIBADD): sh/hw-config.h
5944
5945 @SIM_ENABLE_ARCH_sh_TRUE@sh/modules.o: sh/modules.c
5946
5947 @SIM_ENABLE_ARCH_sh_TRUE@sh/%.o: common/%.c ; $(SIM_COMPILE)
5948 @SIM_ENABLE_ARCH_sh_TRUE@-@am__include@ sh/$(DEPDIR)/*.Po
5949
5950 @SIM_ENABLE_ARCH_sh_TRUE@sh/modules.c: | $(sh_BUILD_OUTPUTS)
5951
5952 # These rules are copied from automake, but tweaked to use FOR_BUILD variables.
5953 @SIM_ENABLE_ARCH_sh_TRUE@sh/gencode$(EXEEXT): $(sh_gencode_OBJECTS) $(sh_gencode_DEPENDENCIES) sh/$(am__dirstamp)
5954 @SIM_ENABLE_ARCH_sh_TRUE@ $(AM_V_CCLD)$(LINK_FOR_BUILD) $(sh_gencode_OBJECTS) $(sh_gencode_LDADD)
5955
5956 # gencode is a build-time only tool. Override the default rules for it.
5957 @SIM_ENABLE_ARCH_sh_TRUE@sh/gencode.o: sh/gencode.c
5958 @SIM_ENABLE_ARCH_sh_TRUE@ $(AM_V_CC)$(COMPILE_FOR_BUILD) -c $< -o $@
5959
5960 @SIM_ENABLE_ARCH_sh_TRUE@sh/code.c: sh/gencode$(EXEEXT)
5961 @SIM_ENABLE_ARCH_sh_TRUE@ $(AM_V_GEN)$< -x >$@
5962
5963 @SIM_ENABLE_ARCH_sh_TRUE@sh/ppi.c: sh/gencode$(EXEEXT)
5964 @SIM_ENABLE_ARCH_sh_TRUE@ $(AM_V_GEN)$< -p >$@
5965
5966 @SIM_ENABLE_ARCH_sh_TRUE@sh/table.c: sh/gencode$(EXEEXT)
5967 @SIM_ENABLE_ARCH_sh_TRUE@ $(AM_V_GEN)$< -s >$@
5968 @SIM_ENABLE_ARCH_v850_TRUE@$(v850_libsim_a_OBJECTS) $(v850_libsim_a_LIBADD): v850/hw-config.h
5969
5970 @SIM_ENABLE_ARCH_v850_TRUE@v850/modules.o: v850/modules.c
5971
5972 @SIM_ENABLE_ARCH_v850_TRUE@v850/%.o: common/%.c ; $(SIM_COMPILE)
5973 @SIM_ENABLE_ARCH_v850_TRUE@-@am__include@ v850/$(DEPDIR)/*.Po
5974
5975 @SIM_ENABLE_ARCH_v850_TRUE@v850/modules.c: | $(v850_BUILD_OUTPUTS)
5976
5977 @SIM_ENABLE_ARCH_v850_TRUE@$(v850_BUILT_SRC_FROM_IGEN): v850/stamp-igen
5978 @SIM_ENABLE_ARCH_v850_TRUE@v850/stamp-igen: $(v850_IGEN_INSN) $(v850_IGEN_DC) $(IGEN)
5979 @SIM_ENABLE_ARCH_v850_TRUE@ $(AM_V_GEN)$(IGEN_RUN) \
5980 @SIM_ENABLE_ARCH_v850_TRUE@ $(v850_IGEN_TRACE) \
5981 @SIM_ENABLE_ARCH_v850_TRUE@ -G gen-direct-access \
5982 @SIM_ENABLE_ARCH_v850_TRUE@ -G gen-zero-r0 \
5983 @SIM_ENABLE_ARCH_v850_TRUE@ -i $(v850_IGEN_INSN) \
5984 @SIM_ENABLE_ARCH_v850_TRUE@ -o $(v850_IGEN_DC) \
5985 @SIM_ENABLE_ARCH_v850_TRUE@ -x \
5986 @SIM_ENABLE_ARCH_v850_TRUE@ -n icache.h -hc v850/icache.h \
5987 @SIM_ENABLE_ARCH_v850_TRUE@ -n icache.c -c v850/icache.c \
5988 @SIM_ENABLE_ARCH_v850_TRUE@ -n semantics.h -hs v850/semantics.h \
5989 @SIM_ENABLE_ARCH_v850_TRUE@ -n semantics.c -s v850/semantics.c \
5990 @SIM_ENABLE_ARCH_v850_TRUE@ -n idecode.h -hd v850/idecode.h \
5991 @SIM_ENABLE_ARCH_v850_TRUE@ -n idecode.c -d v850/idecode.c \
5992 @SIM_ENABLE_ARCH_v850_TRUE@ -n model.h -hm v850/model.h \
5993 @SIM_ENABLE_ARCH_v850_TRUE@ -n model.c -m v850/model.c \
5994 @SIM_ENABLE_ARCH_v850_TRUE@ -n support.h -hf v850/support.h \
5995 @SIM_ENABLE_ARCH_v850_TRUE@ -n support.c -f v850/support.c \
5996 @SIM_ENABLE_ARCH_v850_TRUE@ -n itable.h -ht v850/itable.h \
5997 @SIM_ENABLE_ARCH_v850_TRUE@ -n itable.c -t v850/itable.c \
5998 @SIM_ENABLE_ARCH_v850_TRUE@ -n engine.h -he v850/engine.h \
5999 @SIM_ENABLE_ARCH_v850_TRUE@ -n engine.c -e v850/engine.c \
6000 @SIM_ENABLE_ARCH_v850_TRUE@ -n irun.c -r v850/irun.c
6001 @SIM_ENABLE_ARCH_v850_TRUE@ $(AM_V_at)touch $@
6002
6003 install-data-local: installdirs $(SIM_INSTALL_DATA_LOCAL_DEPS)
6004 $(AM_V_at)$(MKDIR_P) $(DESTDIR)$(libdir)
6005 lib=`echo sim | sed '$(program_transform_name)'`; \
6006 for d in $(SIM_ENABLED_ARCHES); do \
6007 n="$$lib"; \
6008 [ "$(SIM_PRIMARY_TARGET)" = "$$d" ] || n="$$n-$$d"; \
6009 n="lib$$n.a"; \
6010 $(INSTALL_DATA) $$d/libsim.a $(DESTDIR)$(libdir)/$$n || exit 1; \
6011 done
6012
6013 install-exec-local: installdirs $(SIM_INSTALL_EXEC_LOCAL_DEPS)
6014 $(AM_V_at)$(MKDIR_P) $(DESTDIR)$(bindir)
6015 run=`echo run | sed '$(program_transform_name)'`; \
6016 for d in $(SIM_ENABLED_ARCHES); do \
6017 n="$$run"; \
6018 [ "$(SIM_PRIMARY_TARGET)" = "$$d" ] || n="$$n-$$d"; \
6019 $(LIBTOOL) --mode=install \
6020 $(INSTALL_PROGRAM) $$d/run$(EXEEXT) $(DESTDIR)$(bindir)/$$n$(EXEEXT) || exit 1; \
6021 done
6022
6023 uninstall-local: $(SIM_UNINSTALL_LOCAL_DEPS)
6024 rm -f $(DESTDIR)$(bindir)/run $(DESTDIR)$(libdir)/libsim.a
6025 for d in $(SIM_ENABLED_ARCHES); do \
6026 rm -f $(DESTDIR)$(bindir)/run-$$d $(DESTDIR)$(libdir)/libsim-$$d.a; \
6027 done
6028
6029 # Tell versions [3.59,3.63) of GNU make to not export all variables.
6030 # Otherwise a system limit (for SysV at least) may be exceeded.
6031 .NOEXPORT: