]> git.ipfire.org Git - thirdparty/binutils-gdb.git/blob - sim/microblaze/sim-main.h
e5d2b15754e1fe3ce469b7dcb91c2348740363cb
[thirdparty/binutils-gdb.git] / sim / microblaze / sim-main.h
1 /* Copyright 2009-2015 Free Software Foundation, Inc.
2
3 This file is part of the Xilinx MicroBlaze simulator.
4
5 This library is free software; you can redistribute it and/or modify
6 it under the terms of the GNU General Public License as published by
7 the Free Software Foundation; either version 3 of the License, or
8 (at your option) any later version.
9
10 This program is distributed in the hope that it will be useful,
11 but WITHOUT ANY WARRANTY; without even the implied warranty of
12 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 GNU General Public License for more details.
14
15 You should have received a copy of the GNU General Public License
16 along with this program; if not, see <http://www.gnu.org/licenses/>. */
17
18 #ifndef MICROBLAZE_SIM_MAIN
19 #define MICROBLAZE_SIM_MAIN
20
21 #include "microblaze.h"
22 #include "sim-basics.h"
23
24 typedef address_word sim_cia;
25
26 typedef struct _sim_cpu SIM_CPU;
27
28 #include "sim-base.h"
29
30 /* The machine state.
31 This state is maintained in host byte order. The
32 fetch/store register functions must translate between host
33 byte order and the target processor byte order.
34 Keeping this data in target byte order simplifies the register
35 read/write functions. Keeping this data in native order improves
36 the performance of the simulator. Simulation speed is deemed more
37 important. */
38
39 /* The ordering of the microblaze_regset structure is matched in the
40 gdb/config/microblaze/tm-microblaze.h file in the REGISTER_NAMES macro. */
41 struct microblaze_regset
42 {
43 word regs[32]; /* primary registers */
44 word spregs[2]; /* pc + msr */
45 int cycles;
46 int insts;
47 int exception;
48 ubyte imm_enable;
49 half imm_high;
50 };
51
52 struct _sim_cpu {
53 struct microblaze_regset microblaze_cpu;
54 sim_cpu_base base;
55 };
56
57 struct sim_state {
58
59 sim_cpu *cpu[MAX_NR_PROCESSORS];
60
61 sim_state_base base;
62 };
63
64 #endif /* MICROBLAZE_SIM_MAIN */