]> git.ipfire.org Git - thirdparty/qemu.git/blame - hw/sd/sdhci.c
sdhci: Revert "add optional quirk property to disable card insertion/removal interrupts"
[thirdparty/qemu.git] / hw / sd / sdhci.c
CommitLineData
d7dfca08
IM
1/*
2 * SD Association Host Standard Specification v2.0 controller emulation
3 *
4 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
5 * Mitsyanko Igor <i.mitsyanko@samsung.com>
6 * Peter A.G. Crosthwaite <peter.crosthwaite@petalogix.com>
7 *
8 * Based on MMC controller for Samsung S5PC1xx-based board emulation
9 * by Alexey Merkulov and Vladimir Monakhov.
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
19 * See the GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, see <http://www.gnu.org/licenses/>.
23 */
24
0430891c 25#include "qemu/osdep.h"
83c9f4ca 26#include "hw/hw.h"
fa1d36df 27#include "sysemu/block-backend.h"
d7dfca08
IM
28#include "sysemu/blockdev.h"
29#include "sysemu/dma.h"
30#include "qemu/timer.h"
d7dfca08 31#include "qemu/bitops.h"
637d23be 32#include "sdhci-internal.h"
d7dfca08
IM
33
34/* host controller debug messages */
35#ifndef SDHC_DEBUG
36#define SDHC_DEBUG 0
37#endif
38
7af0fc99
SPB
39#define DPRINT_L1(fmt, args...) \
40 do { \
41 if (SDHC_DEBUG) { \
42 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
43 } \
44 } while (0)
45#define DPRINT_L2(fmt, args...) \
46 do { \
47 if (SDHC_DEBUG > 1) { \
48 fprintf(stderr, "QEMU SDHC: " fmt, ## args); \
49 } \
50 } while (0)
51#define ERRPRINT(fmt, args...) \
52 do { \
53 if (SDHC_DEBUG) { \
54 fprintf(stderr, "QEMU SDHC ERROR: " fmt, ## args); \
55 } \
56 } while (0)
d7dfca08 57
40bbc194
PM
58#define TYPE_SDHCI_BUS "sdhci-bus"
59#define SDHCI_BUS(obj) OBJECT_CHECK(SDBus, (obj), TYPE_SDHCI_BUS)
60
d7dfca08
IM
61/* Default SD/MMC host controller features information, which will be
62 * presented in CAPABILITIES register of generic SD host controller at reset.
63 * If not stated otherwise:
64 * 0 - not supported, 1 - supported, other - prohibited.
65 */
66#define SDHC_CAPAB_64BITBUS 0ul /* 64-bit System Bus Support */
67#define SDHC_CAPAB_18V 1ul /* Voltage support 1.8v */
68#define SDHC_CAPAB_30V 0ul /* Voltage support 3.0v */
69#define SDHC_CAPAB_33V 1ul /* Voltage support 3.3v */
70#define SDHC_CAPAB_SUSPRESUME 0ul /* Suspend/resume support */
71#define SDHC_CAPAB_SDMA 1ul /* SDMA support */
72#define SDHC_CAPAB_HIGHSPEED 1ul /* High speed support */
73#define SDHC_CAPAB_ADMA1 1ul /* ADMA1 support */
74#define SDHC_CAPAB_ADMA2 1ul /* ADMA2 support */
75/* Maximum host controller R/W buffers size
76 * Possible values: 512, 1024, 2048 bytes */
77#define SDHC_CAPAB_MAXBLOCKLENGTH 512ul
78/* Maximum clock frequency for SDclock in MHz
79 * value in range 10-63 MHz, 0 - not defined */
c7ff8daa 80#define SDHC_CAPAB_BASECLKFREQ 52ul
d7dfca08
IM
81#define SDHC_CAPAB_TOUNIT 1ul /* Timeout clock unit 0 - kHz, 1 - MHz */
82/* Timeout clock frequency 1-63, 0 - not defined */
c7ff8daa 83#define SDHC_CAPAB_TOCLKFREQ 52ul
d7dfca08
IM
84
85/* Now check all parameters and calculate CAPABILITIES REGISTER value */
86#if SDHC_CAPAB_64BITBUS > 1 || SDHC_CAPAB_18V > 1 || SDHC_CAPAB_30V > 1 || \
87 SDHC_CAPAB_33V > 1 || SDHC_CAPAB_SUSPRESUME > 1 || SDHC_CAPAB_SDMA > 1 || \
88 SDHC_CAPAB_HIGHSPEED > 1 || SDHC_CAPAB_ADMA2 > 1 || SDHC_CAPAB_ADMA1 > 1 ||\
89 SDHC_CAPAB_TOUNIT > 1
90#error Capabilities features can have value 0 or 1 only!
91#endif
92
93#if SDHC_CAPAB_MAXBLOCKLENGTH == 512
94#define MAX_BLOCK_LENGTH 0ul
95#elif SDHC_CAPAB_MAXBLOCKLENGTH == 1024
96#define MAX_BLOCK_LENGTH 1ul
97#elif SDHC_CAPAB_MAXBLOCKLENGTH == 2048
98#define MAX_BLOCK_LENGTH 2ul
99#else
100#error Max host controller block size can have value 512, 1024 or 2048 only!
101#endif
102
103#if (SDHC_CAPAB_BASECLKFREQ > 0 && SDHC_CAPAB_BASECLKFREQ < 10) || \
104 SDHC_CAPAB_BASECLKFREQ > 63
105#error SDclock frequency can have value in range 0, 10-63 only!
106#endif
107
108#if SDHC_CAPAB_TOCLKFREQ > 63
109#error Timeout clock frequency can have value in range 0-63 only!
110#endif
111
112#define SDHC_CAPAB_REG_DEFAULT \
113 ((SDHC_CAPAB_64BITBUS << 28) | (SDHC_CAPAB_18V << 26) | \
114 (SDHC_CAPAB_30V << 25) | (SDHC_CAPAB_33V << 24) | \
115 (SDHC_CAPAB_SUSPRESUME << 23) | (SDHC_CAPAB_SDMA << 22) | \
116 (SDHC_CAPAB_HIGHSPEED << 21) | (SDHC_CAPAB_ADMA1 << 20) | \
117 (SDHC_CAPAB_ADMA2 << 19) | (MAX_BLOCK_LENGTH << 16) | \
118 (SDHC_CAPAB_BASECLKFREQ << 8) | (SDHC_CAPAB_TOUNIT << 7) | \
119 (SDHC_CAPAB_TOCLKFREQ))
120
121#define MASKED_WRITE(reg, mask, val) (reg = (reg & (mask)) | (val))
122
123static uint8_t sdhci_slotint(SDHCIState *s)
124{
125 return (s->norintsts & s->norintsigen) || (s->errintsts & s->errintsigen) ||
126 ((s->norintsts & SDHC_NIS_INSERT) && (s->wakcon & SDHC_WKUP_ON_INS)) ||
127 ((s->norintsts & SDHC_NIS_REMOVE) && (s->wakcon & SDHC_WKUP_ON_RMV));
128}
129
130static inline void sdhci_update_irq(SDHCIState *s)
131{
132 qemu_set_irq(s->irq, sdhci_slotint(s));
133}
134
135static void sdhci_raise_insertion_irq(void *opaque)
136{
137 SDHCIState *s = (SDHCIState *)opaque;
138
139 if (s->norintsts & SDHC_NIS_REMOVE) {
bc72ad67
AB
140 timer_mod(s->insert_timer,
141 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
d7dfca08
IM
142 } else {
143 s->prnsts = 0x1ff0000;
144 if (s->norintstsen & SDHC_NISEN_INSERT) {
145 s->norintsts |= SDHC_NIS_INSERT;
146 }
147 sdhci_update_irq(s);
148 }
149}
150
40bbc194 151static void sdhci_set_inserted(DeviceState *dev, bool level)
d7dfca08 152{
40bbc194 153 SDHCIState *s = (SDHCIState *)dev;
d7dfca08
IM
154 DPRINT_L1("Card state changed: %s!\n", level ? "insert" : "eject");
155
156 if ((s->norintsts & SDHC_NIS_REMOVE) && level) {
157 /* Give target some time to notice card ejection */
bc72ad67
AB
158 timer_mod(s->insert_timer,
159 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_INSERTION_DELAY);
d7dfca08
IM
160 } else {
161 if (level) {
162 s->prnsts = 0x1ff0000;
163 if (s->norintstsen & SDHC_NISEN_INSERT) {
164 s->norintsts |= SDHC_NIS_INSERT;
165 }
166 } else {
167 s->prnsts = 0x1fa0000;
168 s->pwrcon &= ~SDHC_POWER_ON;
169 s->clkcon &= ~SDHC_CLOCK_SDCLK_EN;
170 if (s->norintstsen & SDHC_NISEN_REMOVE) {
171 s->norintsts |= SDHC_NIS_REMOVE;
172 }
173 }
174 sdhci_update_irq(s);
175 }
176}
177
40bbc194 178static void sdhci_set_readonly(DeviceState *dev, bool level)
d7dfca08 179{
40bbc194 180 SDHCIState *s = (SDHCIState *)dev;
d7dfca08
IM
181
182 if (level) {
183 s->prnsts &= ~SDHC_WRITE_PROTECT;
184 } else {
185 /* Write enabled */
186 s->prnsts |= SDHC_WRITE_PROTECT;
187 }
188}
189
190static void sdhci_reset(SDHCIState *s)
191{
40bbc194
PM
192 DeviceState *dev = DEVICE(s);
193
bc72ad67
AB
194 timer_del(s->insert_timer);
195 timer_del(s->transfer_timer);
d7dfca08
IM
196 /* Set all registers to 0. Capabilities registers are not cleared
197 * and assumed to always preserve their value, given to them during
198 * initialization */
199 memset(&s->sdmasysad, 0, (uintptr_t)&s->capareg - (uintptr_t)&s->sdmasysad);
200
5c1bc9a2
AB
201 /* Reset other state based on current card insertion/readonly status */
202 sdhci_set_inserted(dev, sdbus_get_inserted(&s->sdbus));
203 sdhci_set_readonly(dev, sdbus_get_readonly(&s->sdbus));
40bbc194 204
d7dfca08
IM
205 s->data_count = 0;
206 s->stopped_state = sdhc_not_stopped;
207}
208
d368ba43 209static void sdhci_data_transfer(void *opaque);
d7dfca08
IM
210
211static void sdhci_send_command(SDHCIState *s)
212{
213 SDRequest request;
214 uint8_t response[16];
215 int rlen;
216
217 s->errintsts = 0;
218 s->acmd12errsts = 0;
219 request.cmd = s->cmdreg >> 8;
220 request.arg = s->argument;
221 DPRINT_L1("sending CMD%u ARG[0x%08x]\n", request.cmd, request.arg);
40bbc194 222 rlen = sdbus_do_command(&s->sdbus, &request, response);
d7dfca08
IM
223
224 if (s->cmdreg & SDHC_CMD_RESPONSE) {
225 if (rlen == 4) {
226 s->rspreg[0] = (response[0] << 24) | (response[1] << 16) |
227 (response[2] << 8) | response[3];
228 s->rspreg[1] = s->rspreg[2] = s->rspreg[3] = 0;
229 DPRINT_L1("Response: RSPREG[31..0]=0x%08x\n", s->rspreg[0]);
230 } else if (rlen == 16) {
231 s->rspreg[0] = (response[11] << 24) | (response[12] << 16) |
232 (response[13] << 8) | response[14];
233 s->rspreg[1] = (response[7] << 24) | (response[8] << 16) |
234 (response[9] << 8) | response[10];
235 s->rspreg[2] = (response[3] << 24) | (response[4] << 16) |
236 (response[5] << 8) | response[6];
237 s->rspreg[3] = (response[0] << 16) | (response[1] << 8) |
238 response[2];
239 DPRINT_L1("Response received:\n RSPREG[127..96]=0x%08x, RSPREG[95.."
240 "64]=0x%08x,\n RSPREG[63..32]=0x%08x, RSPREG[31..0]=0x%08x\n",
241 s->rspreg[3], s->rspreg[2], s->rspreg[1], s->rspreg[0]);
242 } else {
243 ERRPRINT("Timeout waiting for command response\n");
244 if (s->errintstsen & SDHC_EISEN_CMDTIMEOUT) {
245 s->errintsts |= SDHC_EIS_CMDTIMEOUT;
246 s->norintsts |= SDHC_NIS_ERR;
247 }
248 }
249
250 if ((s->norintstsen & SDHC_NISEN_TRSCMP) &&
251 (s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY) {
252 s->norintsts |= SDHC_NIS_TRSCMP;
253 }
d7dfca08
IM
254 }
255
256 if (s->norintstsen & SDHC_NISEN_CMDCMP) {
257 s->norintsts |= SDHC_NIS_CMDCMP;
258 }
259
260 sdhci_update_irq(s);
261
262 if (s->blksize && (s->cmdreg & SDHC_CMD_DATA_PRESENT)) {
656f416c 263 s->data_count = 0;
d368ba43 264 sdhci_data_transfer(s);
d7dfca08
IM
265 }
266}
267
268static void sdhci_end_transfer(SDHCIState *s)
269{
270 /* Automatically send CMD12 to stop transfer if AutoCMD12 enabled */
271 if ((s->trnmod & SDHC_TRNS_ACMD12) != 0) {
272 SDRequest request;
273 uint8_t response[16];
274
275 request.cmd = 0x0C;
276 request.arg = 0;
277 DPRINT_L1("Automatically issue CMD%d %08x\n", request.cmd, request.arg);
40bbc194 278 sdbus_do_command(&s->sdbus, &request, response);
d7dfca08
IM
279 /* Auto CMD12 response goes to the upper Response register */
280 s->rspreg[3] = (response[0] << 24) | (response[1] << 16) |
281 (response[2] << 8) | response[3];
282 }
283
284 s->prnsts &= ~(SDHC_DOING_READ | SDHC_DOING_WRITE |
285 SDHC_DAT_LINE_ACTIVE | SDHC_DATA_INHIBIT |
286 SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE);
287
288 if (s->norintstsen & SDHC_NISEN_TRSCMP) {
289 s->norintsts |= SDHC_NIS_TRSCMP;
290 }
291
292 sdhci_update_irq(s);
293}
294
295/*
296 * Programmed i/o data transfer
297 */
298
299/* Fill host controller's read buffer with BLKSIZE bytes of data from card */
300static void sdhci_read_block_from_card(SDHCIState *s)
301{
302 int index = 0;
303
304 if ((s->trnmod & SDHC_TRNS_MULTI) &&
305 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) {
306 return;
307 }
308
309 for (index = 0; index < (s->blksize & 0x0fff); index++) {
40bbc194 310 s->fifo_buffer[index] = sdbus_read_data(&s->sdbus);
d7dfca08
IM
311 }
312
313 /* New data now available for READ through Buffer Port Register */
314 s->prnsts |= SDHC_DATA_AVAILABLE;
315 if (s->norintstsen & SDHC_NISEN_RBUFRDY) {
316 s->norintsts |= SDHC_NIS_RBUFRDY;
317 }
318
319 /* Clear DAT line active status if that was the last block */
320 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
321 ((s->trnmod & SDHC_TRNS_MULTI) && s->blkcnt == 1)) {
322 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
323 }
324
325 /* If stop at block gap request was set and it's not the last block of
326 * data - generate Block Event interrupt */
327 if (s->stopped_state == sdhc_gap_read && (s->trnmod & SDHC_TRNS_MULTI) &&
328 s->blkcnt != 1) {
329 s->prnsts &= ~SDHC_DAT_LINE_ACTIVE;
330 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
331 s->norintsts |= SDHC_EIS_BLKGAP;
332 }
333 }
334
335 sdhci_update_irq(s);
336}
337
338/* Read @size byte of data from host controller @s BUFFER DATA PORT register */
339static uint32_t sdhci_read_dataport(SDHCIState *s, unsigned size)
340{
341 uint32_t value = 0;
342 int i;
343
344 /* first check that a valid data exists in host controller input buffer */
345 if ((s->prnsts & SDHC_DATA_AVAILABLE) == 0) {
346 ERRPRINT("Trying to read from empty buffer\n");
347 return 0;
348 }
349
350 for (i = 0; i < size; i++) {
351 value |= s->fifo_buffer[s->data_count] << i * 8;
352 s->data_count++;
353 /* check if we've read all valid data (blksize bytes) from buffer */
354 if ((s->data_count) >= (s->blksize & 0x0fff)) {
355 DPRINT_L2("All %u bytes of data have been read from input buffer\n",
356 s->data_count);
357 s->prnsts &= ~SDHC_DATA_AVAILABLE; /* no more data in a buffer */
358 s->data_count = 0; /* next buff read must start at position [0] */
359
360 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
361 s->blkcnt--;
362 }
363
364 /* if that was the last block of data */
365 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
366 ((s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0)) ||
367 /* stop at gap request */
368 (s->stopped_state == sdhc_gap_read &&
369 !(s->prnsts & SDHC_DAT_LINE_ACTIVE))) {
d368ba43 370 sdhci_end_transfer(s);
d7dfca08 371 } else { /* if there are more data, read next block from card */
d368ba43 372 sdhci_read_block_from_card(s);
d7dfca08
IM
373 }
374 break;
375 }
376 }
377
378 return value;
379}
380
381/* Write data from host controller FIFO to card */
382static void sdhci_write_block_to_card(SDHCIState *s)
383{
384 int index = 0;
385
386 if (s->prnsts & SDHC_SPACE_AVAILABLE) {
387 if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
388 s->norintsts |= SDHC_NIS_WBUFRDY;
389 }
390 sdhci_update_irq(s);
391 return;
392 }
393
394 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
395 if (s->blkcnt == 0) {
396 return;
397 } else {
398 s->blkcnt--;
399 }
400 }
401
402 for (index = 0; index < (s->blksize & 0x0fff); index++) {
40bbc194 403 sdbus_write_data(&s->sdbus, s->fifo_buffer[index]);
d7dfca08
IM
404 }
405
406 /* Next data can be written through BUFFER DATORT register */
407 s->prnsts |= SDHC_SPACE_AVAILABLE;
d7dfca08
IM
408
409 /* Finish transfer if that was the last block of data */
410 if ((s->trnmod & SDHC_TRNS_MULTI) == 0 ||
411 ((s->trnmod & SDHC_TRNS_MULTI) &&
412 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) && (s->blkcnt == 0))) {
d368ba43 413 sdhci_end_transfer(s);
dcdb4cd8
PC
414 } else if (s->norintstsen & SDHC_NISEN_WBUFRDY) {
415 s->norintsts |= SDHC_NIS_WBUFRDY;
d7dfca08
IM
416 }
417
418 /* Generate Block Gap Event if requested and if not the last block */
419 if (s->stopped_state == sdhc_gap_write && (s->trnmod & SDHC_TRNS_MULTI) &&
420 s->blkcnt > 0) {
421 s->prnsts &= ~SDHC_DOING_WRITE;
422 if (s->norintstsen & SDHC_EISEN_BLKGAP) {
423 s->norintsts |= SDHC_EIS_BLKGAP;
424 }
d368ba43 425 sdhci_end_transfer(s);
d7dfca08
IM
426 }
427
428 sdhci_update_irq(s);
429}
430
431/* Write @size bytes of @value data to host controller @s Buffer Data Port
432 * register */
433static void sdhci_write_dataport(SDHCIState *s, uint32_t value, unsigned size)
434{
435 unsigned i;
436
437 /* Check that there is free space left in a buffer */
438 if (!(s->prnsts & SDHC_SPACE_AVAILABLE)) {
439 ERRPRINT("Can't write to data buffer: buffer full\n");
440 return;
441 }
442
443 for (i = 0; i < size; i++) {
444 s->fifo_buffer[s->data_count] = value & 0xFF;
445 s->data_count++;
446 value >>= 8;
447 if (s->data_count >= (s->blksize & 0x0fff)) {
448 DPRINT_L2("write buffer filled with %u bytes of data\n",
449 s->data_count);
450 s->data_count = 0;
451 s->prnsts &= ~SDHC_SPACE_AVAILABLE;
452 if (s->prnsts & SDHC_DOING_WRITE) {
d368ba43 453 sdhci_write_block_to_card(s);
d7dfca08
IM
454 }
455 }
456 }
457}
458
459/*
460 * Single DMA data transfer
461 */
462
463/* Multi block SDMA transfer */
464static void sdhci_sdma_transfer_multi_blocks(SDHCIState *s)
465{
466 bool page_aligned = false;
467 unsigned int n, begin;
468 const uint16_t block_size = s->blksize & 0x0fff;
469 uint32_t boundary_chk = 1 << (((s->blksize & 0xf000) >> 12) + 12);
470 uint32_t boundary_count = boundary_chk - (s->sdmasysad % boundary_chk);
471
472 /* XXX: Some sd/mmc drivers (for example, u-boot-slp) do not account for
473 * possible stop at page boundary if initial address is not page aligned,
474 * allow them to work properly */
475 if ((s->sdmasysad % boundary_chk) == 0) {
476 page_aligned = true;
477 }
478
479 if (s->trnmod & SDHC_TRNS_READ) {
480 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
481 SDHC_DAT_LINE_ACTIVE;
482 while (s->blkcnt) {
483 if (s->data_count == 0) {
484 for (n = 0; n < block_size; n++) {
40bbc194 485 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
d7dfca08
IM
486 }
487 }
488 begin = s->data_count;
489 if (((boundary_count + begin) < block_size) && page_aligned) {
490 s->data_count = boundary_count + begin;
491 boundary_count = 0;
492 } else {
493 s->data_count = block_size;
494 boundary_count -= block_size - begin;
495 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
496 s->blkcnt--;
497 }
498 }
df32fd1c 499 dma_memory_write(&address_space_memory, s->sdmasysad,
d7dfca08
IM
500 &s->fifo_buffer[begin], s->data_count - begin);
501 s->sdmasysad += s->data_count - begin;
502 if (s->data_count == block_size) {
503 s->data_count = 0;
504 }
505 if (page_aligned && boundary_count == 0) {
506 break;
507 }
508 }
509 } else {
510 s->prnsts |= SDHC_DOING_WRITE | SDHC_DATA_INHIBIT |
511 SDHC_DAT_LINE_ACTIVE;
512 while (s->blkcnt) {
513 begin = s->data_count;
514 if (((boundary_count + begin) < block_size) && page_aligned) {
515 s->data_count = boundary_count + begin;
516 boundary_count = 0;
517 } else {
518 s->data_count = block_size;
519 boundary_count -= block_size - begin;
520 }
df32fd1c 521 dma_memory_read(&address_space_memory, s->sdmasysad,
d7dfca08
IM
522 &s->fifo_buffer[begin], s->data_count);
523 s->sdmasysad += s->data_count - begin;
524 if (s->data_count == block_size) {
525 for (n = 0; n < block_size; n++) {
40bbc194 526 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
d7dfca08
IM
527 }
528 s->data_count = 0;
529 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
530 s->blkcnt--;
531 }
532 }
533 if (page_aligned && boundary_count == 0) {
534 break;
535 }
536 }
537 }
538
539 if (s->blkcnt == 0) {
d368ba43 540 sdhci_end_transfer(s);
d7dfca08
IM
541 } else {
542 if (s->norintstsen & SDHC_NISEN_DMA) {
543 s->norintsts |= SDHC_NIS_DMA;
544 }
545 sdhci_update_irq(s);
546 }
547}
548
549/* single block SDMA transfer */
550
551static void sdhci_sdma_transfer_single_block(SDHCIState *s)
552{
553 int n;
554 uint32_t datacnt = s->blksize & 0x0fff;
555
556 if (s->trnmod & SDHC_TRNS_READ) {
557 for (n = 0; n < datacnt; n++) {
40bbc194 558 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
d7dfca08 559 }
df32fd1c 560 dma_memory_write(&address_space_memory, s->sdmasysad, s->fifo_buffer,
d7dfca08
IM
561 datacnt);
562 } else {
df32fd1c 563 dma_memory_read(&address_space_memory, s->sdmasysad, s->fifo_buffer,
d7dfca08
IM
564 datacnt);
565 for (n = 0; n < datacnt; n++) {
40bbc194 566 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
d7dfca08
IM
567 }
568 }
569
570 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
571 s->blkcnt--;
572 }
573
d368ba43 574 sdhci_end_transfer(s);
d7dfca08
IM
575}
576
577typedef struct ADMADescr {
578 hwaddr addr;
579 uint16_t length;
580 uint8_t attr;
581 uint8_t incr;
582} ADMADescr;
583
584static void get_adma_description(SDHCIState *s, ADMADescr *dscr)
585{
586 uint32_t adma1 = 0;
587 uint64_t adma2 = 0;
588 hwaddr entry_addr = (hwaddr)s->admasysaddr;
589 switch (SDHC_DMA_TYPE(s->hostctl)) {
590 case SDHC_CTRL_ADMA2_32:
df32fd1c 591 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma2,
d7dfca08
IM
592 sizeof(adma2));
593 adma2 = le64_to_cpu(adma2);
594 /* The spec does not specify endianness of descriptor table.
595 * We currently assume that it is LE.
596 */
597 dscr->addr = (hwaddr)extract64(adma2, 32, 32) & ~0x3ull;
598 dscr->length = (uint16_t)extract64(adma2, 16, 16);
599 dscr->attr = (uint8_t)extract64(adma2, 0, 7);
600 dscr->incr = 8;
601 break;
602 case SDHC_CTRL_ADMA1_32:
df32fd1c 603 dma_memory_read(&address_space_memory, entry_addr, (uint8_t *)&adma1,
d7dfca08
IM
604 sizeof(adma1));
605 adma1 = le32_to_cpu(adma1);
606 dscr->addr = (hwaddr)(adma1 & 0xFFFFF000);
607 dscr->attr = (uint8_t)extract32(adma1, 0, 7);
608 dscr->incr = 4;
609 if ((dscr->attr & SDHC_ADMA_ATTR_ACT_MASK) == SDHC_ADMA_ATTR_SET_LEN) {
610 dscr->length = (uint16_t)extract32(adma1, 12, 16);
611 } else {
612 dscr->length = 4096;
613 }
614 break;
615 case SDHC_CTRL_ADMA2_64:
df32fd1c 616 dma_memory_read(&address_space_memory, entry_addr,
d7dfca08 617 (uint8_t *)(&dscr->attr), 1);
df32fd1c 618 dma_memory_read(&address_space_memory, entry_addr + 2,
d7dfca08
IM
619 (uint8_t *)(&dscr->length), 2);
620 dscr->length = le16_to_cpu(dscr->length);
df32fd1c 621 dma_memory_read(&address_space_memory, entry_addr + 4,
d7dfca08
IM
622 (uint8_t *)(&dscr->addr), 8);
623 dscr->attr = le64_to_cpu(dscr->attr);
624 dscr->attr &= 0xfffffff8;
625 dscr->incr = 12;
626 break;
627 }
628}
629
630/* Advanced DMA data transfer */
631
632static void sdhci_do_adma(SDHCIState *s)
633{
634 unsigned int n, begin, length;
635 const uint16_t block_size = s->blksize & 0x0fff;
636 ADMADescr dscr;
637 int i;
638
639 for (i = 0; i < SDHC_ADMA_DESCS_PER_DELAY; ++i) {
640 s->admaerr &= ~SDHC_ADMAERR_LENGTH_MISMATCH;
641
642 get_adma_description(s, &dscr);
643 DPRINT_L2("ADMA loop: addr=" TARGET_FMT_plx ", len=%d, attr=%x\n",
644 dscr.addr, dscr.length, dscr.attr);
645
646 if ((dscr.attr & SDHC_ADMA_ATTR_VALID) == 0) {
647 /* Indicate that error occurred in ST_FDS state */
648 s->admaerr &= ~SDHC_ADMAERR_STATE_MASK;
649 s->admaerr |= SDHC_ADMAERR_STATE_ST_FDS;
650
651 /* Generate ADMA error interrupt */
652 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
653 s->errintsts |= SDHC_EIS_ADMAERR;
654 s->norintsts |= SDHC_NIS_ERR;
655 }
656
657 sdhci_update_irq(s);
658 return;
659 }
660
661 length = dscr.length ? dscr.length : 65536;
662
663 switch (dscr.attr & SDHC_ADMA_ATTR_ACT_MASK) {
664 case SDHC_ADMA_ATTR_ACT_TRAN: /* data transfer */
665
666 if (s->trnmod & SDHC_TRNS_READ) {
667 while (length) {
668 if (s->data_count == 0) {
669 for (n = 0; n < block_size; n++) {
40bbc194 670 s->fifo_buffer[n] = sdbus_read_data(&s->sdbus);
d7dfca08
IM
671 }
672 }
673 begin = s->data_count;
674 if ((length + begin) < block_size) {
675 s->data_count = length + begin;
676 length = 0;
677 } else {
678 s->data_count = block_size;
679 length -= block_size - begin;
680 }
df32fd1c 681 dma_memory_write(&address_space_memory, dscr.addr,
d7dfca08
IM
682 &s->fifo_buffer[begin],
683 s->data_count - begin);
684 dscr.addr += s->data_count - begin;
685 if (s->data_count == block_size) {
686 s->data_count = 0;
687 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
688 s->blkcnt--;
689 if (s->blkcnt == 0) {
690 break;
691 }
692 }
693 }
694 }
695 } else {
696 while (length) {
697 begin = s->data_count;
698 if ((length + begin) < block_size) {
699 s->data_count = length + begin;
700 length = 0;
701 } else {
702 s->data_count = block_size;
703 length -= block_size - begin;
704 }
df32fd1c 705 dma_memory_read(&address_space_memory, dscr.addr,
9db11cef
PC
706 &s->fifo_buffer[begin],
707 s->data_count - begin);
d7dfca08
IM
708 dscr.addr += s->data_count - begin;
709 if (s->data_count == block_size) {
710 for (n = 0; n < block_size; n++) {
40bbc194 711 sdbus_write_data(&s->sdbus, s->fifo_buffer[n]);
d7dfca08
IM
712 }
713 s->data_count = 0;
714 if (s->trnmod & SDHC_TRNS_BLK_CNT_EN) {
715 s->blkcnt--;
716 if (s->blkcnt == 0) {
717 break;
718 }
719 }
720 }
721 }
722 }
723 s->admasysaddr += dscr.incr;
724 break;
725 case SDHC_ADMA_ATTR_ACT_LINK: /* link to next descriptor table */
726 s->admasysaddr = dscr.addr;
be9c5dde
SPB
727 DPRINT_L1("ADMA link: admasysaddr=0x%" PRIx64 "\n",
728 s->admasysaddr);
d7dfca08
IM
729 break;
730 default:
731 s->admasysaddr += dscr.incr;
732 break;
733 }
734
1d32c26f 735 if (dscr.attr & SDHC_ADMA_ATTR_INT) {
be9c5dde
SPB
736 DPRINT_L1("ADMA interrupt: admasysaddr=0x%" PRIx64 "\n",
737 s->admasysaddr);
1d32c26f
PC
738 if (s->norintstsen & SDHC_NISEN_DMA) {
739 s->norintsts |= SDHC_NIS_DMA;
740 }
741
742 sdhci_update_irq(s);
743 }
744
d7dfca08
IM
745 /* ADMA transfer terminates if blkcnt == 0 or by END attribute */
746 if (((s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
747 (s->blkcnt == 0)) || (dscr.attr & SDHC_ADMA_ATTR_END)) {
748 DPRINT_L2("ADMA transfer completed\n");
749 if (length || ((dscr.attr & SDHC_ADMA_ATTR_END) &&
750 (s->trnmod & SDHC_TRNS_BLK_CNT_EN) &&
751 s->blkcnt != 0)) {
752 ERRPRINT("SD/MMC host ADMA length mismatch\n");
753 s->admaerr |= SDHC_ADMAERR_LENGTH_MISMATCH |
754 SDHC_ADMAERR_STATE_ST_TFR;
755 if (s->errintstsen & SDHC_EISEN_ADMAERR) {
756 ERRPRINT("Set ADMA error flag\n");
757 s->errintsts |= SDHC_EIS_ADMAERR;
758 s->norintsts |= SDHC_NIS_ERR;
759 }
760
761 sdhci_update_irq(s);
762 }
d368ba43 763 sdhci_end_transfer(s);
d7dfca08
IM
764 return;
765 }
766
d7dfca08
IM
767 }
768
085d8134 769 /* we have unfinished business - reschedule to continue ADMA */
bc72ad67
AB
770 timer_mod(s->transfer_timer,
771 qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + SDHC_TRANSFER_DELAY);
d7dfca08
IM
772}
773
774/* Perform data transfer according to controller configuration */
775
d368ba43 776static void sdhci_data_transfer(void *opaque)
d7dfca08 777{
d368ba43 778 SDHCIState *s = (SDHCIState *)opaque;
d7dfca08
IM
779
780 if (s->trnmod & SDHC_TRNS_DMA) {
781 switch (SDHC_DMA_TYPE(s->hostctl)) {
782 case SDHC_CTRL_SDMA:
783 if ((s->trnmod & SDHC_TRNS_MULTI) &&
784 (!(s->trnmod & SDHC_TRNS_BLK_CNT_EN) || s->blkcnt == 0)) {
785 break;
786 }
787
788 if ((s->blkcnt == 1) || !(s->trnmod & SDHC_TRNS_MULTI)) {
d368ba43 789 sdhci_sdma_transfer_single_block(s);
d7dfca08 790 } else {
d368ba43 791 sdhci_sdma_transfer_multi_blocks(s);
d7dfca08
IM
792 }
793
794 break;
795 case SDHC_CTRL_ADMA1_32:
796 if (!(s->capareg & SDHC_CAN_DO_ADMA1)) {
797 ERRPRINT("ADMA1 not supported\n");
798 break;
799 }
800
d368ba43 801 sdhci_do_adma(s);
d7dfca08
IM
802 break;
803 case SDHC_CTRL_ADMA2_32:
804 if (!(s->capareg & SDHC_CAN_DO_ADMA2)) {
805 ERRPRINT("ADMA2 not supported\n");
806 break;
807 }
808
d368ba43 809 sdhci_do_adma(s);
d7dfca08
IM
810 break;
811 case SDHC_CTRL_ADMA2_64:
812 if (!(s->capareg & SDHC_CAN_DO_ADMA2) ||
813 !(s->capareg & SDHC_64_BIT_BUS_SUPPORT)) {
814 ERRPRINT("64 bit ADMA not supported\n");
815 break;
816 }
817
d368ba43 818 sdhci_do_adma(s);
d7dfca08
IM
819 break;
820 default:
821 ERRPRINT("Unsupported DMA type\n");
822 break;
823 }
824 } else {
40bbc194 825 if ((s->trnmod & SDHC_TRNS_READ) && sdbus_data_ready(&s->sdbus)) {
d7dfca08
IM
826 s->prnsts |= SDHC_DOING_READ | SDHC_DATA_INHIBIT |
827 SDHC_DAT_LINE_ACTIVE;
d368ba43 828 sdhci_read_block_from_card(s);
d7dfca08
IM
829 } else {
830 s->prnsts |= SDHC_DOING_WRITE | SDHC_DAT_LINE_ACTIVE |
831 SDHC_SPACE_AVAILABLE | SDHC_DATA_INHIBIT;
d368ba43 832 sdhci_write_block_to_card(s);
d7dfca08
IM
833 }
834 }
835}
836
837static bool sdhci_can_issue_command(SDHCIState *s)
838{
6890a695 839 if (!SDHC_CLOCK_IS_ON(s->clkcon) ||
d7dfca08
IM
840 (((s->prnsts & SDHC_DATA_INHIBIT) || s->stopped_state) &&
841 ((s->cmdreg & SDHC_CMD_DATA_PRESENT) ||
842 ((s->cmdreg & SDHC_CMD_RESPONSE) == SDHC_CMD_RSP_WITH_BUSY &&
843 !(SDHC_COMMAND_TYPE(s->cmdreg) == SDHC_CMD_ABORT))))) {
844 return false;
845 }
846
847 return true;
848}
849
850/* The Buffer Data Port register must be accessed in sequential and
851 * continuous manner */
852static inline bool
853sdhci_buff_access_is_sequential(SDHCIState *s, unsigned byte_num)
854{
855 if ((s->data_count & 0x3) != byte_num) {
856 ERRPRINT("Non-sequential access to Buffer Data Port register"
857 "is prohibited\n");
858 return false;
859 }
860 return true;
861}
862
d368ba43 863static uint64_t sdhci_read(void *opaque, hwaddr offset, unsigned size)
d7dfca08 864{
d368ba43 865 SDHCIState *s = (SDHCIState *)opaque;
d7dfca08
IM
866 uint32_t ret = 0;
867
868 switch (offset & ~0x3) {
869 case SDHC_SYSAD:
870 ret = s->sdmasysad;
871 break;
872 case SDHC_BLKSIZE:
873 ret = s->blksize | (s->blkcnt << 16);
874 break;
875 case SDHC_ARGUMENT:
876 ret = s->argument;
877 break;
878 case SDHC_TRNMOD:
879 ret = s->trnmod | (s->cmdreg << 16);
880 break;
881 case SDHC_RSPREG0 ... SDHC_RSPREG3:
882 ret = s->rspreg[((offset & ~0x3) - SDHC_RSPREG0) >> 2];
883 break;
884 case SDHC_BDATA:
885 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
d368ba43
KC
886 ret = sdhci_read_dataport(s, size);
887 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset,
677ff2ae 888 ret, ret);
d7dfca08
IM
889 return ret;
890 }
891 break;
892 case SDHC_PRNSTS:
893 ret = s->prnsts;
894 break;
895 case SDHC_HOSTCTL:
896 ret = s->hostctl | (s->pwrcon << 8) | (s->blkgap << 16) |
897 (s->wakcon << 24);
898 break;
899 case SDHC_CLKCON:
900 ret = s->clkcon | (s->timeoutcon << 16);
901 break;
902 case SDHC_NORINTSTS:
903 ret = s->norintsts | (s->errintsts << 16);
904 break;
905 case SDHC_NORINTSTSEN:
906 ret = s->norintstsen | (s->errintstsen << 16);
907 break;
908 case SDHC_NORINTSIGEN:
909 ret = s->norintsigen | (s->errintsigen << 16);
910 break;
911 case SDHC_ACMD12ERRSTS:
912 ret = s->acmd12errsts;
913 break;
914 case SDHC_CAPAREG:
915 ret = s->capareg;
916 break;
917 case SDHC_MAXCURR:
918 ret = s->maxcurr;
919 break;
920 case SDHC_ADMAERR:
921 ret = s->admaerr;
922 break;
923 case SDHC_ADMASYSADDR:
924 ret = (uint32_t)s->admasysaddr;
925 break;
926 case SDHC_ADMASYSADDR + 4:
927 ret = (uint32_t)(s->admasysaddr >> 32);
928 break;
929 case SDHC_SLOT_INT_STATUS:
930 ret = (SD_HOST_SPECv2_VERS << 16) | sdhci_slotint(s);
931 break;
932 default:
d368ba43 933 ERRPRINT("bad %ub read: addr[0x%04x]\n", size, (int)offset);
d7dfca08
IM
934 break;
935 }
936
937 ret >>= (offset & 0x3) * 8;
938 ret &= (1ULL << (size * 8)) - 1;
d368ba43 939 DPRINT_L2("read %ub: addr[0x%04x] -> %u(0x%x)\n", size, (int)offset, ret, ret);
d7dfca08
IM
940 return ret;
941}
942
943static inline void sdhci_blkgap_write(SDHCIState *s, uint8_t value)
944{
945 if ((value & SDHC_STOP_AT_GAP_REQ) && (s->blkgap & SDHC_STOP_AT_GAP_REQ)) {
946 return;
947 }
948 s->blkgap = value & SDHC_STOP_AT_GAP_REQ;
949
950 if ((value & SDHC_CONTINUE_REQ) && s->stopped_state &&
951 (s->blkgap & SDHC_STOP_AT_GAP_REQ) == 0) {
952 if (s->stopped_state == sdhc_gap_read) {
953 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_READ;
d368ba43 954 sdhci_read_block_from_card(s);
d7dfca08
IM
955 } else {
956 s->prnsts |= SDHC_DAT_LINE_ACTIVE | SDHC_DOING_WRITE;
d368ba43 957 sdhci_write_block_to_card(s);
d7dfca08
IM
958 }
959 s->stopped_state = sdhc_not_stopped;
960 } else if (!s->stopped_state && (value & SDHC_STOP_AT_GAP_REQ)) {
961 if (s->prnsts & SDHC_DOING_READ) {
962 s->stopped_state = sdhc_gap_read;
963 } else if (s->prnsts & SDHC_DOING_WRITE) {
964 s->stopped_state = sdhc_gap_write;
965 }
966 }
967}
968
969static inline void sdhci_reset_write(SDHCIState *s, uint8_t value)
970{
971 switch (value) {
972 case SDHC_RESET_ALL:
d368ba43 973 sdhci_reset(s);
d7dfca08
IM
974 break;
975 case SDHC_RESET_CMD:
976 s->prnsts &= ~SDHC_CMD_INHIBIT;
977 s->norintsts &= ~SDHC_NIS_CMDCMP;
978 break;
979 case SDHC_RESET_DATA:
980 s->data_count = 0;
981 s->prnsts &= ~(SDHC_SPACE_AVAILABLE | SDHC_DATA_AVAILABLE |
982 SDHC_DOING_READ | SDHC_DOING_WRITE |
983 SDHC_DATA_INHIBIT | SDHC_DAT_LINE_ACTIVE);
984 s->blkgap &= ~(SDHC_STOP_AT_GAP_REQ | SDHC_CONTINUE_REQ);
985 s->stopped_state = sdhc_not_stopped;
986 s->norintsts &= ~(SDHC_NIS_WBUFRDY | SDHC_NIS_RBUFRDY |
987 SDHC_NIS_DMA | SDHC_NIS_TRSCMP | SDHC_NIS_BLKGAP);
988 break;
989 }
990}
991
992static void
d368ba43 993sdhci_write(void *opaque, hwaddr offset, uint64_t val, unsigned size)
d7dfca08 994{
d368ba43 995 SDHCIState *s = (SDHCIState *)opaque;
d7dfca08
IM
996 unsigned shift = 8 * (offset & 0x3);
997 uint32_t mask = ~(((1ULL << (size * 8)) - 1) << shift);
d368ba43 998 uint32_t value = val;
d7dfca08
IM
999 value <<= shift;
1000
1001 switch (offset & ~0x3) {
1002 case SDHC_SYSAD:
1003 s->sdmasysad = (s->sdmasysad & mask) | value;
1004 MASKED_WRITE(s->sdmasysad, mask, value);
1005 /* Writing to last byte of sdmasysad might trigger transfer */
1006 if (!(mask & 0xFF000000) && TRANSFERRING_DATA(s->prnsts) && s->blkcnt &&
1007 s->blksize && SDHC_DMA_TYPE(s->hostctl) == SDHC_CTRL_SDMA) {
d368ba43 1008 sdhci_sdma_transfer_multi_blocks(s);
d7dfca08
IM
1009 }
1010 break;
1011 case SDHC_BLKSIZE:
1012 if (!TRANSFERRING_DATA(s->prnsts)) {
1013 MASKED_WRITE(s->blksize, mask, value);
1014 MASKED_WRITE(s->blkcnt, mask >> 16, value >> 16);
1015 }
9201bb9a
AF
1016
1017 /* Limit block size to the maximum buffer size */
1018 if (extract32(s->blksize, 0, 12) > s->buf_maxsz) {
1019 qemu_log_mask(LOG_GUEST_ERROR, "%s: Size 0x%x is larger than " \
1020 "the maximum buffer 0x%x", __func__, s->blksize,
1021 s->buf_maxsz);
1022
1023 s->blksize = deposit32(s->blksize, 0, 12, s->buf_maxsz);
1024 }
1025
d7dfca08
IM
1026 break;
1027 case SDHC_ARGUMENT:
1028 MASKED_WRITE(s->argument, mask, value);
1029 break;
1030 case SDHC_TRNMOD:
1031 /* DMA can be enabled only if it is supported as indicated by
1032 * capabilities register */
1033 if (!(s->capareg & SDHC_CAN_DO_DMA)) {
1034 value &= ~SDHC_TRNS_DMA;
1035 }
1036 MASKED_WRITE(s->trnmod, mask, value);
1037 MASKED_WRITE(s->cmdreg, mask >> 16, value >> 16);
1038
1039 /* Writing to the upper byte of CMDREG triggers SD command generation */
d368ba43 1040 if ((mask & 0xFF000000) || !sdhci_can_issue_command(s)) {
d7dfca08
IM
1041 break;
1042 }
1043
d368ba43 1044 sdhci_send_command(s);
d7dfca08
IM
1045 break;
1046 case SDHC_BDATA:
1047 if (sdhci_buff_access_is_sequential(s, offset - SDHC_BDATA)) {
d368ba43 1048 sdhci_write_dataport(s, value >> shift, size);
d7dfca08
IM
1049 }
1050 break;
1051 case SDHC_HOSTCTL:
1052 if (!(mask & 0xFF0000)) {
1053 sdhci_blkgap_write(s, value >> 16);
1054 }
1055 MASKED_WRITE(s->hostctl, mask, value);
1056 MASKED_WRITE(s->pwrcon, mask >> 8, value >> 8);
1057 MASKED_WRITE(s->wakcon, mask >> 24, value >> 24);
1058 if (!(s->prnsts & SDHC_CARD_PRESENT) || ((s->pwrcon >> 1) & 0x7) < 5 ||
1059 !(s->capareg & (1 << (31 - ((s->pwrcon >> 1) & 0x7))))) {
1060 s->pwrcon &= ~SDHC_POWER_ON;
1061 }
1062 break;
1063 case SDHC_CLKCON:
1064 if (!(mask & 0xFF000000)) {
1065 sdhci_reset_write(s, value >> 24);
1066 }
1067 MASKED_WRITE(s->clkcon, mask, value);
1068 MASKED_WRITE(s->timeoutcon, mask >> 16, value >> 16);
1069 if (s->clkcon & SDHC_CLOCK_INT_EN) {
1070 s->clkcon |= SDHC_CLOCK_INT_STABLE;
1071 } else {
1072 s->clkcon &= ~SDHC_CLOCK_INT_STABLE;
1073 }
1074 break;
1075 case SDHC_NORINTSTS:
1076 if (s->norintstsen & SDHC_NISEN_CARDINT) {
1077 value &= ~SDHC_NIS_CARDINT;
1078 }
1079 s->norintsts &= mask | ~value;
1080 s->errintsts &= (mask >> 16) | ~(value >> 16);
1081 if (s->errintsts) {
1082 s->norintsts |= SDHC_NIS_ERR;
1083 } else {
1084 s->norintsts &= ~SDHC_NIS_ERR;
1085 }
1086 sdhci_update_irq(s);
1087 break;
1088 case SDHC_NORINTSTSEN:
1089 MASKED_WRITE(s->norintstsen, mask, value);
1090 MASKED_WRITE(s->errintstsen, mask >> 16, value >> 16);
1091 s->norintsts &= s->norintstsen;
1092 s->errintsts &= s->errintstsen;
1093 if (s->errintsts) {
1094 s->norintsts |= SDHC_NIS_ERR;
1095 } else {
1096 s->norintsts &= ~SDHC_NIS_ERR;
1097 }
1098 sdhci_update_irq(s);
1099 break;
1100 case SDHC_NORINTSIGEN:
1101 MASKED_WRITE(s->norintsigen, mask, value);
1102 MASKED_WRITE(s->errintsigen, mask >> 16, value >> 16);
1103 sdhci_update_irq(s);
1104 break;
1105 case SDHC_ADMAERR:
1106 MASKED_WRITE(s->admaerr, mask, value);
1107 break;
1108 case SDHC_ADMASYSADDR:
1109 s->admasysaddr = (s->admasysaddr & (0xFFFFFFFF00000000ULL |
1110 (uint64_t)mask)) | (uint64_t)value;
1111 break;
1112 case SDHC_ADMASYSADDR + 4:
1113 s->admasysaddr = (s->admasysaddr & (0x00000000FFFFFFFFULL |
1114 ((uint64_t)mask << 32))) | ((uint64_t)value << 32);
1115 break;
1116 case SDHC_FEAER:
1117 s->acmd12errsts |= value;
1118 s->errintsts |= (value >> 16) & s->errintstsen;
1119 if (s->acmd12errsts) {
1120 s->errintsts |= SDHC_EIS_CMD12ERR;
1121 }
1122 if (s->errintsts) {
1123 s->norintsts |= SDHC_NIS_ERR;
1124 }
1125 sdhci_update_irq(s);
1126 break;
1127 default:
1128 ERRPRINT("bad %ub write offset: addr[0x%04x] <- %u(0x%x)\n",
d368ba43 1129 size, (int)offset, value >> shift, value >> shift);
d7dfca08
IM
1130 break;
1131 }
1132 DPRINT_L2("write %ub: addr[0x%04x] <- %u(0x%x)\n",
d368ba43 1133 size, (int)offset, value >> shift, value >> shift);
d7dfca08
IM
1134}
1135
1136static const MemoryRegionOps sdhci_mmio_ops = {
d368ba43
KC
1137 .read = sdhci_read,
1138 .write = sdhci_write,
d7dfca08
IM
1139 .valid = {
1140 .min_access_size = 1,
1141 .max_access_size = 4,
1142 .unaligned = false
1143 },
1144 .endianness = DEVICE_LITTLE_ENDIAN,
1145};
1146
1147static inline unsigned int sdhci_get_fifolen(SDHCIState *s)
1148{
1149 switch (SDHC_CAPAB_BLOCKSIZE(s->capareg)) {
1150 case 0:
1151 return 512;
1152 case 1:
1153 return 1024;
1154 case 2:
1155 return 2048;
1156 default:
1157 hw_error("SDHC: unsupported value for maximum block size\n");
1158 return 0;
1159 }
1160}
1161
40bbc194 1162static void sdhci_initfn(SDHCIState *s)
d7dfca08 1163{
40bbc194
PM
1164 qbus_create_inplace(&s->sdbus, sizeof(s->sdbus),
1165 TYPE_SDHCI_BUS, DEVICE(s), "sd-bus");
d7dfca08 1166
bc72ad67 1167 s->insert_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_raise_insertion_irq, s);
d368ba43 1168 s->transfer_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, sdhci_data_transfer, s);
d7dfca08
IM
1169}
1170
7302dcd6 1171static void sdhci_uninitfn(SDHCIState *s)
d7dfca08 1172{
bc72ad67
AB
1173 timer_del(s->insert_timer);
1174 timer_free(s->insert_timer);
1175 timer_del(s->transfer_timer);
1176 timer_free(s->transfer_timer);
127a4e1a
AF
1177 qemu_free_irq(s->eject_cb);
1178 qemu_free_irq(s->ro_cb);
d7dfca08 1179
012aef07
MA
1180 g_free(s->fifo_buffer);
1181 s->fifo_buffer = NULL;
d7dfca08
IM
1182}
1183
1184const VMStateDescription sdhci_vmstate = {
1185 .name = "sdhci",
1186 .version_id = 1,
1187 .minimum_version_id = 1,
35d08458 1188 .fields = (VMStateField[]) {
d7dfca08
IM
1189 VMSTATE_UINT32(sdmasysad, SDHCIState),
1190 VMSTATE_UINT16(blksize, SDHCIState),
1191 VMSTATE_UINT16(blkcnt, SDHCIState),
1192 VMSTATE_UINT32(argument, SDHCIState),
1193 VMSTATE_UINT16(trnmod, SDHCIState),
1194 VMSTATE_UINT16(cmdreg, SDHCIState),
1195 VMSTATE_UINT32_ARRAY(rspreg, SDHCIState, 4),
1196 VMSTATE_UINT32(prnsts, SDHCIState),
1197 VMSTATE_UINT8(hostctl, SDHCIState),
1198 VMSTATE_UINT8(pwrcon, SDHCIState),
1199 VMSTATE_UINT8(blkgap, SDHCIState),
1200 VMSTATE_UINT8(wakcon, SDHCIState),
1201 VMSTATE_UINT16(clkcon, SDHCIState),
1202 VMSTATE_UINT8(timeoutcon, SDHCIState),
1203 VMSTATE_UINT8(admaerr, SDHCIState),
1204 VMSTATE_UINT16(norintsts, SDHCIState),
1205 VMSTATE_UINT16(errintsts, SDHCIState),
1206 VMSTATE_UINT16(norintstsen, SDHCIState),
1207 VMSTATE_UINT16(errintstsen, SDHCIState),
1208 VMSTATE_UINT16(norintsigen, SDHCIState),
1209 VMSTATE_UINT16(errintsigen, SDHCIState),
1210 VMSTATE_UINT16(acmd12errsts, SDHCIState),
1211 VMSTATE_UINT16(data_count, SDHCIState),
1212 VMSTATE_UINT64(admasysaddr, SDHCIState),
1213 VMSTATE_UINT8(stopped_state, SDHCIState),
1214 VMSTATE_VBUFFER_UINT32(fifo_buffer, SDHCIState, 1, NULL, 0, buf_maxsz),
e720677e
PB
1215 VMSTATE_TIMER_PTR(insert_timer, SDHCIState),
1216 VMSTATE_TIMER_PTR(transfer_timer, SDHCIState),
d7dfca08
IM
1217 VMSTATE_END_OF_LIST()
1218 }
1219};
1220
1221/* Capabilities registers provide information on supported features of this
1222 * specific host controller implementation */
5ec911c3 1223static Property sdhci_pci_properties[] = {
c7bcc85d 1224 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
d7dfca08 1225 SDHC_CAPAB_REG_DEFAULT),
c7bcc85d 1226 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
d7dfca08
IM
1227 DEFINE_PROP_END_OF_LIST(),
1228};
1229
9af21dbe 1230static void sdhci_pci_realize(PCIDevice *dev, Error **errp)
224d10ff
KC
1231{
1232 SDHCIState *s = PCI_SDHCI(dev);
1233 dev->config[PCI_CLASS_PROG] = 0x01; /* Standard Host supported DMA */
1234 dev->config[PCI_INTERRUPT_PIN] = 0x01; /* interrupt pin A */
40bbc194 1235 sdhci_initfn(s);
224d10ff
KC
1236 s->buf_maxsz = sdhci_get_fifolen(s);
1237 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1238 s->irq = pci_allocate_irq(dev);
1239 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
1240 SDHC_REGISTERS_MAP_SIZE);
1241 pci_register_bar(dev, 0, 0, &s->iomem);
224d10ff
KC
1242}
1243
1244static void sdhci_pci_exit(PCIDevice *dev)
1245{
1246 SDHCIState *s = PCI_SDHCI(dev);
1247 sdhci_uninitfn(s);
1248}
1249
1250static void sdhci_pci_class_init(ObjectClass *klass, void *data)
1251{
1252 DeviceClass *dc = DEVICE_CLASS(klass);
1253 PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
1254
9af21dbe 1255 k->realize = sdhci_pci_realize;
224d10ff
KC
1256 k->exit = sdhci_pci_exit;
1257 k->vendor_id = PCI_VENDOR_ID_REDHAT;
1258 k->device_id = PCI_DEVICE_ID_REDHAT_SDHCI;
1259 k->class_id = PCI_CLASS_SYSTEM_SDHCI;
1260 set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1261 dc->vmsd = &sdhci_vmstate;
5ec911c3 1262 dc->props = sdhci_pci_properties;
224d10ff
KC
1263}
1264
1265static const TypeInfo sdhci_pci_info = {
1266 .name = TYPE_PCI_SDHCI,
1267 .parent = TYPE_PCI_DEVICE,
1268 .instance_size = sizeof(SDHCIState),
1269 .class_init = sdhci_pci_class_init,
1270};
1271
5ec911c3
KC
1272static Property sdhci_sysbus_properties[] = {
1273 DEFINE_PROP_UINT32("capareg", SDHCIState, capareg,
1274 SDHC_CAPAB_REG_DEFAULT),
1275 DEFINE_PROP_UINT32("maxcurr", SDHCIState, maxcurr, 0),
1276 DEFINE_PROP_END_OF_LIST(),
1277};
1278
7302dcd6
KC
1279static void sdhci_sysbus_init(Object *obj)
1280{
1281 SDHCIState *s = SYSBUS_SDHCI(obj);
5ec911c3 1282
40bbc194 1283 sdhci_initfn(s);
7302dcd6
KC
1284}
1285
1286static void sdhci_sysbus_finalize(Object *obj)
1287{
1288 SDHCIState *s = SYSBUS_SDHCI(obj);
1289 sdhci_uninitfn(s);
1290}
1291
1292static void sdhci_sysbus_realize(DeviceState *dev, Error ** errp)
d7dfca08 1293{
7302dcd6 1294 SDHCIState *s = SYSBUS_SDHCI(dev);
d7dfca08
IM
1295 SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1296
1297 s->buf_maxsz = sdhci_get_fifolen(s);
1298 s->fifo_buffer = g_malloc0(s->buf_maxsz);
1299 sysbus_init_irq(sbd, &s->irq);
29776739 1300 memory_region_init_io(&s->iomem, OBJECT(s), &sdhci_mmio_ops, s, "sdhci",
d7dfca08
IM
1301 SDHC_REGISTERS_MAP_SIZE);
1302 sysbus_init_mmio(sbd, &s->iomem);
1303}
1304
7302dcd6 1305static void sdhci_sysbus_class_init(ObjectClass *klass, void *data)
d7dfca08
IM
1306{
1307 DeviceClass *dc = DEVICE_CLASS(klass);
d7dfca08
IM
1308
1309 dc->vmsd = &sdhci_vmstate;
5ec911c3 1310 dc->props = sdhci_sysbus_properties;
7302dcd6 1311 dc->realize = sdhci_sysbus_realize;
d7dfca08
IM
1312}
1313
7302dcd6
KC
1314static const TypeInfo sdhci_sysbus_info = {
1315 .name = TYPE_SYSBUS_SDHCI,
d7dfca08
IM
1316 .parent = TYPE_SYS_BUS_DEVICE,
1317 .instance_size = sizeof(SDHCIState),
7302dcd6
KC
1318 .instance_init = sdhci_sysbus_init,
1319 .instance_finalize = sdhci_sysbus_finalize,
1320 .class_init = sdhci_sysbus_class_init,
d7dfca08
IM
1321};
1322
40bbc194
PM
1323static void sdhci_bus_class_init(ObjectClass *klass, void *data)
1324{
1325 SDBusClass *sbc = SD_BUS_CLASS(klass);
1326
1327 sbc->set_inserted = sdhci_set_inserted;
1328 sbc->set_readonly = sdhci_set_readonly;
1329}
1330
1331static const TypeInfo sdhci_bus_info = {
1332 .name = TYPE_SDHCI_BUS,
1333 .parent = TYPE_SD_BUS,
1334 .instance_size = sizeof(SDBus),
1335 .class_init = sdhci_bus_class_init,
1336};
1337
d7dfca08
IM
1338static void sdhci_register_types(void)
1339{
224d10ff 1340 type_register_static(&sdhci_pci_info);
7302dcd6 1341 type_register_static(&sdhci_sysbus_info);
40bbc194 1342 type_register_static(&sdhci_bus_info);
d7dfca08
IM
1343}
1344
1345type_init(sdhci_register_types)