]> git.ipfire.org Git - people/ms/u-boot.git/blame - arch/arm/mach-socfpga/Kconfig
Merge git://git.denx.de/u-boot-mmc
[people/ms/u-boot.git] / arch / arm / mach-socfpga / Kconfig
CommitLineData
7865f4b0
MY
1if ARCH_SOCFPGA
2
77d2f7f5
SG
3config SPL_LIBCOMMON_SUPPORT
4 default y
5
1646eba8
SG
6config SPL_LIBDISK_SUPPORT
7 default y
8
cc4288ef
SG
9config SPL_LIBGENERIC_SUPPORT
10 default y
11
1fdf7c64
SG
12config SPL_MMC_SUPPORT
13 default y if DM_MMC
14
d6b9bd89
SG
15config SPL_NAND_SUPPORT
16 default y if SPL_NAND_DENALI
17
e00f76ce
SG
18config SPL_SERIAL_SUPPORT
19 default y
20
e404ade4 21config SPL_SPI_FLASH_SUPPORT
f35ed9ed
SG
22 default y if SPL_SPI_SUPPORT
23
24config SPL_SPI_SUPPORT
e404ade4
SG
25 default y if DM_SPI
26
02e69a5d
SG
27config SPL_WATCHDOG_SUPPORT
28 default y
29
f0fb4fa7
DW
30config SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION_TYPE
31 default y
32
33config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
34 default 0xa2
35
cd9b7317
MV
36config TARGET_SOCFPGA_ARRIA5
37 bool
ed77aeb5 38 select TARGET_SOCFPGA_GEN5
cd9b7317 39
d89e979c
LFT
40config TARGET_SOCFPGA_ARRIA10
41 bool
0680f1b1 42 select SPL_BOARD_INIT if SPL
d89e979c 43
cd9b7317
MV
44config TARGET_SOCFPGA_CYCLONE5
45 bool
ed77aeb5
DN
46 select TARGET_SOCFPGA_GEN5
47
48config TARGET_SOCFPGA_GEN5
49 bool
707cd012 50 select ALTERA_SDRAM
cd9b7317 51
7865f4b0
MY
52choice
53 prompt "Altera SOCFPGA board select"
a26cd049 54 optional
7865f4b0 55
d89e979c
LFT
56config TARGET_SOCFPGA_ARRIA10_SOCDK
57 bool "Altera SOCFPGA SoCDK (Arria 10)"
58 select TARGET_SOCFPGA_ARRIA10
59
cd9b7317
MV
60config TARGET_SOCFPGA_ARRIA5_SOCDK
61 bool "Altera SOCFPGA SoCDK (Arria V)"
62 select TARGET_SOCFPGA_ARRIA5
7865f4b0 63
cd9b7317
MV
64config TARGET_SOCFPGA_CYCLONE5_SOCDK
65 bool "Altera SOCFPGA SoCDK (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
7865f4b0 67
a548bc51
MV
68config TARGET_SOCFPGA_ARIES_MCVEVK
69 bool "Aries MCVEVK (Cyclone V)"
d88995a8
MV
70 select TARGET_SOCFPGA_CYCLONE5
71
856b30da
MV
72config TARGET_SOCFPGA_EBV_SOCRATES
73 bool "EBV SoCrates (Cyclone V)"
74 select TARGET_SOCFPGA_CYCLONE5
75
35546f6f
PM
76config TARGET_SOCFPGA_IS1
77 bool "IS1 (Cyclone V)"
78 select TARGET_SOCFPGA_CYCLONE5
79
569a191a
MV
80config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
81 bool "samtec VIN|ING FPGA (Cyclone V)"
e5ec4815 82 select BOARD_LATE_INIT
569a191a
MV
83 select TARGET_SOCFPGA_CYCLONE5
84
cf0a8dab
MV
85config TARGET_SOCFPGA_SR1500
86 bool "SR1500 (Cyclone V)"
87 select TARGET_SOCFPGA_CYCLONE5
88
55c7a765
DN
89config TARGET_SOCFPGA_TERASIC_DE0_NANO
90 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
91 select TARGET_SOCFPGA_CYCLONE5
92
6bd041f0
DW
93config TARGET_SOCFPGA_TERASIC_DE10_NANO
94 bool "Terasic DE10-Nano (Cyclone V)"
95 select TARGET_SOCFPGA_CYCLONE5
96
e9c847c3
AG
97config TARGET_SOCFPGA_TERASIC_DE1_SOC
98 bool "Terasic DE1-SoC (Cyclone V)"
99 select TARGET_SOCFPGA_CYCLONE5
100
952caa28
MV
101config TARGET_SOCFPGA_TERASIC_SOCKIT
102 bool "Terasic SoCkit (Cyclone V)"
103 select TARGET_SOCFPGA_CYCLONE5
104
7865f4b0
MY
105endchoice
106
107config SYS_BOARD
f0892401 108 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
d89e979c 109 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
f0892401 110 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
55c7a765 111 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
e9c847c3 112 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
6bd041f0 113 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
35546f6f 114 default "is1" if TARGET_SOCFPGA_IS1
a548bc51 115 default "mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
952caa28 116 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
856b30da 117 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
ae9996c8 118 default "sr1500" if TARGET_SOCFPGA_SR1500
569a191a 119 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
7865f4b0
MY
120
121config SYS_VENDOR
cd9b7317 122 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
d89e979c 123 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
cd9b7317 124 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
a548bc51 125 default "aries" if TARGET_SOCFPGA_ARIES_MCVEVK
856b30da 126 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
569a191a 127 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
55c7a765 128 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
e9c847c3 129 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
6bd041f0 130 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
952caa28 131 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
7865f4b0
MY
132
133config SYS_SOC
134 default "socfpga"
135
136config SYS_CONFIG_NAME
3cbc7b87 137 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
d89e979c 138 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
3cbc7b87 139 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
55c7a765 140 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
e9c847c3 141 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
6bd041f0 142 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
35546f6f 143 default "socfpga_is1" if TARGET_SOCFPGA_IS1
a548bc51 144 default "socfpga_mcvevk" if TARGET_SOCFPGA_ARIES_MCVEVK
952caa28 145 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
856b30da 146 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
ae9996c8 147 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
569a191a 148 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
7865f4b0
MY
149
150endif