]> git.ipfire.org Git - people/arne_f/kernel.git/blame - drivers/usb/host/xhci.h
xhci: Fix incorrect EP_STATE_MASK
[people/arne_f/kernel.git] / drivers / usb / host / xhci.h
CommitLineData
45ba2154 1
74c68741
SS
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
16 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
17 * for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software Foundation,
21 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 */
23
24#ifndef __LINUX_XHCI_HCD_H
25#define __LINUX_XHCI_HCD_H
26
27#include <linux/usb.h>
7f84eef0 28#include <linux/timer.h>
8e595a5d 29#include <linux/kernel.h>
27729aad 30#include <linux/usb/hcd.h>
9cf5c095 31#include <linux/io-64-nonatomic-lo-hi.h>
5990e5dd 32
74c68741
SS
33/* Code sharing between pci-quirks and xhci hcd */
34#include "xhci-ext-caps.h"
c41136b0 35#include "pci-quirks.h"
74c68741
SS
36
37/* xHCI PCI Configuration Registers */
38#define XHCI_SBRN_OFFSET (0x60)
39
66d4eadd
SS
40/* Max number of USB devices for any host controller - limit in section 6.1 */
41#define MAX_HC_SLOTS 256
0f2a7930
SS
42/* Section 5.3.3 - MaxPorts */
43#define MAX_HC_PORTS 127
66d4eadd 44
74c68741
SS
45/*
46 * xHCI register interface.
47 * This corresponds to the eXtensible Host Controller Interface (xHCI)
48 * Revision 0.95 specification
74c68741
SS
49 */
50
51/**
52 * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
53 * @hc_capbase: length of the capabilities register and HC version number
54 * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
55 * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
56 * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
57 * @hcc_params: HCCPARAMS - Capability Parameters
58 * @db_off: DBOFF - Doorbell array offset
59 * @run_regs_off: RTSOFF - Runtime register space offset
04abb6de 60 * @hcc_params2: HCCPARAMS2 Capability Parameters 2, xhci 1.1 only
74c68741
SS
61 */
62struct xhci_cap_regs {
28ccd296
ME
63 __le32 hc_capbase;
64 __le32 hcs_params1;
65 __le32 hcs_params2;
66 __le32 hcs_params3;
67 __le32 hcc_params;
68 __le32 db_off;
69 __le32 run_regs_off;
04abb6de 70 __le32 hcc_params2; /* xhci 1.1 */
74c68741 71 /* Reserved up to (CAPLENGTH - 0x1C) */
98441973 72};
74c68741
SS
73
74/* hc_capbase bitmasks */
75/* bits 7:0 - how long is the Capabilities register */
76#define HC_LENGTH(p) XHCI_HC_LENGTH(p)
77/* bits 31:16 */
78#define HC_VERSION(p) (((p) >> 16) & 0xffff)
79
80/* HCSPARAMS1 - hcs_params1 - bitmasks */
81/* bits 0:7, Max Device Slots */
82#define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
83#define HCS_SLOTS_MASK 0xff
84/* bits 8:18, Max Interrupters */
85#define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
86/* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
87#define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
88
89/* HCSPARAMS2 - hcs_params2 - bitmasks */
90/* bits 0:3, frames or uframes that SW needs to queue transactions
91 * ahead of the HW to meet periodic deadlines */
92#define HCS_IST(p) (((p) >> 0) & 0xf)
93/* bits 4:7, max number of Event Ring segments */
94#define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
6596a926 95/* bits 21:25 Hi 5 bits of Scratchpad buffers SW must allocate for the HW */
74c68741 96/* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
6596a926
MN
97/* bits 27:31 Lo 5 bits of Scratchpad buffers SW must allocate for the HW */
98#define HCS_MAX_SCRATCHPAD(p) ((((p) >> 16) & 0x3e0) | (((p) >> 27) & 0x1f))
74c68741
SS
99
100/* HCSPARAMS3 - hcs_params3 - bitmasks */
101/* bits 0:7, Max U1 to U0 latency for the roothub ports */
102#define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
103/* bits 16:31, Max U2 to U0 latency for the roothub ports */
104#define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
105
106/* HCCPARAMS - hcc_params - bitmasks */
107/* true: HC can use 64-bit address pointers */
108#define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
109/* true: HC can do bandwidth negotiation */
110#define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
111/* true: HC uses 64-byte Device Context structures
112 * FIXME 64-byte context structures aren't supported yet.
113 */
114#define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
115/* true: HC has port power switches */
116#define HCC_PPC(p) ((p) & (1 << 3))
117/* true: HC has port indicators */
118#define HCS_INDICATOR(p) ((p) & (1 << 4))
119/* true: HC has Light HC Reset Capability */
120#define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
121/* true: HC supports latency tolerance messaging */
122#define HCC_LTC(p) ((p) & (1 << 6))
123/* true: no secondary Stream ID Support */
124#define HCC_NSS(p) ((p) & (1 << 7))
40a3b775
LB
125/* true: HC supports Stopped - Short Packet */
126#define HCC_SPC(p) ((p) & (1 << 9))
79b8094f
LB
127/* true: HC has Contiguous Frame ID Capability */
128#define HCC_CFC(p) ((p) & (1 << 11))
74c68741 129/* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
8df75f42 130#define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
74c68741
SS
131/* Extended Capabilities pointer from PCI base - section 5.3.6 */
132#define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
133
134/* db_off bitmask - bits 0:1 reserved */
135#define DBOFF_MASK (~0x3)
136
137/* run_regs_off bitmask - bits 0:4 reserved */
138#define RTSOFF_MASK (~0x1f)
139
04abb6de
LB
140/* HCCPARAMS2 - hcc_params2 - bitmasks */
141/* true: HC supports U3 entry Capability */
142#define HCC2_U3C(p) ((p) & (1 << 0))
143/* true: HC supports Configure endpoint command Max exit latency too large */
144#define HCC2_CMC(p) ((p) & (1 << 1))
145/* true: HC supports Force Save context Capability */
146#define HCC2_FSC(p) ((p) & (1 << 2))
147/* true: HC supports Compliance Transition Capability */
148#define HCC2_CTC(p) ((p) & (1 << 3))
149/* true: HC support Large ESIT payload Capability > 48k */
150#define HCC2_LEC(p) ((p) & (1 << 4))
151/* true: HC support Configuration Information Capability */
152#define HCC2_CIC(p) ((p) & (1 << 5))
153/* true: HC support Extended TBC Capability, Isoc burst count > 65535 */
154#define HCC2_ETC(p) ((p) & (1 << 6))
74c68741
SS
155
156/* Number of registers per port */
157#define NUM_PORT_REGS 4
158
b6e76371
MN
159#define PORTSC 0
160#define PORTPMSC 1
161#define PORTLI 2
162#define PORTHLPMC 3
163
74c68741
SS
164/**
165 * struct xhci_op_regs - xHCI Host Controller Operational Registers.
166 * @command: USBCMD - xHC command register
167 * @status: USBSTS - xHC status register
168 * @page_size: This indicates the page size that the host controller
169 * supports. If bit n is set, the HC supports a page size
170 * of 2^(n+12), up to a 128MB page size.
171 * 4K is the minimum page size.
172 * @cmd_ring: CRP - 64-bit Command Ring Pointer
173 * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
174 * @config_reg: CONFIG - Configure Register
175 * @port_status_base: PORTSCn - base address for Port Status and Control
176 * Each port has a Port Status and Control register,
177 * followed by a Port Power Management Status and Control
178 * register, a Port Link Info register, and a reserved
179 * register.
180 * @port_power_base: PORTPMSCn - base address for
181 * Port Power Management Status and Control
182 * @port_link_base: PORTLIn - base address for Port Link Info (current
183 * Link PM state and control) for USB 2.1 and USB 3.0
184 * devices.
185 */
186struct xhci_op_regs {
28ccd296
ME
187 __le32 command;
188 __le32 status;
189 __le32 page_size;
190 __le32 reserved1;
191 __le32 reserved2;
192 __le32 dev_notification;
193 __le64 cmd_ring;
74c68741 194 /* rsvd: offset 0x20-2F */
28ccd296
ME
195 __le32 reserved3[4];
196 __le64 dcbaa_ptr;
197 __le32 config_reg;
74c68741 198 /* rsvd: offset 0x3C-3FF */
28ccd296 199 __le32 reserved4[241];
74c68741 200 /* port 1 registers, which serve as a base address for other ports */
28ccd296
ME
201 __le32 port_status_base;
202 __le32 port_power_base;
203 __le32 port_link_base;
204 __le32 reserved5;
74c68741 205 /* registers for ports 2-255 */
28ccd296 206 __le32 reserved6[NUM_PORT_REGS*254];
98441973 207};
74c68741
SS
208
209/* USBCMD - USB command - command bitmasks */
210/* start/stop HC execution - do not write unless HC is halted*/
211#define CMD_RUN XHCI_CMD_RUN
212/* Reset HC - resets internal HC state machine and all registers (except
213 * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
214 * The xHCI driver must reinitialize the xHC after setting this bit.
215 */
216#define CMD_RESET (1 << 1)
217/* Event Interrupt Enable - a '1' allows interrupts from the host controller */
218#define CMD_EIE XHCI_CMD_EIE
219/* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
220#define CMD_HSEIE XHCI_CMD_HSEIE
221/* bits 4:6 are reserved (and should be preserved on writes). */
222/* light reset (port status stays unchanged) - reset completed when this is 0 */
223#define CMD_LRESET (1 << 7)
5535b1d5 224/* host controller save/restore state. */
74c68741
SS
225#define CMD_CSS (1 << 8)
226#define CMD_CRS (1 << 9)
227/* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
228#define CMD_EWE XHCI_CMD_EWE
229/* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
230 * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
231 * '0' means the xHC can power it off if all ports are in the disconnect,
232 * disabled, or powered-off state.
233 */
234#define CMD_PM_INDEX (1 << 11)
2f6d3b65
MN
235/* bit 14 Extended TBC Enable, changes Isoc TRB fields to support larger TBC */
236#define CMD_ETE (1 << 14)
237/* bits 15:31 are reserved (and should be preserved on writes). */
74c68741 238
4e833c0b 239/* IMAN - Interrupt Management Register */
f8264340
DT
240#define IMAN_IE (1 << 1)
241#define IMAN_IP (1 << 0)
4e833c0b 242
74c68741
SS
243/* USBSTS - USB status - status bitmasks */
244/* HC not running - set to 1 when run/stop bit is cleared. */
245#define STS_HALT XHCI_STS_HALT
246/* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
247#define STS_FATAL (1 << 2)
248/* event interrupt - clear this prior to clearing any IP flags in IR set*/
249#define STS_EINT (1 << 3)
250/* port change detect */
251#define STS_PORT (1 << 4)
252/* bits 5:7 reserved and zeroed */
253/* save state status - '1' means xHC is saving state */
254#define STS_SAVE (1 << 8)
255/* restore state status - '1' means xHC is restoring state */
256#define STS_RESTORE (1 << 9)
257/* true: save or restore error */
258#define STS_SRE (1 << 10)
259/* true: Controller Not Ready to accept doorbell or op reg writes after reset */
260#define STS_CNR XHCI_STS_CNR
261/* true: internal Host Controller Error - SW needs to reset and reinitialize */
262#define STS_HCE (1 << 12)
263/* bits 13:31 reserved and should be preserved */
264
265/*
266 * DNCTRL - Device Notification Control Register - dev_notification bitmasks
267 * Generate a device notification event when the HC sees a transaction with a
268 * notification type that matches a bit set in this bit field.
269 */
270#define DEV_NOTE_MASK (0xffff)
5a6c2f3f 271#define ENABLE_DEV_NOTE(x) (1 << (x))
74c68741
SS
272/* Most of the device notification types should only be used for debug.
273 * SW does need to pay attention to function wake notifications.
274 */
275#define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
276
0ebbab37
SS
277/* CRCR - Command Ring Control Register - cmd_ring bitmasks */
278/* bit 0 is the command ring cycle state */
279/* stop ring operation after completion of the currently executing command */
280#define CMD_RING_PAUSE (1 << 1)
281/* stop ring immediately - abort the currently executing command */
282#define CMD_RING_ABORT (1 << 2)
283/* true: command ring is running */
284#define CMD_RING_RUNNING (1 << 3)
285/* bits 4:5 reserved and should be preserved */
286/* Command Ring pointer - bit mask for the lower 32 bits. */
8e595a5d 287#define CMD_RING_RSVD_BITS (0x3f)
0ebbab37 288
74c68741
SS
289/* CONFIG - Configure Register - config_reg bitmasks */
290/* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
291#define MAX_DEVS(p) ((p) & 0xff)
04abb6de
LB
292/* bit 8: U3 Entry Enabled, assert PLC when root port enters U3, xhci 1.1 */
293#define CONFIG_U3E (1 << 8)
294/* bit 9: Configuration Information Enable, xhci 1.1 */
295#define CONFIG_CIE (1 << 9)
296/* bits 10:31 - reserved and should be preserved */
74c68741
SS
297
298/* PORTSC - Port Status and Control Register - port_status_base bitmasks */
299/* true: device connected */
300#define PORT_CONNECT (1 << 0)
301/* true: port enabled */
302#define PORT_PE (1 << 1)
303/* bit 2 reserved and zeroed */
304/* true: port has an over-current condition */
305#define PORT_OC (1 << 3)
306/* true: port reset signaling asserted */
307#define PORT_RESET (1 << 4)
308/* Port Link State - bits 5:8
309 * A read gives the current link PM state of the port,
310 * a write with Link State Write Strobe set sets the link state.
311 */
be88fe4f
AX
312#define PORT_PLS_MASK (0xf << 5)
313#define XDEV_U0 (0x0 << 5)
7344ee32 314#define XDEV_U1 (0x1 << 5)
9574323c 315#define XDEV_U2 (0x2 << 5)
be88fe4f 316#define XDEV_U3 (0x3 << 5)
7344ee32
MN
317#define XDEV_DISABLED (0x4 << 5)
318#define XDEV_RXDETECT (0x5 << 5)
fac4271d 319#define XDEV_INACTIVE (0x6 << 5)
346e9973 320#define XDEV_POLLING (0x7 << 5)
7344ee32
MN
321#define XDEV_RECOVERY (0x8 << 5)
322#define XDEV_HOT_RESET (0x9 << 5)
323#define XDEV_COMP_MODE (0xa << 5)
324#define XDEV_TEST_MODE (0xb << 5)
be88fe4f 325#define XDEV_RESUME (0xf << 5)
7344ee32 326
74c68741
SS
327/* true: port has power (see HCC_PPC) */
328#define PORT_POWER (1 << 9)
329/* bits 10:13 indicate device speed:
330 * 0 - undefined speed - port hasn't be initialized by a reset yet
331 * 1 - full speed
332 * 2 - low speed
333 * 3 - high speed
334 * 4 - super speed
335 * 5-15 reserved
336 */
3ffbba95
SS
337#define DEV_SPEED_MASK (0xf << 10)
338#define XDEV_FS (0x1 << 10)
339#define XDEV_LS (0x2 << 10)
340#define XDEV_HS (0x3 << 10)
341#define XDEV_SS (0x4 << 10)
2338b9e4 342#define XDEV_SSP (0x5 << 10)
74c68741 343#define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
3ffbba95
SS
344#define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
345#define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
346#define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
347#define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
2338b9e4
MN
348#define DEV_SUPERSPEEDPLUS(p) (((p) & DEV_SPEED_MASK) == XDEV_SSP)
349#define DEV_SUPERSPEED_ANY(p) (((p) & DEV_SPEED_MASK) >= XDEV_SS)
395f5409 350#define DEV_PORT_SPEED(p) (((p) >> 10) & 0x0f)
2338b9e4 351
3ffbba95
SS
352/* Bits 20:23 in the Slot Context are the speed for the device */
353#define SLOT_SPEED_FS (XDEV_FS << 10)
354#define SLOT_SPEED_LS (XDEV_LS << 10)
355#define SLOT_SPEED_HS (XDEV_HS << 10)
356#define SLOT_SPEED_SS (XDEV_SS << 10)
d7854041 357#define SLOT_SPEED_SSP (XDEV_SSP << 10)
74c68741
SS
358/* Port Indicator Control */
359#define PORT_LED_OFF (0 << 14)
360#define PORT_LED_AMBER (1 << 14)
361#define PORT_LED_GREEN (2 << 14)
362#define PORT_LED_MASK (3 << 14)
363/* Port Link State Write Strobe - set this when changing link state */
364#define PORT_LINK_STROBE (1 << 16)
365/* true: connect status change */
366#define PORT_CSC (1 << 17)
367/* true: port enable change */
368#define PORT_PEC (1 << 18)
369/* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
370 * into an enabled state, and the device into the default state. A "warm" reset
371 * also resets the link, forcing the device through the link training sequence.
372 * SW can also look at the Port Reset register to see when warm reset is done.
373 */
374#define PORT_WRC (1 << 19)
375/* true: over-current change */
376#define PORT_OCC (1 << 20)
377/* true: reset change - 1 to 0 transition of PORT_RESET */
378#define PORT_RC (1 << 21)
379/* port link status change - set on some port link state transitions:
380 * Transition Reason
381 * ------------------------------------------------------------------------------
382 * - U3 to Resume Wakeup signaling from a device
383 * - Resume to Recovery to U0 USB 3.0 device resume
384 * - Resume to U0 USB 2.0 device resume
385 * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
386 * - U3 to U0 Software resume of USB 2.0 device complete
387 * - U2 to U0 L1 resume of USB 2.1 device complete
388 * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
389 * - U0 to disabled L1 entry error with USB 2.1 device
390 * - Any state to inactive Error on USB 3.0 port
391 */
392#define PORT_PLC (1 << 22)
393/* port configure error change - port failed to configure its link partner */
394#define PORT_CEC (1 << 23)
3fcc143e
MN
395#define PORT_CHANGE_MASK (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
396 PORT_RC | PORT_PLC | PORT_CEC)
397
398
8bea2bd3
SL
399/* Cold Attach Status - xHC can set this bit to report device attached during
400 * Sx state. Warm port reset should be perfomed to clear this bit and move port
401 * to connected state.
402 */
403#define PORT_CAS (1 << 24)
74c68741
SS
404/* wake on connect (enable) */
405#define PORT_WKCONN_E (1 << 25)
406/* wake on disconnect (enable) */
407#define PORT_WKDISC_E (1 << 26)
408/* wake on over-current (enable) */
409#define PORT_WKOC_E (1 << 27)
410/* bits 28:29 reserved */
e1fd1dc8 411/* true: device is non-removable - for USB 3.0 roothub emulation */
74c68741
SS
412#define PORT_DEV_REMOVE (1 << 30)
413/* Initiate a warm port reset - complete when PORT_WRC is '1' */
414#define PORT_WR (1 << 31)
415
22e04870
DC
416/* We mark duplicate entries with -1 */
417#define DUPLICATE_ENTRY ((u8)(-1))
418
74c68741
SS
419/* Port Power Management Status and Control - port_power_base bitmasks */
420/* Inactivity timer value for transitions into U1, in microseconds.
421 * Timeout can be up to 127us. 0xFF means an infinite timeout.
422 */
423#define PORT_U1_TIMEOUT(p) ((p) & 0xff)
797b0ca5 424#define PORT_U1_TIMEOUT_MASK 0xff
74c68741
SS
425/* Inactivity timer value for transitions into U2 */
426#define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
797b0ca5 427#define PORT_U2_TIMEOUT_MASK (0xff << 8)
74c68741
SS
428/* Bits 24:31 for port testing */
429
9777e3ce 430/* USB2 Protocol PORTSPMSC */
9574323c
AX
431#define PORT_L1S_MASK 7
432#define PORT_L1S_SUCCESS 1
433#define PORT_RWE (1 << 3)
434#define PORT_HIRD(p) (((p) & 0xf) << 4)
65580b43 435#define PORT_HIRD_MASK (0xf << 4)
58e21f73 436#define PORT_L1DS_MASK (0xff << 8)
9574323c 437#define PORT_L1DS(p) (((p) & 0xff) << 8)
65580b43 438#define PORT_HLE (1 << 16)
0f1d832e 439#define PORT_TEST_MODE_SHIFT 28
74c68741 440
395f5409
MN
441/* USB3 Protocol PORTLI Port Link Information */
442#define PORT_RX_LANES(p) (((p) >> 16) & 0xf)
443#define PORT_TX_LANES(p) (((p) >> 20) & 0xf)
a558ccdc
MN
444
445/* USB2 Protocol PORTHLPMC */
446#define PORT_HIRDM(p)((p) & 3)
447#define PORT_L1_TIMEOUT(p)(((p) & 0xff) << 2)
448#define PORT_BESLD(p)(((p) & 0xf) << 10)
449
450/* use 512 microseconds as USB2 LPM L1 default timeout. */
451#define XHCI_L1_TIMEOUT 512
452
453/* Set default HIRD/BESL value to 4 (350/400us) for USB2 L1 LPM resume latency.
454 * Safe to use with mixed HIRD and BESL systems (host and device) and is used
455 * by other operating systems.
456 *
457 * XHCI 1.0 errata 8/14/12 Table 13 notes:
458 * "Software should choose xHC BESL/BESLD field values that do not violate a
459 * device's resume latency requirements,
460 * e.g. not program values > '4' if BLC = '1' and a HIRD device is attached,
461 * or not program values < '4' if BLC = '0' and a BESL device is attached.
462 */
463#define XHCI_DEFAULT_BESL 4
464
74c68741 465/**
98441973 466 * struct xhci_intr_reg - Interrupt Register Set
74c68741
SS
467 * @irq_pending: IMAN - Interrupt Management Register. Used to enable
468 * interrupts and check for pending interrupts.
469 * @irq_control: IMOD - Interrupt Moderation Register.
470 * Used to throttle interrupts.
471 * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
472 * @erst_base: ERST base address.
473 * @erst_dequeue: Event ring dequeue pointer.
474 *
475 * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
476 * Ring Segment Table (ERST) associated with it. The event ring is comprised of
477 * multiple segments of the same size. The HC places events on the ring and
478 * "updates the Cycle bit in the TRBs to indicate to software the current
479 * position of the Enqueue Pointer." The HCD (Linux) processes those events and
480 * updates the dequeue pointer.
481 */
98441973 482struct xhci_intr_reg {
28ccd296
ME
483 __le32 irq_pending;
484 __le32 irq_control;
485 __le32 erst_size;
486 __le32 rsvd;
487 __le64 erst_base;
488 __le64 erst_dequeue;
98441973 489};
74c68741 490
66d4eadd 491/* irq_pending bitmasks */
74c68741 492#define ER_IRQ_PENDING(p) ((p) & 0x1)
66d4eadd 493/* bits 2:31 need to be preserved */
7f84eef0 494/* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
66d4eadd
SS
495#define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
496#define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
497#define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
498
499/* irq_control bitmasks */
500/* Minimum interval between interrupts (in 250ns intervals). The interval
501 * between interrupts will be longer if there are no events on the event ring.
502 * Default is 4000 (1 ms).
503 */
504#define ER_IRQ_INTERVAL_MASK (0xffff)
505/* Counter used to count down the time to the next interrupt - HW use only */
506#define ER_IRQ_COUNTER_MASK (0xffff << 16)
507
508/* erst_size bitmasks */
74c68741 509/* Preserve bits 16:31 of erst_size */
66d4eadd
SS
510#define ERST_SIZE_MASK (0xffff << 16)
511
512/* erst_dequeue bitmasks */
513/* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
514 * where the current dequeue pointer lies. This is an optional HW hint.
515 */
516#define ERST_DESI_MASK (0x7)
517/* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
518 * a work queue (or delayed service routine)?
519 */
520#define ERST_EHB (1 << 3)
0ebbab37 521#define ERST_PTR_MASK (0xf)
74c68741
SS
522
523/**
524 * struct xhci_run_regs
525 * @microframe_index:
526 * MFINDEX - current microframe number
527 *
528 * Section 5.5 Host Controller Runtime Registers:
529 * "Software should read and write these registers using only Dword (32 bit)
530 * or larger accesses"
531 */
532struct xhci_run_regs {
28ccd296
ME
533 __le32 microframe_index;
534 __le32 rsvd[7];
98441973
SS
535 struct xhci_intr_reg ir_set[128];
536};
74c68741 537
0ebbab37
SS
538/**
539 * struct doorbell_array
540 *
50d64676
MW
541 * Bits 0 - 7: Endpoint target
542 * Bits 8 - 15: RsvdZ
543 * Bits 16 - 31: Stream ID
544 *
0ebbab37
SS
545 * Section 5.6
546 */
547struct xhci_doorbell_array {
28ccd296 548 __le32 doorbell[256];
98441973 549};
0ebbab37 550
50d64676
MW
551#define DB_VALUE(ep, stream) ((((ep) + 1) & 0xff) | ((stream) << 16))
552#define DB_VALUE_HOST 0x00000000
0ebbab37 553
da6699ce
SS
554/**
555 * struct xhci_protocol_caps
556 * @revision: major revision, minor revision, capability ID,
557 * and next capability pointer.
558 * @name_string: Four ASCII characters to say which spec this xHC
559 * follows, typically "USB ".
560 * @port_info: Port offset, count, and protocol-defined information.
561 */
562struct xhci_protocol_caps {
563 u32 revision;
564 u32 name_string;
565 u32 port_info;
566};
567
568#define XHCI_EXT_PORT_MAJOR(x) (((x) >> 24) & 0xff)
47189098
MN
569#define XHCI_EXT_PORT_MINOR(x) (((x) >> 16) & 0xff)
570#define XHCI_EXT_PORT_PSIC(x) (((x) >> 28) & 0x0f)
da6699ce
SS
571#define XHCI_EXT_PORT_OFF(x) ((x) & 0xff)
572#define XHCI_EXT_PORT_COUNT(x) (((x) >> 8) & 0xff)
573
47189098
MN
574#define XHCI_EXT_PORT_PSIV(x) (((x) >> 0) & 0x0f)
575#define XHCI_EXT_PORT_PSIE(x) (((x) >> 4) & 0x03)
576#define XHCI_EXT_PORT_PLT(x) (((x) >> 6) & 0x03)
577#define XHCI_EXT_PORT_PFD(x) (((x) >> 8) & 0x01)
578#define XHCI_EXT_PORT_LP(x) (((x) >> 14) & 0x03)
579#define XHCI_EXT_PORT_PSIM(x) (((x) >> 16) & 0xffff)
580
581#define PLT_MASK (0x03 << 6)
582#define PLT_SYM (0x00 << 6)
583#define PLT_ASYM_RX (0x02 << 6)
584#define PLT_ASYM_TX (0x03 << 6)
585
d115b048
JY
586/**
587 * struct xhci_container_ctx
588 * @type: Type of context. Used to calculated offsets to contained contexts.
589 * @size: Size of the context data
590 * @bytes: The raw context data given to HW
591 * @dma: dma address of the bytes
592 *
593 * Represents either a Device or Input context. Holds a pointer to the raw
594 * memory used for the context (bytes) and dma address of it (dma).
595 */
596struct xhci_container_ctx {
597 unsigned type;
598#define XHCI_CTX_TYPE_DEVICE 0x1
599#define XHCI_CTX_TYPE_INPUT 0x2
600
601 int size;
602
603 u8 *bytes;
604 dma_addr_t dma;
605};
606
a74588f9
SS
607/**
608 * struct xhci_slot_ctx
609 * @dev_info: Route string, device speed, hub info, and last valid endpoint
610 * @dev_info2: Max exit latency for device number, root hub port number
611 * @tt_info: tt_info is used to construct split transaction tokens
612 * @dev_state: slot state and device address
613 *
614 * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
615 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
616 * reserved at the end of the slot context for HC internal use.
617 */
618struct xhci_slot_ctx {
28ccd296
ME
619 __le32 dev_info;
620 __le32 dev_info2;
621 __le32 tt_info;
622 __le32 dev_state;
a74588f9 623 /* offset 0x10 to 0x1f reserved for HC internal use */
28ccd296 624 __le32 reserved[4];
98441973 625};
a74588f9
SS
626
627/* dev_info bitmasks */
628/* Route String - 0:19 */
629#define ROUTE_STRING_MASK (0xfffff)
630/* Device speed - values defined by PORTSC Device Speed field - 20:23 */
631#define DEV_SPEED (0xf << 20)
19a7d0d6 632#define GET_DEV_SPEED(n) (((n) & DEV_SPEED) >> 20)
a74588f9
SS
633/* bit 24 reserved */
634/* Is this LS/FS device connected through a HS hub? - bit 25 */
635#define DEV_MTT (0x1 << 25)
636/* Set if the device is a hub - bit 26 */
637#define DEV_HUB (0x1 << 26)
638/* Index of the last valid endpoint context in this device context - 27:31 */
3ffbba95
SS
639#define LAST_CTX_MASK (0x1f << 27)
640#define LAST_CTX(p) ((p) << 27)
641#define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
3ffbba95
SS
642#define SLOT_FLAG (1 << 0)
643#define EP0_FLAG (1 << 1)
a74588f9
SS
644
645/* dev_info2 bitmasks */
646/* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
647#define MAX_EXIT (0xffff)
648/* Root hub port number that is needed to access the USB device */
3ffbba95 649#define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
be88fe4f 650#define DEVINFO_TO_ROOT_HUB_PORT(p) (((p) >> 16) & 0xff)
ac1c1b7f
SS
651/* Maximum number of ports under a hub device */
652#define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
19a7d0d6 653#define DEVINFO_TO_MAX_PORTS(p) (((p) & (0xff << 24)) >> 24)
a74588f9
SS
654
655/* tt_info bitmasks */
656/*
657 * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
658 * The Slot ID of the hub that isolates the high speed signaling from
659 * this low or full-speed device. '0' if attached to root hub port.
660 */
661#define TT_SLOT (0xff)
662/*
663 * The number of the downstream facing port of the high-speed hub
664 * '0' if the device is not low or full speed.
665 */
666#define TT_PORT (0xff << 8)
ac1c1b7f 667#define TT_THINK_TIME(p) (((p) & 0x3) << 16)
19a7d0d6 668#define GET_TT_THINK_TIME(p) (((p) & (0x3 << 16)) >> 16)
a74588f9
SS
669
670/* dev_state bitmasks */
671/* USB device address - assigned by the HC */
3ffbba95 672#define DEV_ADDR_MASK (0xff)
a74588f9
SS
673/* bits 8:26 reserved */
674/* Slot state */
675#define SLOT_STATE (0x1f << 27)
ae636747 676#define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
a74588f9 677
e2b02177
ML
678#define SLOT_STATE_DISABLED 0
679#define SLOT_STATE_ENABLED SLOT_STATE_DISABLED
680#define SLOT_STATE_DEFAULT 1
681#define SLOT_STATE_ADDRESSED 2
682#define SLOT_STATE_CONFIGURED 3
a74588f9
SS
683
684/**
685 * struct xhci_ep_ctx
686 * @ep_info: endpoint state, streams, mult, and interval information.
687 * @ep_info2: information on endpoint type, max packet size, max burst size,
688 * error count, and whether the HC will force an event for all
689 * transactions.
3ffbba95
SS
690 * @deq: 64-bit ring dequeue pointer address. If the endpoint only
691 * defines one stream, this points to the endpoint transfer ring.
692 * Otherwise, it points to a stream context array, which has a
693 * ring pointer for each flow.
694 * @tx_info:
695 * Average TRB lengths for the endpoint ring and
696 * max payload within an Endpoint Service Interval Time (ESIT).
a74588f9
SS
697 *
698 * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
699 * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
700 * reserved at the end of the endpoint context for HC internal use.
701 */
702struct xhci_ep_ctx {
28ccd296
ME
703 __le32 ep_info;
704 __le32 ep_info2;
705 __le64 deq;
706 __le32 tx_info;
a74588f9 707 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 708 __le32 reserved[3];
98441973 709};
a74588f9
SS
710
711/* ep_info bitmasks */
712/*
713 * Endpoint State - bits 0:2
714 * 0 - disabled
715 * 1 - running
716 * 2 - halted due to halt condition - ok to manipulate endpoint ring
717 * 3 - stopped
718 * 4 - TRB error
719 * 5-7 - reserved
720 */
e52e7a02 721#define EP_STATE_MASK (0x7)
d0e96f5a
SS
722#define EP_STATE_DISABLED 0
723#define EP_STATE_RUNNING 1
724#define EP_STATE_HALTED 2
725#define EP_STATE_STOPPED 3
726#define EP_STATE_ERROR 4
5071e6b2
MN
727#define GET_EP_CTX_STATE(ctx) (le32_to_cpu((ctx)->ep_info) & EP_STATE_MASK)
728
a74588f9 729/* Mult - Max number of burtst within an interval, in EP companion desc. */
5a6c2f3f 730#define EP_MULT(p) (((p) & 0x3) << 8)
9af5d71d 731#define CTX_TO_EP_MULT(p) (((p) >> 8) & 0x3)
a74588f9
SS
732/* bits 10:14 are Max Primary Streams */
733/* bit 15 is Linear Stream Array */
734/* Interval - period between requests to an endpoint - 125u increments. */
d03fbfde
MN
735#define EP_INTERVAL(p) (((p) & 0xff) << 16)
736#define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
737#define CTX_TO_EP_INTERVAL(p) (((p) >> 16) & 0xff)
738#define EP_MAXPSTREAMS_MASK (0x1f << 10)
739#define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
740#define CTX_TO_EP_MAXPSTREAMS(p) (((p) & EP_MAXPSTREAMS_MASK) >> 10)
8df75f42
SS
741/* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
742#define EP_HAS_LSA (1 << 15)
76a14d7b
MN
743/* hosts with LEC=1 use bits 31:24 as ESIT high bits. */
744#define CTX_TO_MAX_ESIT_PAYLOAD_HI(p) (((p) >> 24) & 0xff)
a74588f9
SS
745
746/* ep_info2 bitmasks */
747/*
748 * Force Event - generate transfer events for all TRBs for this endpoint
749 * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
750 */
751#define FORCE_EVENT (0x1)
752#define ERROR_COUNT(p) (((p) & 0x3) << 1)
82d1009f 753#define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
a74588f9
SS
754#define EP_TYPE(p) ((p) << 3)
755#define ISOC_OUT_EP 1
756#define BULK_OUT_EP 2
757#define INT_OUT_EP 3
758#define CTRL_EP 4
759#define ISOC_IN_EP 5
760#define BULK_IN_EP 6
761#define INT_IN_EP 7
762/* bit 6 reserved */
763/* bit 7 is Host Initiate Disable - for disabling stream selection */
764#define MAX_BURST(p) (((p)&0xff) << 8)
9af5d71d 765#define CTX_TO_MAX_BURST(p) (((p) >> 8) & 0xff)
a74588f9 766#define MAX_PACKET(p) (((p)&0xffff) << 16)
2d3f1fac
SS
767#define MAX_PACKET_MASK (0xffff << 16)
768#define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
a74588f9 769
9238f25d 770/* tx_info bitmasks */
def4e6f7
MN
771#define EP_AVG_TRB_LENGTH(p) ((p) & 0xffff)
772#define EP_MAX_ESIT_PAYLOAD_LO(p) (((p) & 0xffff) << 16)
8ef8a9f5 773#define EP_MAX_ESIT_PAYLOAD_HI(p) ((((p) >> 16) & 0xff) << 24)
9af5d71d 774#define CTX_TO_MAX_ESIT_PAYLOAD(p) (((p) >> 16) & 0xffff)
9238f25d 775
bf161e85
SS
776/* deq bitmasks */
777#define EP_CTX_CYCLE_MASK (1 << 0)
9aad95e2 778#define SCTX_DEQ_MASK (~0xfL)
bf161e85 779
a74588f9
SS
780
781/**
d115b048
JY
782 * struct xhci_input_control_context
783 * Input control context; see section 6.2.5.
a74588f9
SS
784 *
785 * @drop_context: set the bit of the endpoint context you want to disable
786 * @add_context: set the bit of the endpoint context you want to enable
787 */
d115b048 788struct xhci_input_control_ctx {
28ccd296
ME
789 __le32 drop_flags;
790 __le32 add_flags;
791 __le32 rsvd2[6];
98441973 792};
a74588f9 793
9af5d71d
SS
794#define EP_IS_ADDED(ctrl_ctx, i) \
795 (le32_to_cpu(ctrl_ctx->add_flags) & (1 << (i + 1)))
796#define EP_IS_DROPPED(ctrl_ctx, i) \
797 (le32_to_cpu(ctrl_ctx->drop_flags) & (1 << (i + 1)))
798
913a8a34
SS
799/* Represents everything that is needed to issue a command on the command ring.
800 * It's useful to pre-allocate these for commands that cannot fail due to
801 * out-of-memory errors, like freeing streams.
802 */
803struct xhci_command {
804 /* Input context for changing device state */
805 struct xhci_container_ctx *in_ctx;
806 u32 status;
c2d3d49b 807 int slot_id;
913a8a34
SS
808 /* If completion is null, no one is waiting on this command
809 * and the structure can be freed after the command completes.
810 */
811 struct completion *completion;
812 union xhci_trb *command_trb;
813 struct list_head cmd_list;
814};
815
a74588f9
SS
816/* drop context bitmasks */
817#define DROP_EP(x) (0x1 << x)
818/* add context bitmasks */
819#define ADD_EP(x) (0x1 << x)
820
8df75f42
SS
821struct xhci_stream_ctx {
822 /* 64-bit stream ring address, cycle state, and stream type */
28ccd296 823 __le64 stream_ring;
8df75f42 824 /* offset 0x14 - 0x1f reserved for HC internal use */
28ccd296 825 __le32 reserved[2];
8df75f42
SS
826};
827
828/* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
63a67a72 829#define SCT_FOR_CTX(p) (((p) & 0x7) << 1)
8df75f42
SS
830/* Secondary stream array type, dequeue pointer is to a transfer ring */
831#define SCT_SEC_TR 0
832/* Primary stream array type, dequeue pointer is to a transfer ring */
833#define SCT_PRI_TR 1
834/* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
835#define SCT_SSA_8 2
836#define SCT_SSA_16 3
837#define SCT_SSA_32 4
838#define SCT_SSA_64 5
839#define SCT_SSA_128 6
840#define SCT_SSA_256 7
841
842/* Assume no secondary streams for now */
843struct xhci_stream_info {
844 struct xhci_ring **stream_rings;
845 /* Number of streams, including stream 0 (which drivers can't use) */
846 unsigned int num_streams;
847 /* The stream context array may be bigger than
848 * the number of streams the driver asked for
849 */
850 struct xhci_stream_ctx *stream_ctx_array;
851 unsigned int num_stream_ctxs;
852 dma_addr_t ctx_array_dma;
853 /* For mapping physical TRB addresses to segments in stream rings */
854 struct radix_tree_root trb_address_map;
855 struct xhci_command *free_streams_command;
856};
857
858#define SMALL_STREAM_ARRAY_SIZE 256
859#define MEDIUM_STREAM_ARRAY_SIZE 1024
860
9af5d71d
SS
861/* Some Intel xHCI host controllers need software to keep track of the bus
862 * bandwidth. Keep track of endpoint info here. Each root port is allocated
863 * the full bus bandwidth. We must also treat TTs (including each port under a
864 * multi-TT hub) as a separate bandwidth domain. The direct memory interface
865 * (DMI) also limits the total bandwidth (across all domains) that can be used.
866 */
867struct xhci_bw_info {
170c0263 868 /* ep_interval is zero-based */
9af5d71d 869 unsigned int ep_interval;
170c0263 870 /* mult and num_packets are one-based */
9af5d71d
SS
871 unsigned int mult;
872 unsigned int num_packets;
873 unsigned int max_packet_size;
874 unsigned int max_esit_payload;
875 unsigned int type;
876};
877
c29eea62
SS
878/* "Block" sizes in bytes the hardware uses for different device speeds.
879 * The logic in this part of the hardware limits the number of bits the hardware
880 * can use, so must represent bandwidth in a less precise manner to mimic what
881 * the scheduler hardware computes.
882 */
883#define FS_BLOCK 1
884#define HS_BLOCK 4
885#define SS_BLOCK 16
886#define DMI_BLOCK 32
887
888/* Each device speed has a protocol overhead (CRC, bit stuffing, etc) associated
889 * with each byte transferred. SuperSpeed devices have an initial overhead to
890 * set up bursts. These are in blocks, see above. LS overhead has already been
891 * translated into FS blocks.
892 */
893#define DMI_OVERHEAD 8
894#define DMI_OVERHEAD_BURST 4
895#define SS_OVERHEAD 8
896#define SS_OVERHEAD_BURST 32
897#define HS_OVERHEAD 26
898#define FS_OVERHEAD 20
899#define LS_OVERHEAD 128
900/* The TTs need to claim roughly twice as much bandwidth (94 bytes per
901 * microframe ~= 24Mbps) of the HS bus as the devices can actually use because
902 * of overhead associated with split transfers crossing microframe boundaries.
903 * 31 blocks is pure protocol overhead.
904 */
905#define TT_HS_OVERHEAD (31 + 94)
906#define TT_DMI_OVERHEAD (25 + 12)
907
908/* Bandwidth limits in blocks */
909#define FS_BW_LIMIT 1285
910#define TT_BW_LIMIT 1320
911#define HS_BW_LIMIT 1607
912#define SS_BW_LIMIT_IN 3906
913#define DMI_BW_LIMIT_IN 3906
914#define SS_BW_LIMIT_OUT 3906
915#define DMI_BW_LIMIT_OUT 3906
916
917/* Percentage of bus bandwidth reserved for non-periodic transfers */
918#define FS_BW_RESERVED 10
919#define HS_BW_RESERVED 20
2b698999 920#define SS_BW_RESERVED 10
c29eea62 921
63a0d9ab
SS
922struct xhci_virt_ep {
923 struct xhci_ring *ring;
8df75f42
SS
924 /* Related to endpoints that are configured to use stream IDs only */
925 struct xhci_stream_info *stream_info;
63a0d9ab
SS
926 /* Temporary storage in case the configure endpoint command fails and we
927 * have to restore the device state to the previous state
928 */
929 struct xhci_ring *new_ring;
930 unsigned int ep_state;
931#define SET_DEQ_PENDING (1 << 0)
678539cf 932#define EP_HALTED (1 << 1) /* For stall handling */
9983a5fc 933#define EP_STOP_CMD_PENDING (1 << 2) /* For URB cancellation */
8df75f42
SS
934/* Transitioning the endpoint to using streams, don't enqueue URBs */
935#define EP_GETTING_STREAMS (1 << 3)
936#define EP_HAS_STREAMS (1 << 4)
937/* Transitioning the endpoint to not using streams, don't enqueue URBs */
938#define EP_GETTING_NO_STREAMS (1 << 5)
63a0d9ab
SS
939 /* ---- Related to URB cancellation ---- */
940 struct list_head cancelled_td_list;
6f5165cf
SS
941 /* Watchdog timer for stop endpoint command to cancel URBs */
942 struct timer_list stop_cmd_timer;
6f5165cf 943 struct xhci_hcd *xhci;
bf161e85
SS
944 /* Dequeue pointer and dequeue segment for a submitted Set TR Dequeue
945 * command. We'll need to update the ring's dequeue segment and dequeue
946 * pointer after the command completes.
947 */
948 struct xhci_segment *queued_deq_seg;
949 union xhci_trb *queued_deq_ptr;
d18240db
AX
950 /*
951 * Sometimes the xHC can not process isochronous endpoint ring quickly
952 * enough, and it will miss some isoc tds on the ring and generate
953 * a Missed Service Error Event.
954 * Set skip flag when receive a Missed Service Error Event and
955 * process the missed tds on the endpoint ring.
956 */
957 bool skip;
2e27980e 958 /* Bandwidth checking storage */
9af5d71d 959 struct xhci_bw_info bw_info;
2e27980e 960 struct list_head bw_endpoint_list;
79b8094f
LB
961 /* Isoch Frame ID checking storage */
962 int next_frame_id;
2f6d3b65
MN
963 /* Use new Isoch TRB layout needed for extended TBC support */
964 bool use_extended_tbc;
63a0d9ab
SS
965};
966
839c817c
SS
967enum xhci_overhead_type {
968 LS_OVERHEAD_TYPE = 0,
969 FS_OVERHEAD_TYPE,
970 HS_OVERHEAD_TYPE,
971};
972
973struct xhci_interval_bw {
974 unsigned int num_packets;
2e27980e
SS
975 /* Sorted by max packet size.
976 * Head of the list is the greatest max packet size.
977 */
978 struct list_head endpoints;
839c817c
SS
979 /* How many endpoints of each speed are present. */
980 unsigned int overhead[3];
981};
982
983#define XHCI_MAX_INTERVAL 16
984
985struct xhci_interval_bw_table {
986 unsigned int interval0_esit_payload;
987 struct xhci_interval_bw interval_bw[XHCI_MAX_INTERVAL];
c29eea62
SS
988 /* Includes reserved bandwidth for async endpoints */
989 unsigned int bw_used;
2b698999
SS
990 unsigned int ss_bw_in;
991 unsigned int ss_bw_out;
839c817c
SS
992};
993
994
3ffbba95 995struct xhci_virt_device {
64927730 996 struct usb_device *udev;
3ffbba95
SS
997 /*
998 * Commands to the hardware are passed an "input context" that
999 * tells the hardware what to change in its data structures.
1000 * The hardware will return changes in an "output context" that
1001 * software must allocate for the hardware. We need to keep
1002 * track of input and output contexts separately because
1003 * these commands might fail and we don't trust the hardware.
1004 */
d115b048 1005 struct xhci_container_ctx *out_ctx;
3ffbba95 1006 /* Used for addressing devices and configuration changes */
d115b048 1007 struct xhci_container_ctx *in_ctx;
63a0d9ab 1008 struct xhci_virt_ep eps[31];
fe30182c 1009 u8 fake_port;
66381755 1010 u8 real_port;
839c817c
SS
1011 struct xhci_interval_bw_table *bw_table;
1012 struct xhci_tt_bw_info *tt_info;
3b3db026
SS
1013 /* The current max exit latency for the enabled USB3 link states. */
1014 u16 current_mel;
839c817c
SS
1015};
1016
1017/*
1018 * For each roothub, keep track of the bandwidth information for each periodic
1019 * interval.
1020 *
1021 * If a high speed hub is attached to the roothub, each TT associated with that
1022 * hub is a separate bandwidth domain. The interval information for the
1023 * endpoints on the devices under that TT will appear in the TT structure.
1024 */
1025struct xhci_root_port_bw_info {
1026 struct list_head tts;
1027 unsigned int num_active_tts;
1028 struct xhci_interval_bw_table bw_table;
1029};
1030
1031struct xhci_tt_bw_info {
1032 struct list_head tt_list;
1033 int slot_id;
1034 int ttport;
1035 struct xhci_interval_bw_table bw_table;
1036 int active_eps;
3ffbba95
SS
1037};
1038
1039
a74588f9
SS
1040/**
1041 * struct xhci_device_context_array
1042 * @dev_context_ptr array of 64-bit DMA addresses for device contexts
1043 */
1044struct xhci_device_context_array {
1045 /* 64-bit device addresses; we only write 32-bit addresses */
28ccd296 1046 __le64 dev_context_ptrs[MAX_HC_SLOTS];
a74588f9
SS
1047 /* private xHCD pointers */
1048 dma_addr_t dma;
98441973 1049};
a74588f9
SS
1050/* TODO: write function to set the 64-bit device DMA address */
1051/*
1052 * TODO: change this to be dynamically sized at HC mem init time since the HC
1053 * might not be able to handle the maximum number of devices possible.
1054 */
1055
1056
0ebbab37
SS
1057struct xhci_transfer_event {
1058 /* 64-bit buffer address, or immediate data */
28ccd296
ME
1059 __le64 buffer;
1060 __le32 transfer_len;
0ebbab37 1061 /* This field is interpreted differently based on the type of TRB */
28ccd296 1062 __le32 flags;
98441973 1063};
0ebbab37 1064
1c11a172
VG
1065/* Transfer event TRB length bit mask */
1066/* bits 0:23 */
1067#define EVENT_TRB_LEN(p) ((p) & 0xffffff)
1068
d0e96f5a
SS
1069/** Transfer Event bit fields **/
1070#define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
1071
0ebbab37
SS
1072/* Completion Code - only applicable for some types of TRBs */
1073#define COMP_CODE_MASK (0xff << 24)
1074#define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
0b7c105a
FB
1075#define COMP_INVALID 0
1076#define COMP_SUCCESS 1
1077#define COMP_DATA_BUFFER_ERROR 2
1078#define COMP_BABBLE_DETECTED_ERROR 3
1079#define COMP_USB_TRANSACTION_ERROR 4
1080#define COMP_TRB_ERROR 5
1081#define COMP_STALL_ERROR 6
1082#define COMP_RESOURCE_ERROR 7
1083#define COMP_BANDWIDTH_ERROR 8
1084#define COMP_NO_SLOTS_AVAILABLE_ERROR 9
1085#define COMP_INVALID_STREAM_TYPE_ERROR 10
1086#define COMP_SLOT_NOT_ENABLED_ERROR 11
1087#define COMP_ENDPOINT_NOT_ENABLED_ERROR 12
1088#define COMP_SHORT_PACKET 13
1089#define COMP_RING_UNDERRUN 14
1090#define COMP_RING_OVERRUN 15
1091#define COMP_VF_EVENT_RING_FULL_ERROR 16
1092#define COMP_PARAMETER_ERROR 17
1093#define COMP_BANDWIDTH_OVERRUN_ERROR 18
1094#define COMP_CONTEXT_STATE_ERROR 19
1095#define COMP_NO_PING_RESPONSE_ERROR 20
1096#define COMP_EVENT_RING_FULL_ERROR 21
1097#define COMP_INCOMPATIBLE_DEVICE_ERROR 22
1098#define COMP_MISSED_SERVICE_ERROR 23
1099#define COMP_COMMAND_RING_STOPPED 24
1100#define COMP_COMMAND_ABORTED 25
1101#define COMP_STOPPED 26
1102#define COMP_STOPPED_LENGTH_INVALID 27
1103#define COMP_STOPPED_SHORT_PACKET 28
1104#define COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR 29
1105#define COMP_ISOCH_BUFFER_OVERRUN 31
1106#define COMP_EVENT_LOST_ERROR 32
1107#define COMP_UNDEFINED_ERROR 33
1108#define COMP_INVALID_STREAM_ID_ERROR 34
1109#define COMP_SECONDARY_BANDWIDTH_ERROR 35
1110#define COMP_SPLIT_TRANSACTION_ERROR 36
0ebbab37 1111
ed6d643b
FB
1112static inline const char *xhci_trb_comp_code_string(u8 status)
1113{
1114 switch (status) {
1115 case COMP_INVALID:
1116 return "Invalid";
1117 case COMP_SUCCESS:
1118 return "Success";
1119 case COMP_DATA_BUFFER_ERROR:
1120 return "Data Buffer Error";
1121 case COMP_BABBLE_DETECTED_ERROR:
1122 return "Babble Detected";
1123 case COMP_USB_TRANSACTION_ERROR:
1124 return "USB Transaction Error";
1125 case COMP_TRB_ERROR:
1126 return "TRB Error";
1127 case COMP_STALL_ERROR:
1128 return "Stall Error";
1129 case COMP_RESOURCE_ERROR:
1130 return "Resource Error";
1131 case COMP_BANDWIDTH_ERROR:
1132 return "Bandwidth Error";
1133 case COMP_NO_SLOTS_AVAILABLE_ERROR:
1134 return "No Slots Available Error";
1135 case COMP_INVALID_STREAM_TYPE_ERROR:
1136 return "Invalid Stream Type Error";
1137 case COMP_SLOT_NOT_ENABLED_ERROR:
1138 return "Slot Not Enabled Error";
1139 case COMP_ENDPOINT_NOT_ENABLED_ERROR:
1140 return "Endpoint Not Enabled Error";
1141 case COMP_SHORT_PACKET:
1142 return "Short Packet";
1143 case COMP_RING_UNDERRUN:
1144 return "Ring Underrun";
1145 case COMP_RING_OVERRUN:
1146 return "Ring Overrun";
1147 case COMP_VF_EVENT_RING_FULL_ERROR:
1148 return "VF Event Ring Full Error";
1149 case COMP_PARAMETER_ERROR:
1150 return "Parameter Error";
1151 case COMP_BANDWIDTH_OVERRUN_ERROR:
1152 return "Bandwidth Overrun Error";
1153 case COMP_CONTEXT_STATE_ERROR:
1154 return "Context State Error";
1155 case COMP_NO_PING_RESPONSE_ERROR:
1156 return "No Ping Response Error";
1157 case COMP_EVENT_RING_FULL_ERROR:
1158 return "Event Ring Full Error";
1159 case COMP_INCOMPATIBLE_DEVICE_ERROR:
1160 return "Incompatible Device Error";
1161 case COMP_MISSED_SERVICE_ERROR:
1162 return "Missed Service Error";
1163 case COMP_COMMAND_RING_STOPPED:
1164 return "Command Ring Stopped";
1165 case COMP_COMMAND_ABORTED:
1166 return "Command Aborted";
1167 case COMP_STOPPED:
1168 return "Stopped";
1169 case COMP_STOPPED_LENGTH_INVALID:
1170 return "Stopped - Length Invalid";
1171 case COMP_STOPPED_SHORT_PACKET:
1172 return "Stopped - Short Packet";
1173 case COMP_MAX_EXIT_LATENCY_TOO_LARGE_ERROR:
1174 return "Max Exit Latency Too Large Error";
1175 case COMP_ISOCH_BUFFER_OVERRUN:
1176 return "Isoch Buffer Overrun";
1177 case COMP_EVENT_LOST_ERROR:
1178 return "Event Lost Error";
1179 case COMP_UNDEFINED_ERROR:
1180 return "Undefined Error";
1181 case COMP_INVALID_STREAM_ID_ERROR:
1182 return "Invalid Stream ID Error";
1183 case COMP_SECONDARY_BANDWIDTH_ERROR:
1184 return "Secondary Bandwidth Error";
1185 case COMP_SPLIT_TRANSACTION_ERROR:
1186 return "Split Transaction Error";
1187 default:
1188 return "Unknown!!";
1189 }
1190}
1191
0ebbab37
SS
1192struct xhci_link_trb {
1193 /* 64-bit segment pointer*/
28ccd296
ME
1194 __le64 segment_ptr;
1195 __le32 intr_target;
1196 __le32 control;
98441973 1197};
0ebbab37
SS
1198
1199/* control bitfields */
1200#define LINK_TOGGLE (0x1<<1)
1201
7f84eef0
SS
1202/* Command completion event TRB */
1203struct xhci_event_cmd {
1204 /* Pointer to command TRB, or the value passed by the event data trb */
28ccd296
ME
1205 __le64 cmd_trb;
1206 __le32 status;
1207 __le32 flags;
98441973 1208};
0ebbab37 1209
3ffbba95 1210/* flags bitmasks */
48fc7dbd
DW
1211
1212/* Address device - disable SetAddress */
1213#define TRB_BSR (1<<9)
a37c3f76
FB
1214
1215/* Configure Endpoint - Deconfigure */
1216#define TRB_DC (1<<9)
1217
1218/* Stop Ring - Transfer State Preserve */
1219#define TRB_TSP (1<<9)
1220
21749148
MN
1221enum xhci_ep_reset_type {
1222 EP_HARD_RESET,
1223 EP_SOFT_RESET,
1224};
1225
a37c3f76
FB
1226/* Force Event */
1227#define TRB_TO_VF_INTR_TARGET(p) (((p) & (0x3ff << 22)) >> 22)
1228#define TRB_TO_VF_ID(p) (((p) & (0xff << 16)) >> 16)
1229
1230/* Set Latency Tolerance Value */
1231#define TRB_TO_BELT(p) (((p) & (0xfff << 16)) >> 16)
1232
1233/* Get Port Bandwidth */
1234#define TRB_TO_DEV_SPEED(p) (((p) & (0xf << 16)) >> 16)
1235
1236/* Force Header */
1237#define TRB_TO_PACKET_TYPE(p) ((p) & 0x1f)
1238#define TRB_TO_ROOTHUB_PORT(p) (((p) & (0xff << 24)) >> 24)
1239
48fc7dbd
DW
1240enum xhci_setup_dev {
1241 SETUP_CONTEXT_ONLY,
1242 SETUP_CONTEXT_ADDRESS,
1243};
1244
3ffbba95
SS
1245/* bits 16:23 are the virtual function ID */
1246/* bits 24:31 are the slot ID */
1247#define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
1248#define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
0ebbab37 1249
ae636747
SS
1250/* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
1251#define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
1252#define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
1253
be88fe4f
AX
1254#define SUSPEND_PORT_FOR_TRB(p) (((p) & 1) << 23)
1255#define TRB_TO_SUSPEND_PORT(p) (((p) & (1 << 23)) >> 23)
1256#define LAST_EP_INDEX 30
1257
95241dbd 1258/* Set TR Dequeue Pointer command TRB fields, 6.4.3.9 */
e9df17eb
SS
1259#define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
1260#define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
95241dbd 1261#define SCT_FOR_TRB(p) (((p) << 1) & 0x7)
e9df17eb 1262
a37c3f76
FB
1263/* Link TRB specific fields */
1264#define TRB_TC (1<<1)
ae636747 1265
0f2a7930
SS
1266/* Port Status Change Event TRB fields */
1267/* Port ID - bits 31:24 */
1268#define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
1269
a37c3f76
FB
1270#define EVENT_DATA (1 << 2)
1271
0ebbab37
SS
1272/* Normal TRB fields */
1273/* transfer_len bitmasks - bits 0:16 */
1274#define TRB_LEN(p) ((p) & 0x1ffff)
c840d6ce
MN
1275/* TD Size, packets remaining in this TD, bits 21:17 (5 bits, so max 31) */
1276#define TRB_TD_SIZE(p) (min((p), (u32)31) << 17)
a37c3f76 1277#define GET_TD_SIZE(p) (((p) & 0x3e0000) >> 17)
2f6d3b65
MN
1278/* xhci 1.1 uses the TD_SIZE field for TBC if Extended TBC is enabled (ETE) */
1279#define TRB_TD_SIZE_TBC(p) (min((p), (u32)31) << 17)
0ebbab37
SS
1280/* Interrupter Target - which MSI-X vector to target the completion event at */
1281#define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
1282#define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
2f6d3b65 1283/* Total burst count field, Rsvdz on xhci 1.1 with Extended TBC enabled (ETE) */
5cd43e33 1284#define TRB_TBC(p) (((p) & 0x3) << 7)
b61d378f 1285#define TRB_TLBPC(p) (((p) & 0xf) << 16)
0ebbab37
SS
1286
1287/* Cycle bit - indicates TRB ownership by HC or HCD */
1288#define TRB_CYCLE (1<<0)
1289/*
1290 * Force next event data TRB to be evaluated before task switch.
1291 * Used to pass OS data back after a TD completes.
1292 */
1293#define TRB_ENT (1<<1)
1294/* Interrupt on short packet */
1295#define TRB_ISP (1<<2)
1296/* Set PCIe no snoop attribute */
1297#define TRB_NO_SNOOP (1<<3)
1298/* Chain multiple TRBs into a TD */
1299#define TRB_CHAIN (1<<4)
1300/* Interrupt on completion */
1301#define TRB_IOC (1<<5)
1302/* The buffer pointer contains immediate data */
1303#define TRB_IDT (1<<6)
1304
ad106f29
AX
1305/* Block Event Interrupt */
1306#define TRB_BEI (1<<9)
0ebbab37
SS
1307
1308/* Control transfer TRB specific fields */
1309#define TRB_DIR_IN (1<<16)
b83cdc8f
AX
1310#define TRB_TX_TYPE(p) ((p) << 16)
1311#define TRB_DATA_OUT 2
1312#define TRB_DATA_IN 3
0ebbab37 1313
04e51901
AX
1314/* Isochronous TRB specific fields */
1315#define TRB_SIA (1<<31)
79b8094f 1316#define TRB_FRAME_ID(p) (((p) & 0x7ff) << 20)
04e51901 1317
7f84eef0 1318struct xhci_generic_trb {
28ccd296 1319 __le32 field[4];
98441973 1320};
7f84eef0
SS
1321
1322union xhci_trb {
1323 struct xhci_link_trb link;
1324 struct xhci_transfer_event trans_event;
1325 struct xhci_event_cmd event_cmd;
1326 struct xhci_generic_trb generic;
1327};
1328
0ebbab37
SS
1329/* TRB bit mask */
1330#define TRB_TYPE_BITMASK (0xfc00)
1331#define TRB_TYPE(p) ((p) << 10)
0238634d 1332#define TRB_FIELD_TO_TYPE(p) (((p) & TRB_TYPE_BITMASK) >> 10)
0ebbab37
SS
1333/* TRB type IDs */
1334/* bulk, interrupt, isoc scatter/gather, and control data stage */
1335#define TRB_NORMAL 1
1336/* setup stage for control transfers */
1337#define TRB_SETUP 2
1338/* data stage for control transfers */
1339#define TRB_DATA 3
1340/* status stage for control transfers */
1341#define TRB_STATUS 4
1342/* isoc transfers */
1343#define TRB_ISOC 5
1344/* TRB for linking ring segments */
1345#define TRB_LINK 6
1346#define TRB_EVENT_DATA 7
1347/* Transfer Ring No-op (not for the command ring) */
1348#define TRB_TR_NOOP 8
1349/* Command TRBs */
1350/* Enable Slot Command */
1351#define TRB_ENABLE_SLOT 9
1352/* Disable Slot Command */
1353#define TRB_DISABLE_SLOT 10
1354/* Address Device Command */
1355#define TRB_ADDR_DEV 11
1356/* Configure Endpoint Command */
1357#define TRB_CONFIG_EP 12
1358/* Evaluate Context Command */
1359#define TRB_EVAL_CONTEXT 13
a1587d97
SS
1360/* Reset Endpoint Command */
1361#define TRB_RESET_EP 14
0ebbab37
SS
1362/* Stop Transfer Ring Command */
1363#define TRB_STOP_RING 15
1364/* Set Transfer Ring Dequeue Pointer Command */
1365#define TRB_SET_DEQ 16
1366/* Reset Device Command */
1367#define TRB_RESET_DEV 17
1368/* Force Event Command (opt) */
1369#define TRB_FORCE_EVENT 18
1370/* Negotiate Bandwidth Command (opt) */
1371#define TRB_NEG_BANDWIDTH 19
1372/* Set Latency Tolerance Value Command (opt) */
1373#define TRB_SET_LT 20
1374/* Get port bandwidth Command */
1375#define TRB_GET_BW 21
1376/* Force Header Command - generate a transaction or link management packet */
1377#define TRB_FORCE_HEADER 22
1378/* No-op Command - not for transfer rings */
1379#define TRB_CMD_NOOP 23
1380/* TRB IDs 24-31 reserved */
1381/* Event TRBS */
1382/* Transfer Event */
1383#define TRB_TRANSFER 32
1384/* Command Completion Event */
1385#define TRB_COMPLETION 33
1386/* Port Status Change Event */
1387#define TRB_PORT_STATUS 34
1388/* Bandwidth Request Event (opt) */
1389#define TRB_BANDWIDTH_EVENT 35
1390/* Doorbell Event (opt) */
1391#define TRB_DOORBELL 36
1392/* Host Controller Event */
1393#define TRB_HC_EVENT 37
1394/* Device Notification Event - device sent function wake notification */
1395#define TRB_DEV_NOTE 38
1396/* MFINDEX Wrap Event - microframe counter wrapped */
1397#define TRB_MFINDEX_WRAP 39
1398/* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
1399
0238634d
SS
1400/* Nec vendor-specific command completion event. */
1401#define TRB_NEC_CMD_COMP 48
1402/* Get NEC firmware revision. */
1403#define TRB_NEC_GET_FW 49
1404
a37c3f76
FB
1405static inline const char *xhci_trb_type_string(u8 type)
1406{
1407 switch (type) {
1408 case TRB_NORMAL:
1409 return "Normal";
1410 case TRB_SETUP:
1411 return "Setup Stage";
1412 case TRB_DATA:
1413 return "Data Stage";
1414 case TRB_STATUS:
1415 return "Status Stage";
1416 case TRB_ISOC:
1417 return "Isoch";
1418 case TRB_LINK:
1419 return "Link";
1420 case TRB_EVENT_DATA:
1421 return "Event Data";
1422 case TRB_TR_NOOP:
1423 return "No-Op";
1424 case TRB_ENABLE_SLOT:
1425 return "Enable Slot Command";
1426 case TRB_DISABLE_SLOT:
1427 return "Disable Slot Command";
1428 case TRB_ADDR_DEV:
1429 return "Address Device Command";
1430 case TRB_CONFIG_EP:
1431 return "Configure Endpoint Command";
1432 case TRB_EVAL_CONTEXT:
1433 return "Evaluate Context Command";
1434 case TRB_RESET_EP:
1435 return "Reset Endpoint Command";
1436 case TRB_STOP_RING:
1437 return "Stop Ring Command";
1438 case TRB_SET_DEQ:
1439 return "Set TR Dequeue Pointer Command";
1440 case TRB_RESET_DEV:
1441 return "Reset Device Command";
1442 case TRB_FORCE_EVENT:
1443 return "Force Event Command";
1444 case TRB_NEG_BANDWIDTH:
1445 return "Negotiate Bandwidth Command";
1446 case TRB_SET_LT:
1447 return "Set Latency Tolerance Value Command";
1448 case TRB_GET_BW:
1449 return "Get Port Bandwidth Command";
1450 case TRB_FORCE_HEADER:
1451 return "Force Header Command";
1452 case TRB_CMD_NOOP:
1453 return "No-Op Command";
1454 case TRB_TRANSFER:
1455 return "Transfer Event";
1456 case TRB_COMPLETION:
1457 return "Command Completion Event";
1458 case TRB_PORT_STATUS:
1459 return "Port Status Change Event";
1460 case TRB_BANDWIDTH_EVENT:
1461 return "Bandwidth Request Event";
1462 case TRB_DOORBELL:
1463 return "Doorbell Event";
1464 case TRB_HC_EVENT:
1465 return "Host Controller Event";
1466 case TRB_DEV_NOTE:
1467 return "Device Notification Event";
1468 case TRB_MFINDEX_WRAP:
1469 return "MFINDEX Wrap Event";
1470 case TRB_NEC_CMD_COMP:
1471 return "NEC Command Completion Event";
1472 case TRB_NEC_GET_FW:
1473 return "NET Get Firmware Revision Command";
1474 default:
1475 return "UNKNOWN";
1476 }
1477}
1478
f5960b69
ME
1479#define TRB_TYPE_LINK(x) (((x) & TRB_TYPE_BITMASK) == TRB_TYPE(TRB_LINK))
1480/* Above, but for __le32 types -- can avoid work by swapping constants: */
1481#define TRB_TYPE_LINK_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1482 cpu_to_le32(TRB_TYPE(TRB_LINK)))
1483#define TRB_TYPE_NOOP_LE32(x) (((x) & cpu_to_le32(TRB_TYPE_BITMASK)) == \
1484 cpu_to_le32(TRB_TYPE(TRB_TR_NOOP)))
1485
0238634d
SS
1486#define NEC_FW_MINOR(p) (((p) >> 0) & 0xff)
1487#define NEC_FW_MAJOR(p) (((p) >> 8) & 0xff)
1488
0ebbab37
SS
1489/*
1490 * TRBS_PER_SEGMENT must be a multiple of 4,
1491 * since the command ring is 64-byte aligned.
1492 * It must also be greater than 16.
1493 */
18cc2f4c 1494#define TRBS_PER_SEGMENT 256
913a8a34
SS
1495/* Allow two commands + a link TRB, along with any reserved command TRBs */
1496#define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
eb8ccd2b
DH
1497#define TRB_SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
1498#define TRB_SEGMENT_SHIFT (ilog2(TRB_SEGMENT_SIZE))
b10de142
SS
1499/* TRB buffer pointers can't cross 64KB boundaries */
1500#define TRB_MAX_BUFF_SHIFT 16
1501#define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
d2510342
AI
1502/* How much data is left before the 64KB boundary? */
1503#define TRB_BUFF_LEN_UP_TO_BOUNDARY(addr) (TRB_MAX_BUFF_SIZE - \
1504 (addr & (TRB_MAX_BUFF_SIZE - 1)))
0ebbab37
SS
1505
1506struct xhci_segment {
1507 union xhci_trb *trbs;
1508 /* private to HCD */
1509 struct xhci_segment *next;
1510 dma_addr_t dma;
f9c589e1
MN
1511 /* Max packet sized bounce buffer for td-fragmant alignment */
1512 dma_addr_t bounce_dma;
1513 void *bounce_buf;
1514 unsigned int bounce_offs;
1515 unsigned int bounce_len;
98441973 1516};
0ebbab37 1517
ae636747
SS
1518struct xhci_td {
1519 struct list_head td_list;
1520 struct list_head cancelled_td_list;
1521 struct urb *urb;
1522 struct xhci_segment *start_seg;
1523 union xhci_trb *first_trb;
1524 union xhci_trb *last_trb;
f9c589e1 1525 struct xhci_segment *bounce_seg;
45ba2154
AM
1526 /* actual_length of the URB has already been set */
1527 bool urb_length_set;
ae636747
SS
1528};
1529
6e4468b9
EF
1530/* xHCI command default timeout value */
1531#define XHCI_CMD_DEFAULT_TIMEOUT (5 * HZ)
1532
b92cc66c
EF
1533/* command descriptor */
1534struct xhci_cd {
b92cc66c
EF
1535 struct xhci_command *command;
1536 union xhci_trb *cmd_trb;
1537};
1538
ac9d8fe7
SS
1539struct xhci_dequeue_state {
1540 struct xhci_segment *new_deq_seg;
1541 union xhci_trb *new_deq_ptr;
1542 int new_cycle_state;
8790736d 1543 unsigned int stream_id;
ac9d8fe7
SS
1544};
1545
3b72fca0
AX
1546enum xhci_ring_type {
1547 TYPE_CTRL = 0,
1548 TYPE_ISOC,
1549 TYPE_BULK,
1550 TYPE_INTR,
1551 TYPE_STREAM,
1552 TYPE_COMMAND,
1553 TYPE_EVENT,
1554};
1555
a37c3f76
FB
1556static inline const char *xhci_ring_type_string(enum xhci_ring_type type)
1557{
1558 switch (type) {
1559 case TYPE_CTRL:
1560 return "CTRL";
1561 case TYPE_ISOC:
1562 return "ISOC";
1563 case TYPE_BULK:
1564 return "BULK";
1565 case TYPE_INTR:
1566 return "INTR";
1567 case TYPE_STREAM:
1568 return "STREAM";
1569 case TYPE_COMMAND:
1570 return "CMD";
1571 case TYPE_EVENT:
1572 return "EVENT";
1573 }
1574
1575 return "UNKNOWN";
1576}
1577
0ebbab37
SS
1578struct xhci_ring {
1579 struct xhci_segment *first_seg;
3fe4fe08 1580 struct xhci_segment *last_seg;
0ebbab37 1581 union xhci_trb *enqueue;
7f84eef0 1582 struct xhci_segment *enq_seg;
0ebbab37 1583 union xhci_trb *dequeue;
7f84eef0 1584 struct xhci_segment *deq_seg;
d0e96f5a 1585 struct list_head td_list;
0ebbab37
SS
1586 /*
1587 * Write the cycle state into the TRB cycle field to give ownership of
1588 * the TRB to the host controller (if we are the producer), or to check
1589 * if we own the TRB (if we are the consumer). See section 4.9.1.
1590 */
1591 u32 cycle_state;
e9df17eb 1592 unsigned int stream_id;
3fe4fe08 1593 unsigned int num_segs;
b008df60
AX
1594 unsigned int num_trbs_free;
1595 unsigned int num_trbs_free_temp;
f9c589e1 1596 unsigned int bounce_buf_len;
3b72fca0 1597 enum xhci_ring_type type;
ad808333 1598 bool last_td_was_short;
15341303 1599 struct radix_tree_root *trb_address_map;
0ebbab37
SS
1600};
1601
1602struct xhci_erst_entry {
1603 /* 64-bit event ring segment address */
28ccd296
ME
1604 __le64 seg_addr;
1605 __le32 seg_size;
0ebbab37 1606 /* Set to zero */
28ccd296 1607 __le32 rsvd;
98441973 1608};
0ebbab37
SS
1609
1610struct xhci_erst {
1611 struct xhci_erst_entry *entries;
1612 unsigned int num_entries;
1613 /* xhci->event_ring keeps track of segment dma addresses */
1614 dma_addr_t erst_dma_addr;
1615 /* Num entries the ERST can contain */
1616 unsigned int erst_size;
1617};
1618
254c80a3
JY
1619struct xhci_scratchpad {
1620 u64 *sp_array;
1621 dma_addr_t sp_dma;
1622 void **sp_buffers;
254c80a3
JY
1623};
1624
8e51adcc 1625struct urb_priv {
9ef7fbbb
MN
1626 int num_tds;
1627 int num_tds_done;
7e64b037 1628 struct xhci_td td[0];
8e51adcc
AX
1629};
1630
0ebbab37
SS
1631/*
1632 * Each segment table entry is 4*32bits long. 1K seems like an ok size:
1633 * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
1634 * meaning 64 ring segments.
1635 * Initial allocated size of the ERST, in number of entries */
1636#define ERST_NUM_SEGS 1
1637/* Initial allocated size of the ERST, in number of entries */
1638#define ERST_SIZE 64
1639/* Initial number of event segment rings allocated */
1640#define ERST_ENTRIES 1
7f84eef0
SS
1641/* Poll every 60 seconds */
1642#define POLL_TIMEOUT 60
6f5165cf
SS
1643/* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
1644#define XHCI_STOP_EP_CMD_TIMEOUT 5
0ebbab37
SS
1645/* XXX: Make these module parameters */
1646
5535b1d5
AX
1647struct s3_save {
1648 u32 command;
1649 u32 dev_nt;
1650 u64 dcbaa_ptr;
1651 u32 config_reg;
1652 u32 irq_pending;
1653 u32 irq_control;
1654 u32 erst_size;
1655 u64 erst_base;
1656 u64 erst_dequeue;
1657};
74c68741 1658
9574323c
AX
1659/* Use for lpm */
1660struct dev_info {
1661 u32 dev_id;
1662 struct list_head list;
1663};
1664
20b67cf5
SS
1665struct xhci_bus_state {
1666 unsigned long bus_suspended;
1667 unsigned long next_statechange;
1668
1669 /* Port suspend arrays are indexed by the portnum of the fake roothub */
1670 /* ports suspend status arrays - max 31 ports for USB2, 15 for USB3 */
1671 u32 port_c_suspend;
1672 u32 suspended_ports;
4ee823b8 1673 u32 port_remote_wakeup;
20b67cf5 1674 unsigned long resume_done[USB_MAXCHILDREN];
f370b996
AX
1675 /* which ports have started to resume */
1676 unsigned long resuming_ports;
8b3d4570
SS
1677 /* Which ports are waiting on RExit to U0 transition. */
1678 unsigned long rexit_ports;
1679 struct completion rexit_done[USB_MAXCHILDREN];
20b67cf5
SS
1680};
1681
8b3d4570
SS
1682
1683/*
1684 * It can take up to 20 ms to transition from RExit to U0 on the
1685 * Intel Lynx Point LP xHCI host.
1686 */
49442753 1687#define XHCI_MAX_REXIT_TIMEOUT_MS 20
8b3d4570 1688
20b67cf5
SS
1689static inline unsigned int hcd_index(struct usb_hcd *hcd)
1690{
5a838a13 1691 if (hcd->speed >= HCD_USB3)
f6ff0ac8
SS
1692 return 0;
1693 else
1694 return 1;
20b67cf5
SS
1695}
1696
47189098
MN
1697struct xhci_hub {
1698 u8 maj_rev;
1699 u8 min_rev;
1700 u32 *psi; /* array of protocol speed ID entries */
1701 u8 psi_count;
1702 u8 psi_uid_count;
1703};
1704
05103114 1705/* There is one xhci_hcd structure per controller */
74c68741 1706struct xhci_hcd {
b02d0ed6 1707 struct usb_hcd *main_hcd;
f6ff0ac8 1708 struct usb_hcd *shared_hcd;
74c68741
SS
1709 /* glue to PCI and HCD framework */
1710 struct xhci_cap_regs __iomem *cap_regs;
1711 struct xhci_op_regs __iomem *op_regs;
1712 struct xhci_run_regs __iomem *run_regs;
0ebbab37 1713 struct xhci_doorbell_array __iomem *dba;
66d4eadd 1714 /* Our HCD's current interrupter register set */
98441973 1715 struct xhci_intr_reg __iomem *ir_set;
74c68741
SS
1716
1717 /* Cached register copies of read-only HC data */
1718 __u32 hcs_params1;
1719 __u32 hcs_params2;
1720 __u32 hcs_params3;
1721 __u32 hcc_params;
04abb6de 1722 __u32 hcc_params2;
74c68741
SS
1723
1724 spinlock_t lock;
1725
1726 /* packed release number */
1727 u8 sbrn;
1728 u16 hci_version;
1729 u8 max_slots;
1730 u8 max_interrupters;
1731 u8 max_ports;
1732 u8 isoc_threshold;
1733 int event_ring_max;
66d4eadd 1734 /* 4KB min, 128MB max */
74c68741 1735 int page_size;
66d4eadd
SS
1736 /* Valid values are 12 to 20, inclusive */
1737 int page_shift;
43b86af8 1738 /* msi-x vectors */
66d4eadd 1739 int msix_count;
4718c177
GC
1740 /* optional clock */
1741 struct clk *clk;
0ebbab37 1742 /* data structures */
a74588f9 1743 struct xhci_device_context_array *dcbaa;
0ebbab37 1744 struct xhci_ring *cmd_ring;
c181bc5b
EF
1745 unsigned int cmd_ring_state;
1746#define CMD_RING_STATE_RUNNING (1 << 0)
1747#define CMD_RING_STATE_ABORTED (1 << 1)
1748#define CMD_RING_STATE_STOPPED (1 << 2)
c9aa1a2d 1749 struct list_head cmd_list;
913a8a34 1750 unsigned int cmd_ring_reserved_trbs;
cb4d5ce5 1751 struct delayed_work cmd_timer;
1c111b6c 1752 struct completion cmd_ring_stop_completion;
c311e391 1753 struct xhci_command *current_cmd;
0ebbab37
SS
1754 struct xhci_ring *event_ring;
1755 struct xhci_erst erst;
254c80a3
JY
1756 /* Scratchpad */
1757 struct xhci_scratchpad *scratchpad;
9574323c
AX
1758 /* Store LPM test failed devices' information */
1759 struct list_head lpm_failed_devs;
254c80a3 1760
3ffbba95 1761 /* slot enabling and address device helpers */
a00918d0
CB
1762 /* these are not thread safe so use mutex */
1763 struct mutex mutex;
dbc33303
SS
1764 /* For USB 3.0 LPM enable/disable. */
1765 struct xhci_command *lpm_command;
3ffbba95
SS
1766 /* Internal mirror of the HW's dcbaa */
1767 struct xhci_virt_device *devs[MAX_HC_SLOTS];
839c817c
SS
1768 /* For keeping track of bandwidth domains per roothub. */
1769 struct xhci_root_port_bw_info *rh_bw;
0ebbab37
SS
1770
1771 /* DMA pools */
1772 struct dma_pool *device_pool;
1773 struct dma_pool *segment_pool;
8df75f42
SS
1774 struct dma_pool *small_streams_pool;
1775 struct dma_pool *medium_streams_pool;
7f84eef0 1776
6f5165cf
SS
1777 /* Host controller watchdog timer structures */
1778 unsigned int xhc_state;
9777e3ce 1779
9777e3ce 1780 u32 command;
5535b1d5 1781 struct s3_save s3;
6f5165cf
SS
1782/* Host controller is dying - not responding to commands. "I'm not dead yet!"
1783 *
1784 * xHC interrupts have been disabled and a watchdog timer will (or has already)
1785 * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
1786 * that sees this status (other than the timer that set it) should stop touching
1787 * hardware immediately. Interrupt handlers should return immediately when
1788 * they see this status (any time they drop and re-acquire xhci->lock).
1789 * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
1790 * putting the TD on the canceled list, etc.
1791 *
1792 * There are no reports of xHCI host controllers that display this issue.
1793 */
1794#define XHCI_STATE_DYING (1 << 0)
c6cc27c7 1795#define XHCI_STATE_HALTED (1 << 1)
98d74f9c 1796#define XHCI_STATE_REMOVING (1 << 2)
cd4f18da
MZ
1797 unsigned long long quirks;
1798#define XHCI_LINK_TRB_QUIRK BIT_ULL(0)
1799#define XHCI_RESET_EP_QUIRK BIT_ULL(1)
1800#define XHCI_NEC_HOST BIT_ULL(2)
1801#define XHCI_AMD_PLL_FIX BIT_ULL(3)
1802#define XHCI_SPURIOUS_SUCCESS BIT_ULL(4)
2cf95c18
SS
1803/*
1804 * Certain Intel host controllers have a limit to the number of endpoint
1805 * contexts they can handle. Ideally, they would signal that they can't handle
1806 * anymore endpoint contexts by returning a Resource Error for the Configure
1807 * Endpoint command, but they don't. Instead they expect software to keep track
1808 * of the number of active endpoints for them, across configure endpoint
1809 * commands, reset device commands, disable slot commands, and address device
1810 * commands.
1811 */
cd4f18da
MZ
1812#define XHCI_EP_LIMIT_QUIRK BIT_ULL(5)
1813#define XHCI_BROKEN_MSI BIT_ULL(6)
1814#define XHCI_RESET_ON_RESUME BIT_ULL(7)
1815#define XHCI_SW_BW_CHECKING BIT_ULL(8)
1816#define XHCI_AMD_0x96_HOST BIT_ULL(9)
1817#define XHCI_TRUST_TX_LENGTH BIT_ULL(10)
1818#define XHCI_LPM_SUPPORT BIT_ULL(11)
1819#define XHCI_INTEL_HOST BIT_ULL(12)
1820#define XHCI_SPURIOUS_REBOOT BIT_ULL(13)
1821#define XHCI_COMP_MODE_QUIRK BIT_ULL(14)
1822#define XHCI_AVOID_BEI BIT_ULL(15)
1823#define XHCI_PLAT BIT_ULL(16)
1824#define XHCI_SLOW_SUSPEND BIT_ULL(17)
1825#define XHCI_SPURIOUS_WAKEUP BIT_ULL(18)
8f873c1f 1826/* For controllers with a broken beyond repair streams implementation */
cd4f18da
MZ
1827#define XHCI_BROKEN_STREAMS BIT_ULL(19)
1828#define XHCI_PME_STUCK_QUIRK BIT_ULL(20)
1829#define XHCI_MTK_HOST BIT_ULL(21)
1830#define XHCI_SSIC_PORT_UNUSED BIT_ULL(22)
1831#define XHCI_NO_64BIT_SUPPORT BIT_ULL(23)
1832#define XHCI_MISSING_CAS BIT_ULL(24)
41135de1 1833/* For controller with a broken Port Disable implementation */
cd4f18da
MZ
1834#define XHCI_BROKEN_PORT_PED BIT_ULL(25)
1835#define XHCI_LIMIT_ENDPOINT_INTERVAL_7 BIT_ULL(26)
1836#define XHCI_U2_DISABLE_WAKE BIT_ULL(27)
1837#define XHCI_ASMEDIA_MODIFY_FLOWCONTROL BIT_ULL(28)
1838#define XHCI_HW_LPM_DISABLE BIT_ULL(29)
1839#define XHCI_SUSPEND_DELAY BIT_ULL(30)
1840#define XHCI_INTEL_USB_ROLE_SW BIT_ULL(31)
649594a6 1841#define XHCI_RESET_PLL_ON_DISCONNECT BIT_ULL(34)
3ff01312 1842#define XHCI_SNPS_BROKEN_SUSPEND BIT_ULL(35)
41135de1 1843
2cf95c18
SS
1844 unsigned int num_active_eps;
1845 unsigned int limit_active_eps;
f6ff0ac8
SS
1846 /* There are two roothubs to keep track of bus suspend info for */
1847 struct xhci_bus_state bus_state[2];
da6699ce
SS
1848 /* Is each xHCI roothub port a USB 3.0, USB 2.0, or USB 1.1 port? */
1849 u8 *port_array;
1850 /* Array of pointers to USB 3.0 PORTSC registers */
28ccd296 1851 __le32 __iomem **usb3_ports;
da6699ce
SS
1852 unsigned int num_usb3_ports;
1853 /* Array of pointers to USB 2.0 PORTSC registers */
28ccd296 1854 __le32 __iomem **usb2_ports;
47189098
MN
1855 struct xhci_hub usb2_rhub;
1856 struct xhci_hub usb3_rhub;
da6699ce 1857 unsigned int num_usb2_ports;
fc71ff75
AX
1858 /* support xHCI 0.96 spec USB2 software LPM */
1859 unsigned sw_lpm_support:1;
1860 /* support xHCI 1.0 spec USB2 hardware LPM */
1861 unsigned hw_lpm_support:1;
4aa9cf83
NSJ
1862 /* Broken Suspend flag for SNPS Suspend resume issue */
1863 unsigned broken_suspend:1;
b630d4b9
MN
1864 /* cached usb2 extened protocol capabilites */
1865 u32 *ext_caps;
1866 unsigned int num_ext_caps;
71c731a2
AC
1867 /* Compliance Mode Recovery Data */
1868 struct timer_list comp_mode_recovery_timer;
1869 u32 port_status_u0;
0f1d832e 1870 u16 test_mode;
71c731a2
AC
1871/* Compliance Mode Timer Triggered every 2 seconds */
1872#define COMP_MODE_RCVRY_MSECS 2000
79a17ddf
YS
1873
1874 /* platform-specific data -- must come last */
1875 unsigned long priv[0] __aligned(sizeof(s64));
74c68741
SS
1876};
1877
cd33a321
RQ
1878/* Platform specific overrides to generic XHCI hc_driver ops */
1879struct xhci_driver_overrides {
1880 size_t extra_priv_size;
1881 int (*reset)(struct usb_hcd *hcd);
1882 int (*start)(struct usb_hcd *hcd);
1883};
1884
79b8094f
LB
1885#define XHCI_CFC_DELAY 10
1886
74c68741
SS
1887/* convert between an HCD pointer and the corresponding EHCI_HCD */
1888static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
1889{
cd33a321
RQ
1890 struct usb_hcd *primary_hcd;
1891
1892 if (usb_hcd_is_primary_hcd(hcd))
1893 primary_hcd = hcd;
1894 else
1895 primary_hcd = hcd->primary_hcd;
1896
1897 return (struct xhci_hcd *) (primary_hcd->hcd_priv);
74c68741
SS
1898}
1899
1900static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
1901{
b02d0ed6 1902 return xhci->main_hcd;
74c68741
SS
1903}
1904
74c68741 1905#define xhci_dbg(xhci, fmt, args...) \
b2497509 1906 dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741
SS
1907#define xhci_err(xhci, fmt, args...) \
1908 dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
1909#define xhci_warn(xhci, fmt, args...) \
1910 dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
8202ce2e
SS
1911#define xhci_warn_ratelimited(xhci, fmt, args...) \
1912 dev_warn_ratelimited(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
99705092
HG
1913#define xhci_info(xhci, fmt, args...) \
1914 dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
74c68741 1915
477632df
SS
1916/*
1917 * Registers should always be accessed with double word or quad word accesses.
1918 *
1919 * Some xHCI implementations may support 64-bit address pointers. Registers
1920 * with 64-bit address pointers should be written to with dword accesses by
1921 * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
1922 * xHCI implementations that do not support 64-bit address pointers will ignore
1923 * the high dword, and write order is irrelevant.
1924 */
f7b2e403
SS
1925static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
1926 __le64 __iomem *regs)
1927{
5990e5dd 1928 return lo_hi_readq(regs);
f7b2e403 1929}
477632df
SS
1930static inline void xhci_write_64(struct xhci_hcd *xhci,
1931 const u64 val, __le64 __iomem *regs)
1932{
5990e5dd 1933 lo_hi_writeq(val, regs);
477632df
SS
1934}
1935
b0567b3f
SS
1936static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
1937{
d7826599 1938 return xhci->quirks & XHCI_LINK_TRB_QUIRK;
b0567b3f
SS
1939}
1940
66d4eadd 1941/* xHCI debugging */
09ece30e 1942void xhci_print_ir_set(struct xhci_hcd *xhci, int set_num);
66d4eadd 1943void xhci_print_registers(struct xhci_hcd *xhci);
0ebbab37
SS
1944void xhci_dbg_regs(struct xhci_hcd *xhci);
1945void xhci_print_run_regs(struct xhci_hcd *xhci);
0ebbab37
SS
1946void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
1947void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
9c9a7dbf 1948char *xhci_get_slot_state(struct xhci_hcd *xhci,
2a8f82c4 1949 struct xhci_container_ctx *ctx);
84a99f6f
XR
1950void xhci_dbg_trace(struct xhci_hcd *xhci, void (*trace)(struct va_format *),
1951 const char *fmt, ...);
66d4eadd 1952
3dbda77e 1953/* xHCI memory management */
66d4eadd
SS
1954void xhci_mem_cleanup(struct xhci_hcd *xhci);
1955int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
3ffbba95
SS
1956void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
1957int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
1958int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
2d1ee590
SS
1959void xhci_copy_ep0_dequeue_into_input_ctx(struct xhci_hcd *xhci,
1960 struct usb_device *udev);
d0e96f5a 1961unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
01c5f447 1962unsigned int xhci_get_endpoint_address(unsigned int ep_index);
ac9d8fe7 1963unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
f94e0186 1964void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
2e27980e
SS
1965void xhci_update_tt_active_eps(struct xhci_hcd *xhci,
1966 struct xhci_virt_device *virt_dev,
1967 int old_active_eps);
9af5d71d
SS
1968void xhci_clear_endpoint_bw_info(struct xhci_bw_info *bw_info);
1969void xhci_update_bw_info(struct xhci_hcd *xhci,
1970 struct xhci_container_ctx *in_ctx,
1971 struct xhci_input_control_ctx *ctrl_ctx,
1972 struct xhci_virt_device *virt_dev);
f2217e8e 1973void xhci_endpoint_copy(struct xhci_hcd *xhci,
913a8a34
SS
1974 struct xhci_container_ctx *in_ctx,
1975 struct xhci_container_ctx *out_ctx,
1976 unsigned int ep_index);
1977void xhci_slot_copy(struct xhci_hcd *xhci,
1978 struct xhci_container_ctx *in_ctx,
1979 struct xhci_container_ctx *out_ctx);
f88ba78d
SS
1980int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
1981 struct usb_device *udev, struct usb_host_endpoint *ep,
1982 gfp_t mem_flags);
f94e0186 1983void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
8dfec614
AX
1984int xhci_ring_expansion(struct xhci_hcd *xhci, struct xhci_ring *ring,
1985 unsigned int num_trbs, gfp_t flags);
c5628a2a 1986void xhci_free_endpoint_ring(struct xhci_hcd *xhci,
412566bd
SS
1987 struct xhci_virt_device *virt_dev,
1988 unsigned int ep_index);
8df75f42
SS
1989struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
1990 unsigned int num_stream_ctxs,
f9c589e1
MN
1991 unsigned int num_streams,
1992 unsigned int max_packet, gfp_t flags);
8df75f42
SS
1993void xhci_free_stream_info(struct xhci_hcd *xhci,
1994 struct xhci_stream_info *stream_info);
1995void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
1996 struct xhci_ep_ctx *ep_ctx,
1997 struct xhci_stream_info *stream_info);
4daf9df5 1998void xhci_setup_no_streams_ep_input_ctx(struct xhci_ep_ctx *ep_ctx,
8df75f42 1999 struct xhci_virt_ep *ep);
2cf95c18
SS
2000void xhci_free_device_endpoint_resources(struct xhci_hcd *xhci,
2001 struct xhci_virt_device *virt_dev, bool drop_control_ep);
e9df17eb
SS
2002struct xhci_ring *xhci_dma_to_transfer_ring(
2003 struct xhci_virt_ep *ep,
2004 u64 address);
e9df17eb
SS
2005struct xhci_ring *xhci_stream_id_to_ring(
2006 struct xhci_virt_device *dev,
2007 unsigned int ep_index,
2008 unsigned int stream_id);
913a8a34 2009struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
a1d78c16
SS
2010 bool allocate_in_ctx, bool allocate_completion,
2011 gfp_t mem_flags);
4daf9df5 2012void xhci_urb_free_priv(struct urb_priv *urb_priv);
913a8a34
SS
2013void xhci_free_command(struct xhci_hcd *xhci,
2014 struct xhci_command *command);
66d4eadd 2015
66d4eadd 2016/* xHCI host controller glue */
552e0c4f 2017typedef void (*xhci_get_quirks_t)(struct device *, struct xhci_hcd *);
dc0b177c 2018int xhci_handshake(void __iomem *ptr, u32 mask, u32 done, int usec);
4f0f0bae 2019void xhci_quiesce(struct xhci_hcd *xhci);
66d4eadd 2020int xhci_halt(struct xhci_hcd *xhci);
26bba5c7 2021int xhci_start(struct xhci_hcd *xhci);
66d4eadd 2022int xhci_reset(struct xhci_hcd *xhci);
66d4eadd 2023int xhci_run(struct usb_hcd *hcd);
552e0c4f 2024int xhci_gen_setup(struct usb_hcd *hcd, xhci_get_quirks_t get_quirks);
839a9964 2025void xhci_shutdown(struct usb_hcd *hcd);
cd33a321
RQ
2026void xhci_init_driver(struct hc_driver *drv,
2027 const struct xhci_driver_overrides *over);
d6e6e57e 2028int xhci_disable_slot(struct xhci_hcd *xhci, u32 slot_id);
436a3890 2029
a1377e53 2030int xhci_suspend(struct xhci_hcd *xhci, bool do_wakeup);
5535b1d5 2031int xhci_resume(struct xhci_hcd *xhci, bool hibernated);
436a3890 2032
7f84eef0 2033irqreturn_t xhci_irq(struct usb_hcd *hcd);
851ec164 2034irqreturn_t xhci_msi_irq(int irq, void *hcd);
3ffbba95 2035int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
839c817c
SS
2036int xhci_alloc_tt_info(struct xhci_hcd *xhci,
2037 struct xhci_virt_device *virt_dev,
2038 struct usb_device *hdev,
2039 struct usb_tt *tt, gfp_t mem_flags);
7f84eef0
SS
2040
2041/* xHCI ring, segment, TRB, and TD functions */
23e3be11 2042dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
cffb9be8
HG
2043struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2044 struct xhci_segment *start_seg, union xhci_trb *start_trb,
2045 union xhci_trb *end_trb, dma_addr_t suspect_dma, bool debug);
b45b5069 2046int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
23e3be11 2047void xhci_ring_cmd_db(struct xhci_hcd *xhci);
ddba5cd0
MN
2048int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
2049 u32 trb_type, u32 slot_id);
2050int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2051 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev);
2052int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d 2053 u32 field1, u32 field2, u32 field3, u32 field4);
ddba5cd0
MN
2054int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
2055 int slot_id, unsigned int ep_index, int suspend);
23e3be11
SS
2056int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2057 int slot_id, unsigned int ep_index);
2058int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2059 int slot_id, unsigned int ep_index);
624defa1
SS
2060int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
2061 int slot_id, unsigned int ep_index);
04e51901
AX
2062int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
2063 struct urb *urb, int slot_id, unsigned int ep_index);
ddba5cd0
MN
2064int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
2065 struct xhci_command *cmd, dma_addr_t in_ctx_ptr, u32 slot_id,
2066 bool command_must_succeed);
2067int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
2068 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed);
2069int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
21749148
MN
2070 int slot_id, unsigned int ep_index,
2071 enum xhci_ep_reset_type reset_type);
ddba5cd0
MN
2072int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
2073 u32 slot_id);
c92bcfa7
SS
2074void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
2075 unsigned int slot_id, unsigned int ep_index,
e9df17eb
SS
2076 unsigned int stream_id, struct xhci_td *cur_td,
2077 struct xhci_dequeue_state *state);
c92bcfa7 2078void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
63a0d9ab
SS
2079 unsigned int slot_id, unsigned int ep_index,
2080 struct xhci_dequeue_state *deq_state);
d36374fd
MN
2081void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci, unsigned int ep_index,
2082 unsigned int stream_id, struct xhci_td *td);
6f5165cf 2083void xhci_stop_endpoint_command_watchdog(unsigned long arg);
cb4d5ce5 2084void xhci_handle_command_timeout(struct work_struct *work);
c311e391 2085
be88fe4f
AX
2086void xhci_ring_ep_doorbell(struct xhci_hcd *xhci, unsigned int slot_id,
2087 unsigned int ep_index, unsigned int stream_id);
c9aa1a2d 2088void xhci_cleanup_command_queue(struct xhci_hcd *xhci);
66d4eadd 2089
0f2a7930 2090/* xHCI roothub code */
c9682dff
AX
2091void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2092 int port_id, u32 link_state);
d2f52c9e
AX
2093void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
2094 int port_id, u32 port_bit);
0f2a7930
SS
2095int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
2096 char *buf, u16 wLength);
2097int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
3f5eb141 2098int xhci_find_raw_port_number(struct usb_hcd *hcd, int port1);
d9f11ba9 2099void xhci_hc_died(struct xhci_hcd *xhci);
436a3890
SS
2100
2101#ifdef CONFIG_PM
9777e3ce
AX
2102int xhci_bus_suspend(struct usb_hcd *hcd);
2103int xhci_bus_resume(struct usb_hcd *hcd);
436a3890
SS
2104#else
2105#define xhci_bus_suspend NULL
2106#define xhci_bus_resume NULL
2107#endif /* CONFIG_PM */
2108
56192531 2109u32 xhci_port_state_to_neutral(u32 state);
5233630f
SS
2110int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
2111 u16 port);
56192531 2112void xhci_ring_device(struct xhci_hcd *xhci, int slot_id);
0f2a7930 2113
d115b048 2114/* xHCI contexts */
4daf9df5 2115struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_container_ctx *ctx);
d115b048
JY
2116struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
2117struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
2118
75b040ec
AI
2119struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
2120 unsigned int slot_id, unsigned int ep_index,
2121 unsigned int stream_id);
2122static inline struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
2123 struct urb *urb)
2124{
2125 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
2126 xhci_get_endpoint_index(&urb->ep->desc),
2127 urb->stream_id);
2128}
2129
52407729
FB
2130static inline char *xhci_slot_state_string(u32 state)
2131{
2132 switch (state) {
2133 case SLOT_STATE_ENABLED:
2134 return "enabled/disabled";
2135 case SLOT_STATE_DEFAULT:
2136 return "default";
2137 case SLOT_STATE_ADDRESSED:
2138 return "addressed";
2139 case SLOT_STATE_CONFIGURED:
2140 return "configured";
2141 default:
2142 return "reserved";
2143 }
2144}
2145
a37c3f76
FB
2146static inline const char *xhci_decode_trb(u32 field0, u32 field1, u32 field2,
2147 u32 field3)
2148{
2149 static char str[256];
2150 int type = TRB_FIELD_TO_TYPE(field3);
2151
2152 switch (type) {
2153 case TRB_LINK:
2154 sprintf(str,
96d9a6eb
LB
2155 "LINK %08x%08x intr %d type '%s' flags %c:%c:%c:%c",
2156 field1, field0, GET_INTR_TARGET(field2),
d2561626 2157 xhci_trb_type_string(type),
96d9a6eb
LB
2158 field3 & TRB_IOC ? 'I' : 'i',
2159 field3 & TRB_CHAIN ? 'C' : 'c',
2160 field3 & TRB_TC ? 'T' : 't',
a37c3f76
FB
2161 field3 & TRB_CYCLE ? 'C' : 'c');
2162 break;
2163 case TRB_TRANSFER:
2164 case TRB_COMPLETION:
2165 case TRB_PORT_STATUS:
2166 case TRB_BANDWIDTH_EVENT:
2167 case TRB_DOORBELL:
2168 case TRB_HC_EVENT:
2169 case TRB_DEV_NOTE:
2170 case TRB_MFINDEX_WRAP:
2171 sprintf(str,
2172 "TRB %08x%08x status '%s' len %d slot %d ep %d type '%s' flags %c:%c",
2173 field1, field0,
2174 xhci_trb_comp_code_string(GET_COMP_CODE(field2)),
2175 EVENT_TRB_LEN(field2), TRB_TO_SLOT_ID(field3),
2176 /* Macro decrements 1, maybe it shouldn't?!? */
2177 TRB_TO_EP_INDEX(field3) + 1,
d2561626 2178 xhci_trb_type_string(type),
a37c3f76
FB
2179 field3 & EVENT_DATA ? 'E' : 'e',
2180 field3 & TRB_CYCLE ? 'C' : 'c');
2181
2182 break;
2183 case TRB_SETUP:
5d062aba
FB
2184 sprintf(str, "bRequestType %02x bRequest %02x wValue %02x%02x wIndex %02x%02x wLength %d length %d TD size %d intr %d type '%s' flags %c:%c:%c",
2185 field0 & 0xff,
2186 (field0 & 0xff00) >> 8,
2187 (field0 & 0xff000000) >> 24,
2188 (field0 & 0xff0000) >> 16,
2189 (field1 & 0xff00) >> 8,
2190 field1 & 0xff,
2191 (field1 & 0xff000000) >> 16 |
2192 (field1 & 0xff0000) >> 16,
2193 TRB_LEN(field2), GET_TD_SIZE(field2),
2194 GET_INTR_TARGET(field2),
d2561626 2195 xhci_trb_type_string(type),
5d062aba
FB
2196 field3 & TRB_IDT ? 'I' : 'i',
2197 field3 & TRB_IOC ? 'I' : 'i',
2198 field3 & TRB_CYCLE ? 'C' : 'c');
a37c3f76 2199 break;
a37c3f76 2200 case TRB_DATA:
5d062aba
FB
2201 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c",
2202 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2203 GET_INTR_TARGET(field2),
d2561626 2204 xhci_trb_type_string(type),
5d062aba
FB
2205 field3 & TRB_IDT ? 'I' : 'i',
2206 field3 & TRB_IOC ? 'I' : 'i',
2207 field3 & TRB_CHAIN ? 'C' : 'c',
2208 field3 & TRB_NO_SNOOP ? 'S' : 's',
2209 field3 & TRB_ISP ? 'I' : 'i',
2210 field3 & TRB_ENT ? 'E' : 'e',
2211 field3 & TRB_CYCLE ? 'C' : 'c');
2212 break;
a37c3f76 2213 case TRB_STATUS:
5d062aba
FB
2214 sprintf(str, "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c",
2215 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2216 GET_INTR_TARGET(field2),
d2561626 2217 xhci_trb_type_string(type),
5d062aba
FB
2218 field3 & TRB_IOC ? 'I' : 'i',
2219 field3 & TRB_CHAIN ? 'C' : 'c',
2220 field3 & TRB_ENT ? 'E' : 'e',
2221 field3 & TRB_CYCLE ? 'C' : 'c');
2222 break;
2223 case TRB_NORMAL:
a37c3f76
FB
2224 case TRB_ISOC:
2225 case TRB_EVENT_DATA:
2226 case TRB_TR_NOOP:
2227 sprintf(str,
2228 "Buffer %08x%08x length %d TD size %d intr %d type '%s' flags %c:%c:%c:%c:%c:%c:%c:%c",
2229 field1, field0, TRB_LEN(field2), GET_TD_SIZE(field2),
2230 GET_INTR_TARGET(field2),
d2561626 2231 xhci_trb_type_string(type),
a37c3f76
FB
2232 field3 & TRB_BEI ? 'B' : 'b',
2233 field3 & TRB_IDT ? 'I' : 'i',
2234 field3 & TRB_IOC ? 'I' : 'i',
2235 field3 & TRB_CHAIN ? 'C' : 'c',
2236 field3 & TRB_NO_SNOOP ? 'S' : 's',
2237 field3 & TRB_ISP ? 'I' : 'i',
2238 field3 & TRB_ENT ? 'E' : 'e',
2239 field3 & TRB_CYCLE ? 'C' : 'c');
2240 break;
2241
2242 case TRB_CMD_NOOP:
2243 case TRB_ENABLE_SLOT:
2244 sprintf(str,
2245 "%s: flags %c",
d2561626 2246 xhci_trb_type_string(type),
a37c3f76
FB
2247 field3 & TRB_CYCLE ? 'C' : 'c');
2248 break;
2249 case TRB_DISABLE_SLOT:
2250 case TRB_NEG_BANDWIDTH:
2251 sprintf(str,
2252 "%s: slot %d flags %c",
d2561626 2253 xhci_trb_type_string(type),
a37c3f76
FB
2254 TRB_TO_SLOT_ID(field3),
2255 field3 & TRB_CYCLE ? 'C' : 'c');
2256 break;
2257 case TRB_ADDR_DEV:
2258 sprintf(str,
2259 "%s: ctx %08x%08x slot %d flags %c:%c",
d2561626 2260 xhci_trb_type_string(type),
a37c3f76
FB
2261 field1, field0,
2262 TRB_TO_SLOT_ID(field3),
2263 field3 & TRB_BSR ? 'B' : 'b',
2264 field3 & TRB_CYCLE ? 'C' : 'c');
2265 break;
2266 case TRB_CONFIG_EP:
2267 sprintf(str,
2268 "%s: ctx %08x%08x slot %d flags %c:%c",
d2561626 2269 xhci_trb_type_string(type),
a37c3f76
FB
2270 field1, field0,
2271 TRB_TO_SLOT_ID(field3),
2272 field3 & TRB_DC ? 'D' : 'd',
2273 field3 & TRB_CYCLE ? 'C' : 'c');
2274 break;
2275 case TRB_EVAL_CONTEXT:
2276 sprintf(str,
2277 "%s: ctx %08x%08x slot %d flags %c",
d2561626 2278 xhci_trb_type_string(type),
a37c3f76
FB
2279 field1, field0,
2280 TRB_TO_SLOT_ID(field3),
2281 field3 & TRB_CYCLE ? 'C' : 'c');
2282 break;
2283 case TRB_RESET_EP:
2284 sprintf(str,
2285 "%s: ctx %08x%08x slot %d ep %d flags %c",
d2561626 2286 xhci_trb_type_string(type),
a37c3f76
FB
2287 field1, field0,
2288 TRB_TO_SLOT_ID(field3),
2289 /* Macro decrements 1, maybe it shouldn't?!? */
2290 TRB_TO_EP_INDEX(field3) + 1,
2291 field3 & TRB_CYCLE ? 'C' : 'c');
2292 break;
2293 case TRB_STOP_RING:
2294 sprintf(str,
2295 "%s: slot %d sp %d ep %d flags %c",
d2561626 2296 xhci_trb_type_string(type),
a37c3f76
FB
2297 TRB_TO_SLOT_ID(field3),
2298 TRB_TO_SUSPEND_PORT(field3),
2299 /* Macro decrements 1, maybe it shouldn't?!? */
2300 TRB_TO_EP_INDEX(field3) + 1,
2301 field3 & TRB_CYCLE ? 'C' : 'c');
2302 break;
2303 case TRB_SET_DEQ:
2304 sprintf(str,
2305 "%s: deq %08x%08x stream %d slot %d ep %d flags %c",
d2561626 2306 xhci_trb_type_string(type),
a37c3f76
FB
2307 field1, field0,
2308 TRB_TO_STREAM_ID(field2),
2309 TRB_TO_SLOT_ID(field3),
2310 /* Macro decrements 1, maybe it shouldn't?!? */
2311 TRB_TO_EP_INDEX(field3) + 1,
2312 field3 & TRB_CYCLE ? 'C' : 'c');
2313 break;
2314 case TRB_RESET_DEV:
2315 sprintf(str,
2316 "%s: slot %d flags %c",
d2561626 2317 xhci_trb_type_string(type),
a37c3f76
FB
2318 TRB_TO_SLOT_ID(field3),
2319 field3 & TRB_CYCLE ? 'C' : 'c');
2320 break;
2321 case TRB_FORCE_EVENT:
2322 sprintf(str,
2323 "%s: event %08x%08x vf intr %d vf id %d flags %c",
d2561626 2324 xhci_trb_type_string(type),
a37c3f76
FB
2325 field1, field0,
2326 TRB_TO_VF_INTR_TARGET(field2),
2327 TRB_TO_VF_ID(field3),
2328 field3 & TRB_CYCLE ? 'C' : 'c');
2329 break;
2330 case TRB_SET_LT:
2331 sprintf(str,
2332 "%s: belt %d flags %c",
d2561626 2333 xhci_trb_type_string(type),
a37c3f76
FB
2334 TRB_TO_BELT(field3),
2335 field3 & TRB_CYCLE ? 'C' : 'c');
2336 break;
2337 case TRB_GET_BW:
2338 sprintf(str,
2339 "%s: ctx %08x%08x slot %d speed %d flags %c",
d2561626 2340 xhci_trb_type_string(type),
a37c3f76
FB
2341 field1, field0,
2342 TRB_TO_SLOT_ID(field3),
2343 TRB_TO_DEV_SPEED(field3),
2344 field3 & TRB_CYCLE ? 'C' : 'c');
2345 break;
2346 case TRB_FORCE_HEADER:
2347 sprintf(str,
2348 "%s: info %08x%08x%08x pkt type %d roothub port %d flags %c",
d2561626 2349 xhci_trb_type_string(type),
a37c3f76
FB
2350 field2, field1, field0 & 0xffffffe0,
2351 TRB_TO_PACKET_TYPE(field0),
2352 TRB_TO_ROOTHUB_PORT(field3),
2353 field3 & TRB_CYCLE ? 'C' : 'c');
2354 break;
2355 default:
2356 sprintf(str,
2357 "type '%s' -> raw %08x %08x %08x %08x",
d2561626 2358 xhci_trb_type_string(type),
a37c3f76
FB
2359 field0, field1, field2, field3);
2360 }
2361
2362 return str;
2363}
2364
19a7d0d6
FB
2365static inline const char *xhci_decode_slot_context(u32 info, u32 info2,
2366 u32 tt_info, u32 state)
2367{
2368 static char str[1024];
2369 u32 speed;
2370 u32 hub;
2371 u32 mtt;
2372 int ret = 0;
2373
2374 speed = info & DEV_SPEED;
2375 hub = info & DEV_HUB;
2376 mtt = info & DEV_MTT;
2377
2378 ret = sprintf(str, "RS %05x %s%s%s Ctx Entries %d MEL %d us Port# %d/%d",
2379 info & ROUTE_STRING_MASK,
2380 ({ char *s;
2381 switch (speed) {
2382 case SLOT_SPEED_FS:
2383 s = "full-speed";
2384 break;
2385 case SLOT_SPEED_LS:
2386 s = "low-speed";
2387 break;
2388 case SLOT_SPEED_HS:
2389 s = "high-speed";
2390 break;
2391 case SLOT_SPEED_SS:
2392 s = "super-speed";
2393 break;
2394 case SLOT_SPEED_SSP:
2395 s = "super-speed plus";
2396 break;
2397 default:
2398 s = "UNKNOWN speed";
2399 } s; }),
2400 mtt ? " multi-TT" : "",
2401 hub ? " Hub" : "",
2402 (info & LAST_CTX_MASK) >> 27,
2403 info2 & MAX_EXIT,
2404 DEVINFO_TO_ROOT_HUB_PORT(info2),
2405 DEVINFO_TO_MAX_PORTS(info2));
2406
2407 ret += sprintf(str + ret, " [TT Slot %d Port# %d TTT %d Intr %d] Addr %d State %s",
2408 tt_info & TT_SLOT, (tt_info & TT_PORT) >> 8,
2409 GET_TT_THINK_TIME(tt_info), GET_INTR_TARGET(tt_info),
2410 state & DEV_ADDR_MASK,
2411 xhci_slot_state_string(GET_SLOT_STATE(state)));
2412
2413 return str;
2414}
2415
2e77a825
MN
2416
2417static inline const char *xhci_portsc_link_state_string(u32 portsc)
2418{
2419 switch (portsc & PORT_PLS_MASK) {
2420 case XDEV_U0:
2421 return "U0";
2422 case XDEV_U1:
2423 return "U1";
2424 case XDEV_U2:
2425 return "U2";
2426 case XDEV_U3:
2427 return "U3";
2428 case XDEV_DISABLED:
2429 return "Disabled";
2430 case XDEV_RXDETECT:
2431 return "RxDetect";
2432 case XDEV_INACTIVE:
2433 return "Inactive";
2434 case XDEV_POLLING:
2435 return "Polling";
2436 case XDEV_RECOVERY:
2437 return "Recovery";
2438 case XDEV_HOT_RESET:
2439 return "Hot Reset";
2440 case XDEV_COMP_MODE:
2441 return "Compliance mode";
2442 case XDEV_TEST_MODE:
2443 return "Test mode";
2444 case XDEV_RESUME:
2445 return "Resume";
2446 default:
2447 break;
2448 }
2449 return "Unknown";
2450}
2451
2452static inline const char *xhci_decode_portsc(u32 portsc)
2453{
2454 static char str[256];
2455 int ret;
2456
2457 ret = sprintf(str, "%s %s %s Link:%s ",
2458 portsc & PORT_POWER ? "Powered" : "Powered-off",
2459 portsc & PORT_CONNECT ? "Connected" : "Not-connected",
2460 portsc & PORT_PE ? "Enabled" : "Disabled",
2461 xhci_portsc_link_state_string(portsc));
2462
2463 if (portsc & PORT_OC)
2464 ret += sprintf(str + ret, "OverCurrent ");
2465 if (portsc & PORT_RESET)
2466 ret += sprintf(str + ret, "In-Reset ");
2467
2468 ret += sprintf(str + ret, "Change: ");
2469 if (portsc & PORT_CSC)
2470 ret += sprintf(str + ret, "CSC ");
2471 if (portsc & PORT_PEC)
2472 ret += sprintf(str + ret, "PEC ");
2473 if (portsc & PORT_WRC)
2474 ret += sprintf(str + ret, "WRC ");
2475 if (portsc & PORT_OCC)
2476 ret += sprintf(str + ret, "OCC ");
2477 if (portsc & PORT_RC)
2478 ret += sprintf(str + ret, "PRC ");
2479 if (portsc & PORT_PLC)
2480 ret += sprintf(str + ret, "PLC ");
2481 if (portsc & PORT_CEC)
2482 ret += sprintf(str + ret, "CEC ");
2483 if (portsc & PORT_CAS)
2484 ret += sprintf(str + ret, "CAS ");
2485
2486 ret += sprintf(str + ret, "Wake: ");
2487 if (portsc & PORT_WKCONN_E)
2488 ret += sprintf(str + ret, "WCE ");
2489 if (portsc & PORT_WKDISC_E)
2490 ret += sprintf(str + ret, "WDE ");
2491 if (portsc & PORT_WKOC_E)
2492 ret += sprintf(str + ret, "WOE ");
2493
2494 return str;
2495}
2496
19a7d0d6
FB
2497static inline const char *xhci_ep_state_string(u8 state)
2498{
2499 switch (state) {
2500 case EP_STATE_DISABLED:
2501 return "disabled";
2502 case EP_STATE_RUNNING:
2503 return "running";
2504 case EP_STATE_HALTED:
2505 return "halted";
2506 case EP_STATE_STOPPED:
2507 return "stopped";
2508 case EP_STATE_ERROR:
2509 return "error";
2510 default:
2511 return "INVALID";
2512 }
2513}
2514
2515static inline const char *xhci_ep_type_string(u8 type)
2516{
2517 switch (type) {
2518 case ISOC_OUT_EP:
2519 return "Isoc OUT";
2520 case BULK_OUT_EP:
2521 return "Bulk OUT";
2522 case INT_OUT_EP:
2523 return "Int OUT";
2524 case CTRL_EP:
2525 return "Ctrl";
2526 case ISOC_IN_EP:
2527 return "Isoc IN";
2528 case BULK_IN_EP:
2529 return "Bulk IN";
2530 case INT_IN_EP:
2531 return "Int IN";
2532 default:
2533 return "INVALID";
2534 }
2535}
2536
2537static inline const char *xhci_decode_ep_context(u32 info, u32 info2, u64 deq,
2538 u32 tx_info)
2539{
2540 static char str[1024];
2541 int ret;
2542
2543 u32 esit;
2544 u16 maxp;
2545 u16 avg;
2546
2547 u8 max_pstr;
2548 u8 ep_state;
2549 u8 interval;
2550 u8 ep_type;
2551 u8 burst;
2552 u8 cerr;
2553 u8 mult;
d03fbfde
MN
2554
2555 bool lsa;
2556 bool hid;
19a7d0d6 2557
76a14d7b
MN
2558 esit = CTX_TO_MAX_ESIT_PAYLOAD_HI(info) << 16 |
2559 CTX_TO_MAX_ESIT_PAYLOAD(tx_info);
19a7d0d6
FB
2560
2561 ep_state = info & EP_STATE_MASK;
d03fbfde 2562 max_pstr = CTX_TO_EP_MAXPSTREAMS(info);
19a7d0d6
FB
2563 interval = CTX_TO_EP_INTERVAL(info);
2564 mult = CTX_TO_EP_MULT(info) + 1;
d03fbfde 2565 lsa = !!(info & EP_HAS_LSA);
19a7d0d6
FB
2566
2567 cerr = (info2 & (3 << 1)) >> 1;
2568 ep_type = CTX_TO_EP_TYPE(info2);
d03fbfde 2569 hid = !!(info2 & (1 << 7));
19a7d0d6
FB
2570 burst = CTX_TO_MAX_BURST(info2);
2571 maxp = MAX_PACKET_DECODED(info2);
2572
2573 avg = EP_AVG_TRB_LENGTH(tx_info);
2574
2575 ret = sprintf(str, "State %s mult %d max P. Streams %d %s",
2576 xhci_ep_state_string(ep_state), mult,
2577 max_pstr, lsa ? "LSA " : "");
2578
2579 ret += sprintf(str + ret, "interval %d us max ESIT payload %d CErr %d ",
2580 (1 << interval) * 125, esit, cerr);
2581
2582 ret += sprintf(str + ret, "Type %s %sburst %d maxp %d deq %016llx ",
2583 xhci_ep_type_string(ep_type), hid ? "HID" : "",
2584 burst, maxp, deq);
2585
2586 ret += sprintf(str + ret, "avg trb len %d", avg);
2587
2588 return str;
2589}
a37c3f76 2590
74c68741 2591#endif /* __LINUX_XHCI_HCD_H */