]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
mklog: Split generated message in parts.
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
d1e082c2 2;; Copyright (C) 2009-2013 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
29;; Iterator for QI and HI modes
30(define_mode_iterator SHORT [QI HI])
31
32;; Iterator for all integer modes (up to 64-bit)
33(define_mode_iterator ALLI [QI HI SI DI])
34
35;; Iterator scalar modes (up to 64-bit)
36(define_mode_iterator SDQ_I [QI HI SI DI])
37
38;; Iterator for all integer modes that can be extended (up to 64-bit)
39(define_mode_iterator ALLX [QI HI SI])
40
41;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
42(define_mode_iterator GPF [SF DF])
43
44;; Integer vector modes.
45(define_mode_iterator VDQ [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
46
47;; Integer vector modes.
48(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
49
50;; vector and scalar, 64 & 128-bit container, all integer modes
51(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
52
53;; vector and scalar, 64 & 128-bit container: all vector integer modes;
54;; 64-bit scalar integer mode
55(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
56
57;; Double vector modes.
58(define_mode_iterator VD [V8QI V4HI V2SI V2SF])
59
60;; vector, 64-bit container, all integer modes
61(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
62
63;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
64(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
65
66;; Quad vector modes.
67(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V4SF V2DF])
68
69;; All vector modes, except double.
70(define_mode_iterator VQ_S [V8QI V16QI V4HI V8HI V2SI V4SI])
71
72;; Vector and scalar, 64 & 128-bit container: all vector integer mode;
73;; 8, 16, 32-bit scalar integer modes
74(define_mode_iterator VSDQ_I_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI])
75
76;; Vector modes for moves.
77(define_mode_iterator VDQM [V8QI V16QI V4HI V8HI V2SI V4SI])
78
28514dda
YZ
79;; This mode iterator allows :P to be used for patterns that operate on
80;; addresses in different modes. In LP64, only DI will match, while in
81;; ILP32, either can match.
82(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
83 (DI "ptr_mode == DImode || Pmode == DImode")])
84
43e9d192
IB
85;; This mode iterator allows :PTR to be used for patterns that operate on
86;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 87(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192
IB
88
89;; Vector Float modes.
90(define_mode_iterator VDQF [V2SF V4SF V2DF])
91
828e70c1
JG
92;; Vector single Float modes.
93(define_mode_iterator VDQSF [V2SF V4SF])
94
fc21784d
JG
95;; Modes suitable to use as the return type of a vcond expression.
96(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
97
889b9412
JG
98;; All Float modes.
99(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
100
43e9d192
IB
101;; Vector Float modes with 2 elements.
102(define_mode_iterator V2F [V2SF V2DF])
103
104;; All modes.
105(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
106
a50344cb
TB
107;; All vector modes and DI.
108(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
109
46e778c4
JG
110;; All vector modes and DI and DF.
111(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
112 V2DI V2SF V4SF V2DF DI DF])
113
43e9d192 114;; Vector modes for Integer reduction across lanes.
92835317
TB
115(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
116
117;; Vector modes(except V2DI) for Integer reduction across lanes.
118(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
119
120;; All double integer narrow-able modes.
121(define_mode_iterator VDN [V4HI V2SI DI])
122
123;; All quad integer narrow-able modes.
124(define_mode_iterator VQN [V8HI V4SI V2DI])
125
126;; All double integer widen-able modes.
127(define_mode_iterator VDW [V8QI V4HI V2SI])
128
129;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
130(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
131
132;; All quad integer widen-able modes.
133(define_mode_iterator VQW [V16QI V8HI V4SI])
134
135;; Double vector modes for combines.
136(define_mode_iterator VDC [V8QI V4HI V2SI V2SF DI DF])
137
138;; Double vector modes for combines.
139(define_mode_iterator VDIC [V8QI V4HI V2SI])
140
141;; Double vector modes.
142(define_mode_iterator VD_RE [V8QI V4HI V2SI DI DF V2SF])
143
144;; Vector modes except double int.
145(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
146
66adb8eb
JG
147;; Vector modes for Q and H types.
148(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
149
43e9d192
IB
150;; Vector modes for H and S types.
151(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
152
66adb8eb
JG
153;; Vector modes for Q, H and S types.
154(define_mode_iterator VDQQHS [V8QI V16QI V4HI V8HI V2SI V4SI])
155
43e9d192
IB
156;; Vector and scalar integer modes for H and S
157(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
158
159;; Vector and scalar 64-bit container: 16, 32-bit integer modes
160(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
161
162;; Vector 64-bit container: 16, 32-bit integer modes
163(define_mode_iterator VD_HSI [V4HI V2SI])
164
165;; Scalar 64-bit container: 16, 32-bit integer modes
166(define_mode_iterator SD_HSI [HI SI])
167
168;; Vector 64-bit container: 16, 32-bit integer modes
169(define_mode_iterator VQ_HSI [V8HI V4SI])
170
171;; All byte modes.
172(define_mode_iterator VB [V8QI V16QI])
173
174(define_mode_iterator TX [TI TF])
175
176;; Opaque structure modes.
177(define_mode_iterator VSTRUCT [OI CI XI])
178
179;; Double scalar modes
180(define_mode_iterator DX [DI DF])
181
779aea46
JG
182;; Modes available for <f>mul lane operations.
183(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
184
185;; Modes available for <f>mul lane operations changing lane count.
186(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
187
43e9d192
IB
188;; ------------------------------------------------------------------
189;; Unspec enumerations for Advance SIMD. These could well go into
190;; aarch64.md but for their use in int_iterators here.
191;; ------------------------------------------------------------------
192
193(define_c_enum "unspec"
194 [
195 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
196 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
998eaf97
JG
197 UNSPEC_FMAX ; Used in aarch64-simd.md.
198 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 199 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
200 UNSPEC_FMIN ; Used in aarch64-simd.md.
201 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
202 UNSPEC_FMINV ; Used in aarch64-simd.md.
203 UNSPEC_FADDV ; Used in aarch64-simd.md.
36054fab
JG
204 UNSPEC_SADDV ; Used in aarch64-simd.md.
205 UNSPEC_UADDV ; Used in aarch64-simd.md.
43e9d192
IB
206 UNSPEC_SMAXV ; Used in aarch64-simd.md.
207 UNSPEC_SMINV ; Used in aarch64-simd.md.
208 UNSPEC_UMAXV ; Used in aarch64-simd.md.
209 UNSPEC_UMINV ; Used in aarch64-simd.md.
210 UNSPEC_SHADD ; Used in aarch64-simd.md.
211 UNSPEC_UHADD ; Used in aarch64-simd.md.
212 UNSPEC_SRHADD ; Used in aarch64-simd.md.
213 UNSPEC_URHADD ; Used in aarch64-simd.md.
214 UNSPEC_SHSUB ; Used in aarch64-simd.md.
215 UNSPEC_UHSUB ; Used in aarch64-simd.md.
216 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
217 UNSPEC_URHSUB ; Used in aarch64-simd.md.
218 UNSPEC_ADDHN ; Used in aarch64-simd.md.
219 UNSPEC_RADDHN ; Used in aarch64-simd.md.
220 UNSPEC_SUBHN ; Used in aarch64-simd.md.
221 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
222 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
223 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
224 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
225 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
226 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
227 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
228 UNSPEC_PMUL ; Used in aarch64-simd.md.
229 UNSPEC_USQADD ; Used in aarch64-simd.md.
230 UNSPEC_SUQADD ; Used in aarch64-simd.md.
231 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
232 UNSPEC_SQXTN ; Used in aarch64-simd.md.
233 UNSPEC_UQXTN ; Used in aarch64-simd.md.
234 UNSPEC_SSRA ; Used in aarch64-simd.md.
235 UNSPEC_USRA ; Used in aarch64-simd.md.
236 UNSPEC_SRSRA ; Used in aarch64-simd.md.
237 UNSPEC_URSRA ; Used in aarch64-simd.md.
238 UNSPEC_SRSHR ; Used in aarch64-simd.md.
239 UNSPEC_URSHR ; Used in aarch64-simd.md.
240 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
241 UNSPEC_SQSHL ; Used in aarch64-simd.md.
242 UNSPEC_UQSHL ; Used in aarch64-simd.md.
243 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
244 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
245 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
246 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
247 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
248 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
249 UNSPEC_SSHL ; Used in aarch64-simd.md.
250 UNSPEC_USHL ; Used in aarch64-simd.md.
251 UNSPEC_SRSHL ; Used in aarch64-simd.md.
252 UNSPEC_URSHL ; Used in aarch64-simd.md.
253 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
254 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
255 UNSPEC_SSLI ; Used in aarch64-simd.md.
256 UNSPEC_USLI ; Used in aarch64-simd.md.
257 UNSPEC_SSRI ; Used in aarch64-simd.md.
258 UNSPEC_USRI ; Used in aarch64-simd.md.
259 UNSPEC_SSHLL ; Used in aarch64-simd.md.
260 UNSPEC_USHLL ; Used in aarch64-simd.md.
261 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073
JG
262 UNSPEC_TBL ; Used in vector permute patterns.
263 UNSPEC_CONCAT ; Used in vector permute patterns.
cc4d934f
JG
264 UNSPEC_ZIP1 ; Used in vector permute patterns.
265 UNSPEC_ZIP2 ; Used in vector permute patterns.
266 UNSPEC_UZP1 ; Used in vector permute patterns.
267 UNSPEC_UZP2 ; Used in vector permute patterns.
268 UNSPEC_TRN1 ; Used in vector permute patterns.
269 UNSPEC_TRN2 ; Used in vector permute patterns.
43e9d192
IB
270])
271
272;; -------------------------------------------------------------------
273;; Mode attributes
274;; -------------------------------------------------------------------
275
276;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
277;; 32-bit version and "%x0" in the 64-bit version.
278(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
279
051d0e2f
SN
280;; For constraints used in scalar immediate vector moves
281(define_mode_attr hq [(HI "h") (QI "q")])
282
43e9d192
IB
283;; For scalar usage of vector/FP registers
284(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
889b9412 285 (SF "s") (DF "d")
43e9d192
IB
286 (V8QI "") (V16QI "")
287 (V4HI "") (V8HI "")
288 (V2SI "") (V4SI "")
289 (V2DI "") (V2SF "")
290 (V4SF "") (V2DF "")])
291
292;; For scalar usage of vector/FP registers, narrowing
293(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
294 (V8QI "") (V16QI "")
295 (V4HI "") (V8HI "")
296 (V2SI "") (V4SI "")
297 (V2DI "") (V2SF "")
298 (V4SF "") (V2DF "")])
299
300;; For scalar usage of vector/FP registers, widening
301(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
302 (V8QI "") (V16QI "")
303 (V4HI "") (V8HI "")
304 (V2SI "") (V4SI "")
305 (V2DI "") (V2SF "")
306 (V4SF "") (V2DF "")])
307
89fdc743
IB
308;; Register Type Name and Vector Arrangement Specifier for when
309;; we are doing scalar for DI and SIMD for SI (ignoring all but
310;; lane 0).
311(define_mode_attr rtn [(DI "d") (SI "")])
312(define_mode_attr vas [(DI "") (SI ".2s")])
313
43e9d192
IB
314;; Map a floating point mode to the appropriate register name prefix
315(define_mode_attr s [(SF "s") (DF "d")])
316
317;; Give the length suffix letter for a sign- or zero-extension.
318(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
319
320;; Give the number of bits in the mode
321(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
322
323;; Give the ordinal of the MSB in the mode
324(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
325
326;; Attribute to describe constants acceptable in logical operations
327(define_mode_attr lconst [(SI "K") (DI "L")])
328
329;; Map a mode to a specific constraint character.
330(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
331
332(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
333 (V4HI "4h") (V8HI "8h")
334 (V2SI "2s") (V4SI "4s")
335 (DI "1d") (DF "1d")
336 (V2DI "2d") (V2SF "2s")
337 (V4SF "4s") (V2DF "2d")])
338
339(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
340 (V4HI ".4h") (V8HI ".8h")
341 (V2SI ".2s") (V4SI ".4s")
342 (V2DI ".2d") (V2SF ".2s")
343 (V4SF ".4s") (V2DF ".2d")
344 (DI "") (SI "")
345 (HI "") (QI "")
889b9412
JG
346 (TI "") (SF "")
347 (DF "")])
43e9d192
IB
348
349;; Register suffix narrowed modes for VQN.
350(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
351 (V2DI ".2s")
352 (DI "") (SI "")
353 (HI "")])
354
355;; Mode-to-individual element type mapping.
356(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
357 (V4HI "h") (V8HI "h")
358 (V2SI "s") (V4SI "s")
359 (V2DI "d") (V2SF "s")
360 (V4SF "s") (V2DF "d")
0f686aa9 361 (SF "s") (DF "d")
43e9d192
IB
362 (QI "b") (HI "h")
363 (SI "s") (DI "d")])
364
365;; Mode-to-bitwise operation type mapping.
366(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
367 (V4HI "8b") (V8HI "16b")
368 (V2SI "8b") (V4SI "16b")
369 (V2DI "16b") (V2SF "8b")
46e778c4
JG
370 (V4SF "16b") (V2DF "16b")
371 (DI "8b") (DF "8b")])
43e9d192
IB
372
373;; Define element mode for each vector mode.
374(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
375 (V4HI "HI") (V8HI "HI")
376 (V2SI "SI") (V4SI "SI")
377 (DI "DI") (V2DI "DI")
378 (V2SF "SF") (V4SF "SF")
779aea46 379 (V2DF "DF") (DF "DF")
43e9d192
IB
380 (SI "SI") (HI "HI")
381 (QI "QI")])
382
b7d7d917
TB
383;; Define container mode for lane selection.
384(define_mode_attr VCOND [(V4HI "V4HI") (V8HI "V4HI")
385 (V2SI "V2SI") (V4SI "V2SI")
386 (DI "DI") (V2DI "DI")
387 (V2SF "V2SF") (V4SF "V2SF")
388 (V2DF "DF")])
389
390;; Define container mode for lane selection.
391(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
392 (V4HI "V8HI") (V8HI "V8HI")
393 (V2SI "V4SI") (V4SI "V4SI")
394 (DI "V2DI") (V2DI "V2DI")
395 (V2SF "V2SF") (V4SF "V4SF")
396 (V2DF "V2DF") (SI "V4SI")
397 (HI "V8HI") (QI "V16QI")])
398
43e9d192
IB
399;; Define container mode for lane selection.
400(define_mode_attr VCON [(V8QI "V16QI") (V16QI "V16QI")
401 (V4HI "V8HI") (V8HI "V8HI")
402 (V2SI "V4SI") (V4SI "V4SI")
403 (DI "V2DI") (V2DI "V2DI")
91bd4114 404 (V2SF "V4SF") (V4SF "V4SF")
43e9d192
IB
405 (V2DF "V2DF") (SI "V4SI")
406 (HI "V8HI") (QI "V16QI")])
407
408;; Half modes of all vector modes.
409(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
410 (V4HI "V2HI") (V8HI "V4HI")
411 (V2SI "SI") (V4SI "V2SI")
412 (V2DI "DI") (V2SF "SF")
413 (V4SF "V2SF") (V2DF "DF")])
414
415;; Double modes of vector modes.
416(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
417 (V2SI "V4SI") (V2SF "V4SF")
418 (SI "V2SI") (DI "V2DI")
419 (DF "V2DF")])
420
421;; Double modes of vector modes (lower case).
422(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
423 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
424 (SI "v2si") (DI "v2di")
425 (DF "v2df")])
43e9d192
IB
426
427;; Narrowed modes for VDN.
428(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
429 (DI "V2SI")])
430
431;; Narrowed double-modes for VQN (Used for XTN).
432(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
433 (V2DI "V2SI")
434 (DI "SI") (SI "HI")
435 (HI "QI")])
436
437;; Narrowed quad-modes for VQN (Used for XTN2).
438(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
439 (V2DI "V4SI")])
440
441;; Register suffix narrowed modes for VQN.
442(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
443 (V2DI "2s")])
444
445;; Register suffix narrowed modes for VQN.
446(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
447 (V2DI "4s")])
448
449;; Widened modes of vector modes.
450(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
451 (V2SI "V2DI") (V16QI "V8HI")
452 (V8HI "V4SI") (V4SI "V2DI")
453 (HI "SI") (SI "DI")]
454
455)
456
457;; Widened mode register suffixes for VDW/VQW.
458(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
459 (V2SI "2d") (V16QI "8h")
460 (V8HI "4s") (V4SI "2d")])
461
462;; Widened mode register suffixes for VDW/VQW.
463(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
464 (V2SI ".2d") (V16QI ".8h")
465 (V8HI ".4s") (V4SI ".2d")
466 (SI "") (HI "")])
467
468;; Lower part register suffixes for VQW.
469(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
470 (V4SI "2s")])
471
472;; Define corresponding core/FP element mode for each vector mode.
473(define_mode_attr vw [(V8QI "w") (V16QI "w")
474 (V4HI "w") (V8HI "w")
475 (V2SI "w") (V4SI "w")
476 (DI "x") (V2DI "x")
477 (V2SF "s") (V4SF "s")
478 (V2DF "d")])
479
66adb8eb
JG
480;; Corresponding core element mode for each vector mode. This is a
481;; variation on <vw> mapping FP modes to GP regs.
482(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
483 (V4HI "w") (V8HI "w")
484 (V2SI "w") (V4SI "w")
485 (DI "x") (V2DI "x")
486 (V2SF "w") (V4SF "w")
487 (V2DF "x")])
488
43e9d192
IB
489;; Double vector types for ALLX.
490(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
491
492;; Mode of result of comparison operations.
493(define_mode_attr V_cmp_result [(V8QI "V8QI") (V16QI "V16QI")
494 (V4HI "V4HI") (V8HI "V8HI")
495 (V2SI "V2SI") (V4SI "V4SI")
88b08073 496 (DI "DI") (V2DI "V2DI")
43e9d192 497 (V2SF "V2SI") (V4SF "V4SI")
889b9412
JG
498 (V2DF "V2DI") (DF "DI")
499 (SF "SI")])
43e9d192 500
70c67693
JG
501;; Lower case mode of results of comparison operations.
502(define_mode_attr v_cmp_result [(V8QI "v8qi") (V16QI "v16qi")
503 (V4HI "v4hi") (V8HI "v8hi")
504 (V2SI "v2si") (V4SI "v4si")
505 (DI "di") (V2DI "v2di")
506 (V2SF "v2si") (V4SF "v4si")
889b9412
JG
507 (V2DF "v2di") (DF "di")
508 (SF "si")])
70c67693 509
43e9d192
IB
510;; Vm for lane instructions is restricted to FP_LO_REGS.
511(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
512 (V2SI "w") (V4SI "w") (SI "w")])
513
514(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
515
516(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
517
518(define_mode_attr VRL2 [(V8QI "V32QI") (V4HI "V16HI")
519 (V2SI "V8SI") (V2SF "V8SF")
520 (DI "V4DI") (DF "V4DF")
521 (V16QI "V32QI") (V8HI "V16HI")
522 (V4SI "V8SI") (V4SF "V8SF")
523 (V2DI "V4DI") (V2DF "V4DF")])
524
525(define_mode_attr VRL3 [(V8QI "V48QI") (V4HI "V24HI")
526 (V2SI "V12SI") (V2SF "V12SF")
527 (DI "V6DI") (DF "V6DF")
528 (V16QI "V48QI") (V8HI "V24HI")
529 (V4SI "V12SI") (V4SF "V12SF")
530 (V2DI "V6DI") (V2DF "V6DF")])
531
532(define_mode_attr VRL4 [(V8QI "V64QI") (V4HI "V32HI")
533 (V2SI "V16SI") (V2SF "V16SF")
534 (DI "V8DI") (DF "V8DF")
535 (V16QI "V64QI") (V8HI "V32HI")
536 (V4SI "V16SI") (V4SF "V16SF")
537 (V2DI "V8DI") (V2DF "V8DF")])
538
539(define_mode_attr VSTRUCT_DREG [(OI "TI") (CI "EI") (XI "OI")])
540
0462169c
SN
541;; Mode for atomic operation suffixes
542(define_mode_attr atomic_sfx
543 [(QI "b") (HI "h") (SI "") (DI "")])
544
42fc9a7f
JG
545(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si")])
546(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI")])
547
91bd4114
JG
548(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
549 (V4HI "V8HI") (V8HI "V4HI")
550 (V2SI "V4SI") (V4SI "V2SI")
551 (DI "V2DI") (V2DI "DI")
552 (V2SF "V4SF") (V4SF "V2SF")
553 (DF "V2DF") (V2DF "DF")])
554
555(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
556 (V4HI "to_128") (V8HI "to_64")
557 (V2SI "to_128") (V4SI "to_64")
558 (DI "to_128") (V2DI "to_64")
559 (V2SF "to_128") (V4SF "to_64")
560 (DF "to_128") (V2DF "to_64")])
561
779aea46
JG
562;; For certain vector-by-element multiplication instructions we must
563;; constrain the HI cases to use only V0-V15. This is covered by
564;; the 'x' constraint. All other modes may use the 'w' constraint.
565(define_mode_attr h_con [(V2SI "w") (V4SI "w")
566 (V4HI "x") (V8HI "x")
567 (V2SF "w") (V4SF "w")
568 (V2DF "w") (DF "w")])
569
570;; Defined to 'f' for types whose element type is a float type.
571(define_mode_attr f [(V8QI "") (V16QI "")
572 (V4HI "") (V8HI "")
573 (V2SI "") (V4SI "")
574 (DI "") (V2DI "")
575 (V2SF "f") (V4SF "f")
576 (V2DF "f") (DF "f")])
577
0f686aa9
JG
578;; Defined to '_fp' for types whose element type is a float type.
579(define_mode_attr fp [(V8QI "") (V16QI "")
580 (V4HI "") (V8HI "")
581 (V2SI "") (V4SI "")
582 (DI "") (V2DI "")
583 (V2SF "_fp") (V4SF "_fp")
584 (V2DF "_fp") (DF "_fp")
585 (SF "_fp")])
586
a9e66678
JG
587;; Defined to '_q' for 128-bit types.
588(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
589 (V4HI "") (V8HI "_q")
590 (V2SI "") (V4SI "_q")
591 (DI "") (V2DI "_q")
592 (V2SF "") (V4SF "_q")
593 (V2DF "_q")
594 (QI "") (HI "") (SI "") (DI "") (SF "") (DF "")])
a9e66678 595
92835317
TB
596(define_mode_attr vp [(V8QI "v") (V16QI "v")
597 (V4HI "v") (V8HI "v")
598 (V2SI "p") (V4SI "v")
599 (V2DI "p") (V2DF "p")
600 (V2SF "p") (V4SF "v")])
601
43e9d192
IB
602;; -------------------------------------------------------------------
603;; Code Iterators
604;; -------------------------------------------------------------------
605
606;; This code iterator allows the various shifts supported on the core
607(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
608
609;; This code iterator allows the shifts supported in arithmetic instructions
610(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
611
612;; Code iterator for logical operations
613(define_code_iterator LOGICAL [and ior xor])
614
615;; Code iterator for sign/zero extension
616(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
617
618;; All division operations (signed/unsigned)
619(define_code_iterator ANY_DIV [div udiv])
620
621;; Code iterator for sign/zero extraction
622(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
623
624;; Code iterator for equality comparisons
625(define_code_iterator EQL [eq ne])
626
627;; Code iterator for less-than and greater/equal-to
628(define_code_iterator LTGE [lt ge])
629
630;; Iterator for __sync_<op> operations that where the operation can be
631;; represented directly RTL. This is all of the sync operations bar
632;; nand.
0462169c 633(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
634
635;; Iterator for integer conversions
636(define_code_iterator FIXUORS [fix unsigned_fix])
637
1709ff9b
JG
638;; Iterator for float conversions
639(define_code_iterator FLOATUORS [float unsigned_float])
640
43e9d192
IB
641;; Code iterator for variants of vector max and min.
642(define_code_iterator MAXMIN [smax smin umax umin])
643
998eaf97
JG
644(define_code_iterator FMAXMIN [smax smin])
645
43e9d192
IB
646;; Code iterator for variants of vector max and min.
647(define_code_iterator ADDSUB [plus minus])
648
649;; Code iterator for variants of vector saturating binary ops.
650(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
651
652;; Code iterator for variants of vector saturating unary ops.
653(define_code_iterator UNQOPS [ss_neg ss_abs])
654
655;; Code iterator for signed variants of vector saturating binary ops.
656(define_code_iterator SBINQOPS [ss_plus ss_minus])
657
889b9412
JG
658;; Comparison operators for <F>CM.
659(define_code_iterator COMPARISONS [lt le eq ge gt])
660
661;; Unsigned comparison operators.
662(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
663
75dd5ace
JG
664;; Unsigned comparison operators.
665(define_code_iterator FAC_COMPARISONS [lt le ge gt])
666
43e9d192
IB
667;; -------------------------------------------------------------------
668;; Code Attributes
669;; -------------------------------------------------------------------
670;; Map rtl objects to optab names
671(define_code_attr optab [(ashift "ashl")
672 (ashiftrt "ashr")
673 (lshiftrt "lshr")
674 (rotatert "rotr")
675 (sign_extend "extend")
676 (zero_extend "zero_extend")
677 (sign_extract "extv")
678 (zero_extract "extzv")
384be29f
JG
679 (fix "fix")
680 (unsigned_fix "fixuns")
1709ff9b
JG
681 (float "float")
682 (unsigned_float "floatuns")
43e9d192
IB
683 (and "and")
684 (ior "ior")
685 (xor "xor")
686 (not "one_cmpl")
687 (neg "neg")
688 (plus "add")
689 (minus "sub")
690 (ss_plus "qadd")
691 (us_plus "qadd")
692 (ss_minus "qsub")
693 (us_minus "qsub")
694 (ss_neg "qneg")
695 (ss_abs "qabs")
696 (eq "eq")
697 (ne "ne")
698 (lt "lt")
889b9412
JG
699 (ge "ge")
700 (le "le")
701 (gt "gt")
702 (ltu "ltu")
703 (leu "leu")
704 (geu "geu")
705 (gtu "gtu")])
706
707;; For comparison operators we use the FCM* and CM* instructions.
708;; As there are no CMLE or CMLT instructions which act on 3 vector
709;; operands, we must use CMGE or CMGT and swap the order of the
710;; source operands.
711
712(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
713 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
714(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
715 (ltu "2") (leu "2") (geu "1") (gtu "1")])
716(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
717 (ltu "1") (leu "1") (geu "2") (gtu "2")])
718
719(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
720 (ltu "LTU") (leu "LEU") (geu "GEU") (gtu "GTU")])
43e9d192 721
384be29f
JG
722(define_code_attr fix_trunc_optab [(fix "fix_trunc")
723 (unsigned_fix "fixuns_trunc")])
724
43e9d192
IB
725;; Optab prefix for sign/zero-extending operations
726(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
727 (div "") (udiv "u")
728 (fix "") (unsigned_fix "u")
1709ff9b 729 (float "s") (unsigned_float "u")
43e9d192
IB
730 (ss_plus "s") (us_plus "u")
731 (ss_minus "s") (us_minus "u")])
732
733;; Similar for the instruction mnemonics
734(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
735 (lshiftrt "lsr") (rotatert "ror")])
736
737;; Map shift operators onto underlying bit-field instructions
738(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
739 (lshiftrt "ubfx") (rotatert "extr")])
740
741;; Logical operator instruction mnemonics
742(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
743
744;; Similar, but when not(op)
745(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
746
747;; Sign- or zero-extending load
748(define_code_attr ldrxt [(sign_extend "ldrs") (zero_extend "ldr")])
749
750;; Sign- or zero-extending data-op
751(define_code_attr su [(sign_extend "s") (zero_extend "u")
752 (sign_extract "s") (zero_extract "u")
753 (fix "s") (unsigned_fix "u")
998eaf97
JG
754 (div "s") (udiv "u")
755 (smax "s") (umax "u")
756 (smin "s") (umin "u")])
43e9d192
IB
757
758;; Emit cbz/cbnz depending on comparison type.
759(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
760
761;; Emit tbz/tbnz depending on comparison type.
762(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
763
764;; Max/min attributes.
998eaf97
JG
765(define_code_attr maxmin [(smax "max")
766 (smin "min")
767 (umax "max")
768 (umin "min")])
43e9d192
IB
769
770;; MLA/MLS attributes.
771(define_code_attr as [(ss_plus "a") (ss_minus "s")])
772
0462169c
SN
773;; Atomic operations
774(define_code_attr atomic_optab
775 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
776
777(define_code_attr atomic_op_operand
778 [(ior "aarch64_logical_operand")
779 (xor "aarch64_logical_operand")
780 (and "aarch64_logical_operand")
781 (plus "aarch64_plus_operand")
782 (minus "aarch64_plus_operand")])
43e9d192
IB
783
784;; -------------------------------------------------------------------
785;; Int Iterators.
786;; -------------------------------------------------------------------
787(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
788 UNSPEC_SMAXV UNSPEC_SMINV])
789
998eaf97
JG
790(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
791 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192 792
36054fab
JG
793(define_int_iterator SUADDV [UNSPEC_SADDV UNSPEC_UADDV])
794
43e9d192
IB
795(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
796 UNSPEC_SRHADD UNSPEC_URHADD
797 UNSPEC_SHSUB UNSPEC_UHSUB
798 UNSPEC_SRHSUB UNSPEC_URHSUB])
799
800
801(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
802 UNSPEC_SUBHN UNSPEC_RSUBHN])
803
804(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
805 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
806
998eaf97 807(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN])
43e9d192
IB
808
809(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
810
811(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
812
813(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
814
815(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
816 UNSPEC_SRSHL UNSPEC_URSHL])
817
818(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
819
820(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
821 UNSPEC_SQRSHL UNSPEC_UQRSHL])
822
823(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
824 UNSPEC_SRSRA UNSPEC_URSRA])
825
826(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
827 UNSPEC_SSRI UNSPEC_USRI])
828
829
830(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
831
832(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
833
834(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
835 UNSPEC_SQSHRN UNSPEC_UQSHRN
836 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
837
cc4d934f
JG
838(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
839 UNSPEC_TRN1 UNSPEC_TRN2
840 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 841
42fc9a7f 842(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
843 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
844 UNSPEC_FRINTA])
42fc9a7f
JG
845
846(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 847 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 848
0050faf8
JG
849(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
850
43e9d192
IB
851;; -------------------------------------------------------------------
852;; Int Iterators Attributes.
853;; -------------------------------------------------------------------
998eaf97
JG
854(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
855 (UNSPEC_UMINV "umin")
856 (UNSPEC_SMAXV "smax")
857 (UNSPEC_SMINV "smin")
858 (UNSPEC_FMAX "smax_nan")
859 (UNSPEC_FMAXNMV "smax")
860 (UNSPEC_FMAXV "smax_nan")
861 (UNSPEC_FMIN "smin_nan")
862 (UNSPEC_FMINNMV "smin")
863 (UNSPEC_FMINV "smin_nan")])
864
865(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
866 (UNSPEC_UMINV "umin")
867 (UNSPEC_SMAXV "smax")
868 (UNSPEC_SMINV "smin")
869 (UNSPEC_FMAX "fmax")
870 (UNSPEC_FMAXNMV "fmaxnm")
871 (UNSPEC_FMAXV "fmax")
872 (UNSPEC_FMIN "fmin")
873 (UNSPEC_FMINNMV "fminnm")
874 (UNSPEC_FMINV "fmin")])
43e9d192
IB
875
876(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
877 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
878 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
879 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
880 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
881 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
882 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
883 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
884 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
885 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
36054fab 886 (UNSPEC_SADDV "s") (UNSPEC_UADDV "u")
43e9d192
IB
887 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
888 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
889 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
890 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
891 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
892 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
893 (UNSPEC_UQSHL "u")
894 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
895 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
896 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
897 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
898 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
899 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
900 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
901])
902
903(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
904 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
905 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
906 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
907 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
908 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
909])
910
911(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
912 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
913
914(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
915 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
916 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
917 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
918
919(define_int_attr addsub [(UNSPEC_SHADD "add")
920 (UNSPEC_UHADD "add")
921 (UNSPEC_SRHADD "add")
922 (UNSPEC_URHADD "add")
923 (UNSPEC_SHSUB "sub")
924 (UNSPEC_UHSUB "sub")
925 (UNSPEC_SRHSUB "sub")
926 (UNSPEC_URHSUB "sub")
927 (UNSPEC_ADDHN "add")
928 (UNSPEC_SUBHN "sub")
929 (UNSPEC_RADDHN "add")
930 (UNSPEC_RSUBHN "sub")
931 (UNSPEC_ADDHN2 "add")
932 (UNSPEC_SUBHN2 "sub")
933 (UNSPEC_RADDHN2 "add")
934 (UNSPEC_RSUBHN2 "sub")])
935
43e9d192
IB
936(define_int_attr offsetlr [(UNSPEC_SSLI "1") (UNSPEC_USLI "1")
937 (UNSPEC_SSRI "0") (UNSPEC_USRI "0")])
938
42fc9a7f
JG
939;; Standard pattern names for floating-point rounding instructions.
940(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
941 (UNSPEC_FRINTP "ceil")
942 (UNSPEC_FRINTM "floor")
943 (UNSPEC_FRINTI "nearbyint")
944 (UNSPEC_FRINTX "rint")
0659ce6f
JG
945 (UNSPEC_FRINTA "round")
946 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
947
948;; frint suffix for floating-point rounding instructions.
949(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
950 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
951 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
952 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
953
954(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
955 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
956 (UNSPEC_FRINTN "frintn")])
42fc9a7f 957
cc4d934f
JG
958(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
959 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
960 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
961
962(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
963 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
964 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
965
966(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])