]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
Add support for MIPS r3 and r5.
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
23a5b65a 2;; Copyright (C) 2009-2014 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
29;; Iterator for QI and HI modes
30(define_mode_iterator SHORT [QI HI])
31
32;; Iterator for all integer modes (up to 64-bit)
33(define_mode_iterator ALLI [QI HI SI DI])
34
35;; Iterator scalar modes (up to 64-bit)
36(define_mode_iterator SDQ_I [QI HI SI DI])
37
38;; Iterator for all integer modes that can be extended (up to 64-bit)
39(define_mode_iterator ALLX [QI HI SI])
40
41;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
42(define_mode_iterator GPF [SF DF])
43
44;; Integer vector modes.
45(define_mode_iterator VDQ [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
46
47;; Integer vector modes.
48(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
49
50;; vector and scalar, 64 & 128-bit container, all integer modes
51(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
52
53;; vector and scalar, 64 & 128-bit container: all vector integer modes;
54;; 64-bit scalar integer mode
55(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
56
57;; Double vector modes.
58(define_mode_iterator VD [V8QI V4HI V2SI V2SF])
59
60;; vector, 64-bit container, all integer modes
61(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
62
63;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
64(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
65
66;; Quad vector modes.
67(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V4SF V2DF])
68
69;; All vector modes, except double.
70(define_mode_iterator VQ_S [V8QI V16QI V4HI V8HI V2SI V4SI])
71
72;; Vector and scalar, 64 & 128-bit container: all vector integer mode;
73;; 8, 16, 32-bit scalar integer modes
74(define_mode_iterator VSDQ_I_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI])
75
76;; Vector modes for moves.
77(define_mode_iterator VDQM [V8QI V16QI V4HI V8HI V2SI V4SI])
78
28514dda
YZ
79;; This mode iterator allows :P to be used for patterns that operate on
80;; addresses in different modes. In LP64, only DI will match, while in
81;; ILP32, either can match.
82(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
83 (DI "ptr_mode == DImode || Pmode == DImode")])
84
43e9d192
IB
85;; This mode iterator allows :PTR to be used for patterns that operate on
86;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 87(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192
IB
88
89;; Vector Float modes.
90(define_mode_iterator VDQF [V2SF V4SF V2DF])
91
828e70c1
JG
92;; Vector single Float modes.
93(define_mode_iterator VDQSF [V2SF V4SF])
94
fc21784d
JG
95;; Modes suitable to use as the return type of a vcond expression.
96(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
97
889b9412
JG
98;; All Float modes.
99(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
100
43e9d192
IB
101;; Vector Float modes with 2 elements.
102(define_mode_iterator V2F [V2SF V2DF])
103
104;; All modes.
105(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
106
a50344cb
TB
107;; All vector modes and DI.
108(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
109
46e778c4
JG
110;; All vector modes and DI and DF.
111(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
112 V2DI V2SF V4SF V2DF DI DF])
113
43e9d192 114;; Vector modes for Integer reduction across lanes.
92835317
TB
115(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
116
117;; Vector modes(except V2DI) for Integer reduction across lanes.
118(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
119
120;; All double integer narrow-able modes.
121(define_mode_iterator VDN [V4HI V2SI DI])
122
123;; All quad integer narrow-able modes.
124(define_mode_iterator VQN [V8HI V4SI V2DI])
125
126;; All double integer widen-able modes.
127(define_mode_iterator VDW [V8QI V4HI V2SI])
128
129;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
130(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
131
132;; All quad integer widen-able modes.
133(define_mode_iterator VQW [V16QI V8HI V4SI])
134
135;; Double vector modes for combines.
136(define_mode_iterator VDC [V8QI V4HI V2SI V2SF DI DF])
137
138;; Double vector modes for combines.
139(define_mode_iterator VDIC [V8QI V4HI V2SI])
140
141;; Double vector modes.
142(define_mode_iterator VD_RE [V8QI V4HI V2SI DI DF V2SF])
143
144;; Vector modes except double int.
145(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
146
66adb8eb
JG
147;; Vector modes for Q and H types.
148(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
149
43e9d192
IB
150;; Vector modes for H and S types.
151(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
152
c7f28cd5
KT
153;; Vector modes for H, S and D types.
154(define_mode_iterator VDQHSD [V4HI V8HI V2SI V4SI V2DI])
155
66adb8eb
JG
156;; Vector modes for Q, H and S types.
157(define_mode_iterator VDQQHS [V8QI V16QI V4HI V8HI V2SI V4SI])
158
43e9d192
IB
159;; Vector and scalar integer modes for H and S
160(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
161
162;; Vector and scalar 64-bit container: 16, 32-bit integer modes
163(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
164
165;; Vector 64-bit container: 16, 32-bit integer modes
166(define_mode_iterator VD_HSI [V4HI V2SI])
167
168;; Scalar 64-bit container: 16, 32-bit integer modes
169(define_mode_iterator SD_HSI [HI SI])
170
171;; Vector 64-bit container: 16, 32-bit integer modes
172(define_mode_iterator VQ_HSI [V8HI V4SI])
173
174;; All byte modes.
175(define_mode_iterator VB [V8QI V16QI])
176
177(define_mode_iterator TX [TI TF])
178
179;; Opaque structure modes.
180(define_mode_iterator VSTRUCT [OI CI XI])
181
182;; Double scalar modes
183(define_mode_iterator DX [DI DF])
184
779aea46
JG
185;; Modes available for <f>mul lane operations.
186(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
187
188;; Modes available for <f>mul lane operations changing lane count.
189(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
190
43e9d192
IB
191;; ------------------------------------------------------------------
192;; Unspec enumerations for Advance SIMD. These could well go into
193;; aarch64.md but for their use in int_iterators here.
194;; ------------------------------------------------------------------
195
196(define_c_enum "unspec"
197 [
198 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
199 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
998eaf97
JG
200 UNSPEC_FMAX ; Used in aarch64-simd.md.
201 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 202 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
203 UNSPEC_FMIN ; Used in aarch64-simd.md.
204 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
205 UNSPEC_FMINV ; Used in aarch64-simd.md.
206 UNSPEC_FADDV ; Used in aarch64-simd.md.
36054fab
JG
207 UNSPEC_SADDV ; Used in aarch64-simd.md.
208 UNSPEC_UADDV ; Used in aarch64-simd.md.
43e9d192
IB
209 UNSPEC_SMAXV ; Used in aarch64-simd.md.
210 UNSPEC_SMINV ; Used in aarch64-simd.md.
211 UNSPEC_UMAXV ; Used in aarch64-simd.md.
212 UNSPEC_UMINV ; Used in aarch64-simd.md.
213 UNSPEC_SHADD ; Used in aarch64-simd.md.
214 UNSPEC_UHADD ; Used in aarch64-simd.md.
215 UNSPEC_SRHADD ; Used in aarch64-simd.md.
216 UNSPEC_URHADD ; Used in aarch64-simd.md.
217 UNSPEC_SHSUB ; Used in aarch64-simd.md.
218 UNSPEC_UHSUB ; Used in aarch64-simd.md.
219 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
220 UNSPEC_URHSUB ; Used in aarch64-simd.md.
221 UNSPEC_ADDHN ; Used in aarch64-simd.md.
222 UNSPEC_RADDHN ; Used in aarch64-simd.md.
223 UNSPEC_SUBHN ; Used in aarch64-simd.md.
224 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
225 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
226 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
227 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
228 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
229 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
230 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
231 UNSPEC_PMUL ; Used in aarch64-simd.md.
232 UNSPEC_USQADD ; Used in aarch64-simd.md.
233 UNSPEC_SUQADD ; Used in aarch64-simd.md.
234 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
235 UNSPEC_SQXTN ; Used in aarch64-simd.md.
236 UNSPEC_UQXTN ; Used in aarch64-simd.md.
237 UNSPEC_SSRA ; Used in aarch64-simd.md.
238 UNSPEC_USRA ; Used in aarch64-simd.md.
239 UNSPEC_SRSRA ; Used in aarch64-simd.md.
240 UNSPEC_URSRA ; Used in aarch64-simd.md.
241 UNSPEC_SRSHR ; Used in aarch64-simd.md.
242 UNSPEC_URSHR ; Used in aarch64-simd.md.
243 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
244 UNSPEC_SQSHL ; Used in aarch64-simd.md.
245 UNSPEC_UQSHL ; Used in aarch64-simd.md.
246 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
247 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
248 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
249 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
250 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
251 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
252 UNSPEC_SSHL ; Used in aarch64-simd.md.
253 UNSPEC_USHL ; Used in aarch64-simd.md.
254 UNSPEC_SRSHL ; Used in aarch64-simd.md.
255 UNSPEC_URSHL ; Used in aarch64-simd.md.
256 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
257 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
258 UNSPEC_SSLI ; Used in aarch64-simd.md.
259 UNSPEC_USLI ; Used in aarch64-simd.md.
260 UNSPEC_SSRI ; Used in aarch64-simd.md.
261 UNSPEC_USRI ; Used in aarch64-simd.md.
262 UNSPEC_SSHLL ; Used in aarch64-simd.md.
263 UNSPEC_USHLL ; Used in aarch64-simd.md.
264 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073
JG
265 UNSPEC_TBL ; Used in vector permute patterns.
266 UNSPEC_CONCAT ; Used in vector permute patterns.
cc4d934f
JG
267 UNSPEC_ZIP1 ; Used in vector permute patterns.
268 UNSPEC_ZIP2 ; Used in vector permute patterns.
269 UNSPEC_UZP1 ; Used in vector permute patterns.
270 UNSPEC_UZP2 ; Used in vector permute patterns.
271 UNSPEC_TRN1 ; Used in vector permute patterns.
272 UNSPEC_TRN2 ; Used in vector permute patterns.
ae0533da 273 UNSPEC_EXT ; Used in aarch64-simd.md.
5a7a4e80
TB
274 UNSPEC_AESE ; Used in aarch64-simd.md.
275 UNSPEC_AESD ; Used in aarch64-simd.md.
276 UNSPEC_AESMC ; Used in aarch64-simd.md.
277 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
278 UNSPEC_SHA1C ; Used in aarch64-simd.md.
279 UNSPEC_SHA1M ; Used in aarch64-simd.md.
280 UNSPEC_SHA1P ; Used in aarch64-simd.md.
281 UNSPEC_SHA1H ; Used in aarch64-simd.md.
282 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
283 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
284 UNSPEC_SHA256H ; Used in aarch64-simd.md.
285 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
286 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
287 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
7baa225d
TB
288 UNSPEC_PMULL ; Used in aarch64-simd.md.
289 UNSPEC_PMULL2 ; Used in aarch64-simd.md.
43e9d192
IB
290])
291
292;; -------------------------------------------------------------------
293;; Mode attributes
294;; -------------------------------------------------------------------
295
296;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
297;; 32-bit version and "%x0" in the 64-bit version.
298(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
299
0d35c5c2
VP
300;; For inequal width int to float conversion
301(define_mode_attr w1 [(SF "w") (DF "x")])
302(define_mode_attr w2 [(SF "x") (DF "w")])
303
051d0e2f
SN
304;; For constraints used in scalar immediate vector moves
305(define_mode_attr hq [(HI "h") (QI "q")])
306
43e9d192
IB
307;; For scalar usage of vector/FP registers
308(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
889b9412 309 (SF "s") (DF "d")
43e9d192
IB
310 (V8QI "") (V16QI "")
311 (V4HI "") (V8HI "")
312 (V2SI "") (V4SI "")
313 (V2DI "") (V2SF "")
314 (V4SF "") (V2DF "")])
315
316;; For scalar usage of vector/FP registers, narrowing
317(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
318 (V8QI "") (V16QI "")
319 (V4HI "") (V8HI "")
320 (V2SI "") (V4SI "")
321 (V2DI "") (V2SF "")
322 (V4SF "") (V2DF "")])
323
324;; For scalar usage of vector/FP registers, widening
325(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
326 (V8QI "") (V16QI "")
327 (V4HI "") (V8HI "")
328 (V2SI "") (V4SI "")
329 (V2DI "") (V2SF "")
330 (V4SF "") (V2DF "")])
331
89fdc743
IB
332;; Register Type Name and Vector Arrangement Specifier for when
333;; we are doing scalar for DI and SIMD for SI (ignoring all but
334;; lane 0).
335(define_mode_attr rtn [(DI "d") (SI "")])
336(define_mode_attr vas [(DI "") (SI ".2s")])
337
43e9d192
IB
338;; Map a floating point mode to the appropriate register name prefix
339(define_mode_attr s [(SF "s") (DF "d")])
340
341;; Give the length suffix letter for a sign- or zero-extension.
342(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
343
344;; Give the number of bits in the mode
345(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
346
347;; Give the ordinal of the MSB in the mode
348(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
349
350;; Attribute to describe constants acceptable in logical operations
351(define_mode_attr lconst [(SI "K") (DI "L")])
352
353;; Map a mode to a specific constraint character.
354(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
355
356(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
357 (V4HI "4h") (V8HI "8h")
358 (V2SI "2s") (V4SI "4s")
359 (DI "1d") (DF "1d")
360 (V2DI "2d") (V2SF "2s")
361 (V4SF "4s") (V2DF "2d")])
362
c7f28cd5
KT
363(define_mode_attr Vrevsuff [(V4HI "16") (V8HI "16") (V2SI "32")
364 (V4SI "32") (V2DI "64")])
365
43e9d192
IB
366(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
367 (V4HI ".4h") (V8HI ".8h")
368 (V2SI ".2s") (V4SI ".4s")
369 (V2DI ".2d") (V2SF ".2s")
370 (V4SF ".4s") (V2DF ".2d")
371 (DI "") (SI "")
372 (HI "") (QI "")
889b9412
JG
373 (TI "") (SF "")
374 (DF "")])
43e9d192
IB
375
376;; Register suffix narrowed modes for VQN.
377(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
378 (V2DI ".2s")
379 (DI "") (SI "")
380 (HI "")])
381
382;; Mode-to-individual element type mapping.
383(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
384 (V4HI "h") (V8HI "h")
385 (V2SI "s") (V4SI "s")
386 (V2DI "d") (V2SF "s")
387 (V4SF "s") (V2DF "d")
0f686aa9 388 (SF "s") (DF "d")
43e9d192
IB
389 (QI "b") (HI "h")
390 (SI "s") (DI "d")])
391
392;; Mode-to-bitwise operation type mapping.
393(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
394 (V4HI "8b") (V8HI "16b")
395 (V2SI "8b") (V4SI "16b")
396 (V2DI "16b") (V2SF "8b")
46e778c4
JG
397 (V4SF "16b") (V2DF "16b")
398 (DI "8b") (DF "8b")])
43e9d192
IB
399
400;; Define element mode for each vector mode.
401(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
402 (V4HI "HI") (V8HI "HI")
403 (V2SI "SI") (V4SI "SI")
404 (DI "DI") (V2DI "DI")
405 (V2SF "SF") (V4SF "SF")
779aea46 406 (V2DF "DF") (DF "DF")
43e9d192
IB
407 (SI "SI") (HI "HI")
408 (QI "QI")])
409
b7d7d917
TB
410;; Define container mode for lane selection.
411(define_mode_attr VCOND [(V4HI "V4HI") (V8HI "V4HI")
412 (V2SI "V2SI") (V4SI "V2SI")
413 (DI "DI") (V2DI "DI")
414 (V2SF "V2SF") (V4SF "V2SF")
415 (V2DF "DF")])
416
417;; Define container mode for lane selection.
418(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
419 (V4HI "V8HI") (V8HI "V8HI")
420 (V2SI "V4SI") (V4SI "V4SI")
421 (DI "V2DI") (V2DI "V2DI")
422 (V2SF "V2SF") (V4SF "V4SF")
423 (V2DF "V2DF") (SI "V4SI")
424 (HI "V8HI") (QI "V16QI")])
425
43e9d192
IB
426;; Define container mode for lane selection.
427(define_mode_attr VCON [(V8QI "V16QI") (V16QI "V16QI")
428 (V4HI "V8HI") (V8HI "V8HI")
429 (V2SI "V4SI") (V4SI "V4SI")
430 (DI "V2DI") (V2DI "V2DI")
91bd4114 431 (V2SF "V4SF") (V4SF "V4SF")
43e9d192
IB
432 (V2DF "V2DF") (SI "V4SI")
433 (HI "V8HI") (QI "V16QI")])
434
435;; Half modes of all vector modes.
436(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
437 (V4HI "V2HI") (V8HI "V4HI")
438 (V2SI "SI") (V4SI "V2SI")
439 (V2DI "DI") (V2SF "SF")
440 (V4SF "V2SF") (V2DF "DF")])
441
442;; Double modes of vector modes.
443(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
444 (V2SI "V4SI") (V2SF "V4SF")
445 (SI "V2SI") (DI "V2DI")
446 (DF "V2DF")])
447
448;; Double modes of vector modes (lower case).
449(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
450 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
451 (SI "v2si") (DI "v2di")
452 (DF "v2df")])
43e9d192
IB
453
454;; Narrowed modes for VDN.
455(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
456 (DI "V2SI")])
457
458;; Narrowed double-modes for VQN (Used for XTN).
459(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
460 (V2DI "V2SI")
461 (DI "SI") (SI "HI")
462 (HI "QI")])
463
464;; Narrowed quad-modes for VQN (Used for XTN2).
465(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
466 (V2DI "V4SI")])
467
468;; Register suffix narrowed modes for VQN.
469(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
470 (V2DI "2s")])
471
472;; Register suffix narrowed modes for VQN.
473(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
474 (V2DI "4s")])
475
476;; Widened modes of vector modes.
477(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
478 (V2SI "V2DI") (V16QI "V8HI")
479 (V8HI "V4SI") (V4SI "V2DI")
480 (HI "SI") (SI "DI")]
481
482)
483
484;; Widened mode register suffixes for VDW/VQW.
485(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
486 (V2SI "2d") (V16QI "8h")
487 (V8HI "4s") (V4SI "2d")])
488
489;; Widened mode register suffixes for VDW/VQW.
490(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
491 (V2SI ".2d") (V16QI ".8h")
492 (V8HI ".4s") (V4SI ".2d")
493 (SI "") (HI "")])
494
495;; Lower part register suffixes for VQW.
496(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
497 (V4SI "2s")])
498
499;; Define corresponding core/FP element mode for each vector mode.
500(define_mode_attr vw [(V8QI "w") (V16QI "w")
501 (V4HI "w") (V8HI "w")
502 (V2SI "w") (V4SI "w")
503 (DI "x") (V2DI "x")
504 (V2SF "s") (V4SF "s")
505 (V2DF "d")])
506
66adb8eb
JG
507;; Corresponding core element mode for each vector mode. This is a
508;; variation on <vw> mapping FP modes to GP regs.
509(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
510 (V4HI "w") (V8HI "w")
511 (V2SI "w") (V4SI "w")
512 (DI "x") (V2DI "x")
513 (V2SF "w") (V4SF "w")
514 (V2DF "x")])
515
43e9d192
IB
516;; Double vector types for ALLX.
517(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
518
519;; Mode of result of comparison operations.
520(define_mode_attr V_cmp_result [(V8QI "V8QI") (V16QI "V16QI")
521 (V4HI "V4HI") (V8HI "V8HI")
522 (V2SI "V2SI") (V4SI "V4SI")
88b08073 523 (DI "DI") (V2DI "V2DI")
43e9d192 524 (V2SF "V2SI") (V4SF "V4SI")
889b9412
JG
525 (V2DF "V2DI") (DF "DI")
526 (SF "SI")])
43e9d192 527
70c67693
JG
528;; Lower case mode of results of comparison operations.
529(define_mode_attr v_cmp_result [(V8QI "v8qi") (V16QI "v16qi")
530 (V4HI "v4hi") (V8HI "v8hi")
531 (V2SI "v2si") (V4SI "v4si")
532 (DI "di") (V2DI "v2di")
533 (V2SF "v2si") (V4SF "v4si")
889b9412
JG
534 (V2DF "v2di") (DF "di")
535 (SF "si")])
70c67693 536
43e9d192
IB
537;; Vm for lane instructions is restricted to FP_LO_REGS.
538(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
539 (V2SI "w") (V4SI "w") (SI "w")])
540
541(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
542
543(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
544
545(define_mode_attr VRL2 [(V8QI "V32QI") (V4HI "V16HI")
546 (V2SI "V8SI") (V2SF "V8SF")
547 (DI "V4DI") (DF "V4DF")
548 (V16QI "V32QI") (V8HI "V16HI")
549 (V4SI "V8SI") (V4SF "V8SF")
550 (V2DI "V4DI") (V2DF "V4DF")])
551
552(define_mode_attr VRL3 [(V8QI "V48QI") (V4HI "V24HI")
553 (V2SI "V12SI") (V2SF "V12SF")
554 (DI "V6DI") (DF "V6DF")
555 (V16QI "V48QI") (V8HI "V24HI")
556 (V4SI "V12SI") (V4SF "V12SF")
557 (V2DI "V6DI") (V2DF "V6DF")])
558
559(define_mode_attr VRL4 [(V8QI "V64QI") (V4HI "V32HI")
560 (V2SI "V16SI") (V2SF "V16SF")
561 (DI "V8DI") (DF "V8DF")
562 (V16QI "V64QI") (V8HI "V32HI")
563 (V4SI "V16SI") (V4SF "V16SF")
564 (V2DI "V8DI") (V2DF "V8DF")])
565
566(define_mode_attr VSTRUCT_DREG [(OI "TI") (CI "EI") (XI "OI")])
567
ba081b77
JG
568;; Mode of pair of elements for each vector mode, to define transfer
569;; size for structure lane/dup loads and stores.
570(define_mode_attr V_TWO_ELEM [(V8QI "HI") (V16QI "HI")
571 (V4HI "SI") (V8HI "SI")
572 (V2SI "V2SI") (V4SI "V2SI")
573 (DI "V2DI") (V2DI "V2DI")
574 (V2SF "V2SF") (V4SF "V2SF")
575 (DF "V2DI") (V2DF "V2DI")])
576
577;; Similar, for three elements.
578(define_mode_attr V_THREE_ELEM [(V8QI "BLK") (V16QI "BLK")
579 (V4HI "BLK") (V8HI "BLK")
580 (V2SI "BLK") (V4SI "BLK")
581 (DI "EI") (V2DI "EI")
582 (V2SF "BLK") (V4SF "BLK")
583 (DF "EI") (V2DF "EI")])
584
585;; Similar, for four elements.
586(define_mode_attr V_FOUR_ELEM [(V8QI "SI") (V16QI "SI")
587 (V4HI "V4HI") (V8HI "V4HI")
588 (V2SI "V4SI") (V4SI "V4SI")
589 (DI "OI") (V2DI "OI")
590 (V2SF "V4SF") (V4SF "V4SF")
591 (DF "OI") (V2DF "OI")])
592
593
0462169c
SN
594;; Mode for atomic operation suffixes
595(define_mode_attr atomic_sfx
596 [(QI "b") (HI "h") (SI "") (DI "")])
597
0d35c5c2
VP
598(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si") (SF "si") (DF "di")])
599(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI") (SF "SI") (DF "DI")])
600
601;; for the inequal width integer to fp conversions
602(define_mode_attr fcvt_iesize [(SF "di") (DF "si")])
603(define_mode_attr FCVT_IESIZE [(SF "DI") (DF "SI")])
42fc9a7f 604
91bd4114
JG
605(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
606 (V4HI "V8HI") (V8HI "V4HI")
607 (V2SI "V4SI") (V4SI "V2SI")
608 (DI "V2DI") (V2DI "DI")
609 (V2SF "V4SF") (V4SF "V2SF")
610 (DF "V2DF") (V2DF "DF")])
611
612(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
613 (V4HI "to_128") (V8HI "to_64")
614 (V2SI "to_128") (V4SI "to_64")
615 (DI "to_128") (V2DI "to_64")
616 (V2SF "to_128") (V4SF "to_64")
617 (DF "to_128") (V2DF "to_64")])
618
779aea46
JG
619;; For certain vector-by-element multiplication instructions we must
620;; constrain the HI cases to use only V0-V15. This is covered by
621;; the 'x' constraint. All other modes may use the 'w' constraint.
622(define_mode_attr h_con [(V2SI "w") (V4SI "w")
623 (V4HI "x") (V8HI "x")
624 (V2SF "w") (V4SF "w")
625 (V2DF "w") (DF "w")])
626
627;; Defined to 'f' for types whose element type is a float type.
628(define_mode_attr f [(V8QI "") (V16QI "")
629 (V4HI "") (V8HI "")
630 (V2SI "") (V4SI "")
631 (DI "") (V2DI "")
632 (V2SF "f") (V4SF "f")
633 (V2DF "f") (DF "f")])
634
0f686aa9
JG
635;; Defined to '_fp' for types whose element type is a float type.
636(define_mode_attr fp [(V8QI "") (V16QI "")
637 (V4HI "") (V8HI "")
638 (V2SI "") (V4SI "")
639 (DI "") (V2DI "")
640 (V2SF "_fp") (V4SF "_fp")
641 (V2DF "_fp") (DF "_fp")
642 (SF "_fp")])
643
a9e66678
JG
644;; Defined to '_q' for 128-bit types.
645(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
646 (V4HI "") (V8HI "_q")
647 (V2SI "") (V4SI "_q")
648 (DI "") (V2DI "_q")
649 (V2SF "") (V4SF "_q")
650 (V2DF "_q")
651 (QI "") (HI "") (SI "") (DI "") (SF "") (DF "")])
a9e66678 652
92835317
TB
653(define_mode_attr vp [(V8QI "v") (V16QI "v")
654 (V4HI "v") (V8HI "v")
655 (V2SI "p") (V4SI "v")
656 (V2DI "p") (V2DF "p")
657 (V2SF "p") (V4SF "v")])
658
43e9d192
IB
659;; -------------------------------------------------------------------
660;; Code Iterators
661;; -------------------------------------------------------------------
662
663;; This code iterator allows the various shifts supported on the core
664(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
665
666;; This code iterator allows the shifts supported in arithmetic instructions
667(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
668
669;; Code iterator for logical operations
670(define_code_iterator LOGICAL [and ior xor])
671
672;; Code iterator for sign/zero extension
673(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
674
675;; All division operations (signed/unsigned)
676(define_code_iterator ANY_DIV [div udiv])
677
678;; Code iterator for sign/zero extraction
679(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
680
681;; Code iterator for equality comparisons
682(define_code_iterator EQL [eq ne])
683
684;; Code iterator for less-than and greater/equal-to
685(define_code_iterator LTGE [lt ge])
686
687;; Iterator for __sync_<op> operations that where the operation can be
688;; represented directly RTL. This is all of the sync operations bar
689;; nand.
0462169c 690(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
691
692;; Iterator for integer conversions
693(define_code_iterator FIXUORS [fix unsigned_fix])
694
1709ff9b
JG
695;; Iterator for float conversions
696(define_code_iterator FLOATUORS [float unsigned_float])
697
43e9d192
IB
698;; Code iterator for variants of vector max and min.
699(define_code_iterator MAXMIN [smax smin umax umin])
700
998eaf97
JG
701(define_code_iterator FMAXMIN [smax smin])
702
43e9d192
IB
703;; Code iterator for variants of vector max and min.
704(define_code_iterator ADDSUB [plus minus])
705
706;; Code iterator for variants of vector saturating binary ops.
707(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
708
709;; Code iterator for variants of vector saturating unary ops.
710(define_code_iterator UNQOPS [ss_neg ss_abs])
711
712;; Code iterator for signed variants of vector saturating binary ops.
713(define_code_iterator SBINQOPS [ss_plus ss_minus])
714
889b9412
JG
715;; Comparison operators for <F>CM.
716(define_code_iterator COMPARISONS [lt le eq ge gt])
717
718;; Unsigned comparison operators.
719(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
720
75dd5ace
JG
721;; Unsigned comparison operators.
722(define_code_iterator FAC_COMPARISONS [lt le ge gt])
723
43e9d192
IB
724;; -------------------------------------------------------------------
725;; Code Attributes
726;; -------------------------------------------------------------------
727;; Map rtl objects to optab names
728(define_code_attr optab [(ashift "ashl")
729 (ashiftrt "ashr")
730 (lshiftrt "lshr")
731 (rotatert "rotr")
732 (sign_extend "extend")
733 (zero_extend "zero_extend")
734 (sign_extract "extv")
735 (zero_extract "extzv")
384be29f
JG
736 (fix "fix")
737 (unsigned_fix "fixuns")
1709ff9b
JG
738 (float "float")
739 (unsigned_float "floatuns")
43e9d192
IB
740 (and "and")
741 (ior "ior")
742 (xor "xor")
743 (not "one_cmpl")
744 (neg "neg")
745 (plus "add")
746 (minus "sub")
747 (ss_plus "qadd")
748 (us_plus "qadd")
749 (ss_minus "qsub")
750 (us_minus "qsub")
751 (ss_neg "qneg")
752 (ss_abs "qabs")
753 (eq "eq")
754 (ne "ne")
755 (lt "lt")
889b9412
JG
756 (ge "ge")
757 (le "le")
758 (gt "gt")
759 (ltu "ltu")
760 (leu "leu")
761 (geu "geu")
762 (gtu "gtu")])
763
764;; For comparison operators we use the FCM* and CM* instructions.
765;; As there are no CMLE or CMLT instructions which act on 3 vector
766;; operands, we must use CMGE or CMGT and swap the order of the
767;; source operands.
768
769(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
770 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
771(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
772 (ltu "2") (leu "2") (geu "1") (gtu "1")])
773(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
774 (ltu "1") (leu "1") (geu "2") (gtu "2")])
775
776(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
777 (ltu "LTU") (leu "LEU") (geu "GEU") (gtu "GTU")])
43e9d192 778
384be29f
JG
779(define_code_attr fix_trunc_optab [(fix "fix_trunc")
780 (unsigned_fix "fixuns_trunc")])
781
43e9d192
IB
782;; Optab prefix for sign/zero-extending operations
783(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
784 (div "") (udiv "u")
785 (fix "") (unsigned_fix "u")
1709ff9b 786 (float "s") (unsigned_float "u")
43e9d192
IB
787 (ss_plus "s") (us_plus "u")
788 (ss_minus "s") (us_minus "u")])
789
790;; Similar for the instruction mnemonics
791(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
792 (lshiftrt "lsr") (rotatert "ror")])
793
794;; Map shift operators onto underlying bit-field instructions
795(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
796 (lshiftrt "ubfx") (rotatert "extr")])
797
798;; Logical operator instruction mnemonics
799(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
800
801;; Similar, but when not(op)
802(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
803
804;; Sign- or zero-extending load
805(define_code_attr ldrxt [(sign_extend "ldrs") (zero_extend "ldr")])
806
807;; Sign- or zero-extending data-op
808(define_code_attr su [(sign_extend "s") (zero_extend "u")
809 (sign_extract "s") (zero_extract "u")
810 (fix "s") (unsigned_fix "u")
998eaf97
JG
811 (div "s") (udiv "u")
812 (smax "s") (umax "u")
813 (smin "s") (umin "u")])
43e9d192
IB
814
815;; Emit cbz/cbnz depending on comparison type.
816(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
817
818;; Emit tbz/tbnz depending on comparison type.
819(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
820
821;; Max/min attributes.
998eaf97
JG
822(define_code_attr maxmin [(smax "max")
823 (smin "min")
824 (umax "max")
825 (umin "min")])
43e9d192
IB
826
827;; MLA/MLS attributes.
828(define_code_attr as [(ss_plus "a") (ss_minus "s")])
829
0462169c
SN
830;; Atomic operations
831(define_code_attr atomic_optab
832 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
833
834(define_code_attr atomic_op_operand
835 [(ior "aarch64_logical_operand")
836 (xor "aarch64_logical_operand")
837 (and "aarch64_logical_operand")
838 (plus "aarch64_plus_operand")
839 (minus "aarch64_plus_operand")])
43e9d192
IB
840
841;; -------------------------------------------------------------------
842;; Int Iterators.
843;; -------------------------------------------------------------------
844(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
845 UNSPEC_SMAXV UNSPEC_SMINV])
846
998eaf97
JG
847(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
848 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192 849
36054fab
JG
850(define_int_iterator SUADDV [UNSPEC_SADDV UNSPEC_UADDV])
851
43e9d192
IB
852(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
853 UNSPEC_SRHADD UNSPEC_URHADD
854 UNSPEC_SHSUB UNSPEC_UHSUB
855 UNSPEC_SRHSUB UNSPEC_URHSUB])
856
857
858(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
859 UNSPEC_SUBHN UNSPEC_RSUBHN])
860
861(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
862 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
863
998eaf97 864(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN])
43e9d192
IB
865
866(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
867
868(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
869
870(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
871
872(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
873 UNSPEC_SRSHL UNSPEC_URSHL])
874
875(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
876
877(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
878 UNSPEC_SQRSHL UNSPEC_UQRSHL])
879
880(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
881 UNSPEC_SRSRA UNSPEC_URSRA])
882
883(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
884 UNSPEC_SSRI UNSPEC_USRI])
885
886
887(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
888
889(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
890
891(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
892 UNSPEC_SQSHRN UNSPEC_UQSHRN
893 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
894
cc4d934f
JG
895(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
896 UNSPEC_TRN1 UNSPEC_TRN2
897 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 898
42fc9a7f 899(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
900 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
901 UNSPEC_FRINTA])
42fc9a7f
JG
902
903(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 904 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 905
0050faf8
JG
906(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
907
5a7a4e80
TB
908(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
909(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
910
30442682
TB
911(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
912
b9cb0a44
TB
913(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
914
43e9d192
IB
915;; -------------------------------------------------------------------
916;; Int Iterators Attributes.
917;; -------------------------------------------------------------------
998eaf97
JG
918(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
919 (UNSPEC_UMINV "umin")
920 (UNSPEC_SMAXV "smax")
921 (UNSPEC_SMINV "smin")
922 (UNSPEC_FMAX "smax_nan")
923 (UNSPEC_FMAXNMV "smax")
924 (UNSPEC_FMAXV "smax_nan")
925 (UNSPEC_FMIN "smin_nan")
926 (UNSPEC_FMINNMV "smin")
927 (UNSPEC_FMINV "smin_nan")])
928
929(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
930 (UNSPEC_UMINV "umin")
931 (UNSPEC_SMAXV "smax")
932 (UNSPEC_SMINV "smin")
933 (UNSPEC_FMAX "fmax")
934 (UNSPEC_FMAXNMV "fmaxnm")
935 (UNSPEC_FMAXV "fmax")
936 (UNSPEC_FMIN "fmin")
937 (UNSPEC_FMINNMV "fminnm")
938 (UNSPEC_FMINV "fmin")])
43e9d192
IB
939
940(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
941 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
942 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
943 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
944 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
945 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
946 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
947 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
948 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
949 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
36054fab 950 (UNSPEC_SADDV "s") (UNSPEC_UADDV "u")
43e9d192
IB
951 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
952 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
953 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
954 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
955 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
956 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
957 (UNSPEC_UQSHL "u")
958 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
959 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
960 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
961 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
962 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
963 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
964 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
965])
966
967(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
968 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
969 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
970 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
971 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
972 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
973])
974
975(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
976 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
977
978(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
979 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
980 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
981 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
982
983(define_int_attr addsub [(UNSPEC_SHADD "add")
984 (UNSPEC_UHADD "add")
985 (UNSPEC_SRHADD "add")
986 (UNSPEC_URHADD "add")
987 (UNSPEC_SHSUB "sub")
988 (UNSPEC_UHSUB "sub")
989 (UNSPEC_SRHSUB "sub")
990 (UNSPEC_URHSUB "sub")
991 (UNSPEC_ADDHN "add")
992 (UNSPEC_SUBHN "sub")
993 (UNSPEC_RADDHN "add")
994 (UNSPEC_RSUBHN "sub")
995 (UNSPEC_ADDHN2 "add")
996 (UNSPEC_SUBHN2 "sub")
997 (UNSPEC_RADDHN2 "add")
998 (UNSPEC_RSUBHN2 "sub")])
999
43e9d192
IB
1000(define_int_attr offsetlr [(UNSPEC_SSLI "1") (UNSPEC_USLI "1")
1001 (UNSPEC_SSRI "0") (UNSPEC_USRI "0")])
1002
42fc9a7f
JG
1003;; Standard pattern names for floating-point rounding instructions.
1004(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
1005 (UNSPEC_FRINTP "ceil")
1006 (UNSPEC_FRINTM "floor")
1007 (UNSPEC_FRINTI "nearbyint")
1008 (UNSPEC_FRINTX "rint")
0659ce6f
JG
1009 (UNSPEC_FRINTA "round")
1010 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
1011
1012;; frint suffix for floating-point rounding instructions.
1013(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
1014 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
1015 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
1016 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
1017
1018(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
1019 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
1020 (UNSPEC_FRINTN "frintn")])
42fc9a7f 1021
cc4d934f
JG
1022(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
1023 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
1024 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
1025
1026(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
1027 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
1028 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
1029
1030(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])
5a7a4e80
TB
1031
1032(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
1033(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
1034
1035(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
1036 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
1037
1038(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])