]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
aarch64-protos.h (aarch64_simd_disambiguate_copy): Declare.
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
5624e564 2;; Copyright (C) 2009-2015 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
29;; Iterator for QI and HI modes
30(define_mode_iterator SHORT [QI HI])
31
32;; Iterator for all integer modes (up to 64-bit)
33(define_mode_iterator ALLI [QI HI SI DI])
34
43e9d192
IB
35;; Iterator for all integer modes that can be extended (up to 64-bit)
36(define_mode_iterator ALLX [QI HI SI])
37
38;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
39(define_mode_iterator GPF [SF DF])
40
43e9d192
IB
41;; Integer vector modes.
42(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
43
44;; vector and scalar, 64 & 128-bit container, all integer modes
45(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
46
47;; vector and scalar, 64 & 128-bit container: all vector integer modes;
48;; 64-bit scalar integer mode
49(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
50
51;; Double vector modes.
52(define_mode_iterator VD [V8QI V4HI V2SI V2SF])
53
54;; vector, 64-bit container, all integer modes
55(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
56
57;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
58(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
59
60;; Quad vector modes.
61(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V4SF V2DF])
62
51437269
GW
63;; VQ without 2 element modes.
64(define_mode_iterator VQ_NO2E [V16QI V8HI V4SI V4SF])
65
66;; Quad vector with only 2 element modes.
67(define_mode_iterator VQ_2E [V2DI V2DF])
68
28514dda
YZ
69;; This mode iterator allows :P to be used for patterns that operate on
70;; addresses in different modes. In LP64, only DI will match, while in
71;; ILP32, either can match.
72(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
73 (DI "ptr_mode == DImode || Pmode == DImode")])
74
43e9d192
IB
75;; This mode iterator allows :PTR to be used for patterns that operate on
76;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 77(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192
IB
78
79;; Vector Float modes.
80(define_mode_iterator VDQF [V2SF V4SF V2DF])
81
f421c516
JG
82;; Vector Float modes, and DF.
83(define_mode_iterator VDQF_DF [V2SF V4SF V2DF DF])
84
828e70c1
JG
85;; Vector single Float modes.
86(define_mode_iterator VDQSF [V2SF V4SF])
87
fc21784d
JG
88;; Modes suitable to use as the return type of a vcond expression.
89(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
90
889b9412
JG
91;; All Float modes.
92(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
93
43e9d192
IB
94;; Vector Float modes with 2 elements.
95(define_mode_iterator V2F [V2SF V2DF])
96
97;; All modes.
98(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
99
a50344cb
TB
100;; All vector modes and DI.
101(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
102
46e778c4
JG
103;; All vector modes and DI and DF.
104(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
105 V2DI V2SF V4SF V2DF DI DF])
106
43e9d192 107;; Vector modes for Integer reduction across lanes.
92835317
TB
108(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
109
110;; Vector modes(except V2DI) for Integer reduction across lanes.
111(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
112
113;; All double integer narrow-able modes.
114(define_mode_iterator VDN [V4HI V2SI DI])
115
116;; All quad integer narrow-able modes.
117(define_mode_iterator VQN [V8HI V4SI V2DI])
118
43e9d192
IB
119;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
120(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
121
122;; All quad integer widen-able modes.
123(define_mode_iterator VQW [V16QI V8HI V4SI])
124
125;; Double vector modes for combines.
126(define_mode_iterator VDC [V8QI V4HI V2SI V2SF DI DF])
127
43e9d192
IB
128;; Vector modes except double int.
129(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
130
58a3bd25
FY
131;; Vector modes for S type.
132(define_mode_iterator VDQ_SI [V2SI V4SI])
133
66adb8eb
JG
134;; Vector modes for Q and H types.
135(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
136
43e9d192
IB
137;; Vector modes for H and S types.
138(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
139
c7f28cd5
KT
140;; Vector modes for H, S and D types.
141(define_mode_iterator VDQHSD [V4HI V8HI V2SI V4SI V2DI])
142
43e9d192
IB
143;; Vector and scalar integer modes for H and S
144(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
145
146;; Vector and scalar 64-bit container: 16, 32-bit integer modes
147(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
148
149;; Vector 64-bit container: 16, 32-bit integer modes
150(define_mode_iterator VD_HSI [V4HI V2SI])
151
152;; Scalar 64-bit container: 16, 32-bit integer modes
153(define_mode_iterator SD_HSI [HI SI])
154
155;; Vector 64-bit container: 16, 32-bit integer modes
156(define_mode_iterator VQ_HSI [V8HI V4SI])
157
158;; All byte modes.
159(define_mode_iterator VB [V8QI V16QI])
160
5e32e83b
JW
161;; 2 and 4 lane SI modes.
162(define_mode_iterator VS [V2SI V4SI])
163
43e9d192
IB
164(define_mode_iterator TX [TI TF])
165
166;; Opaque structure modes.
167(define_mode_iterator VSTRUCT [OI CI XI])
168
169;; Double scalar modes
170(define_mode_iterator DX [DI DF])
171
779aea46
JG
172;; Modes available for <f>mul lane operations.
173(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
174
175;; Modes available for <f>mul lane operations changing lane count.
176(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
177
43e9d192
IB
178;; ------------------------------------------------------------------
179;; Unspec enumerations for Advance SIMD. These could well go into
180;; aarch64.md but for their use in int_iterators here.
181;; ------------------------------------------------------------------
182
183(define_c_enum "unspec"
184 [
185 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
186 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
998eaf97
JG
187 UNSPEC_FMAX ; Used in aarch64-simd.md.
188 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 189 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
190 UNSPEC_FMIN ; Used in aarch64-simd.md.
191 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
192 UNSPEC_FMINV ; Used in aarch64-simd.md.
193 UNSPEC_FADDV ; Used in aarch64-simd.md.
f5156c3e 194 UNSPEC_ADDV ; Used in aarch64-simd.md.
43e9d192
IB
195 UNSPEC_SMAXV ; Used in aarch64-simd.md.
196 UNSPEC_SMINV ; Used in aarch64-simd.md.
197 UNSPEC_UMAXV ; Used in aarch64-simd.md.
198 UNSPEC_UMINV ; Used in aarch64-simd.md.
199 UNSPEC_SHADD ; Used in aarch64-simd.md.
200 UNSPEC_UHADD ; Used in aarch64-simd.md.
201 UNSPEC_SRHADD ; Used in aarch64-simd.md.
202 UNSPEC_URHADD ; Used in aarch64-simd.md.
203 UNSPEC_SHSUB ; Used in aarch64-simd.md.
204 UNSPEC_UHSUB ; Used in aarch64-simd.md.
205 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
206 UNSPEC_URHSUB ; Used in aarch64-simd.md.
207 UNSPEC_ADDHN ; Used in aarch64-simd.md.
208 UNSPEC_RADDHN ; Used in aarch64-simd.md.
209 UNSPEC_SUBHN ; Used in aarch64-simd.md.
210 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
211 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
212 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
213 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
214 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
215 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
216 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
217 UNSPEC_PMUL ; Used in aarch64-simd.md.
218 UNSPEC_USQADD ; Used in aarch64-simd.md.
219 UNSPEC_SUQADD ; Used in aarch64-simd.md.
220 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
221 UNSPEC_SQXTN ; Used in aarch64-simd.md.
222 UNSPEC_UQXTN ; Used in aarch64-simd.md.
223 UNSPEC_SSRA ; Used in aarch64-simd.md.
224 UNSPEC_USRA ; Used in aarch64-simd.md.
225 UNSPEC_SRSRA ; Used in aarch64-simd.md.
226 UNSPEC_URSRA ; Used in aarch64-simd.md.
227 UNSPEC_SRSHR ; Used in aarch64-simd.md.
228 UNSPEC_URSHR ; Used in aarch64-simd.md.
229 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
230 UNSPEC_SQSHL ; Used in aarch64-simd.md.
231 UNSPEC_UQSHL ; Used in aarch64-simd.md.
232 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
233 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
234 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
235 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
236 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
237 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
238 UNSPEC_SSHL ; Used in aarch64-simd.md.
239 UNSPEC_USHL ; Used in aarch64-simd.md.
240 UNSPEC_SRSHL ; Used in aarch64-simd.md.
241 UNSPEC_URSHL ; Used in aarch64-simd.md.
242 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
243 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
244 UNSPEC_SSLI ; Used in aarch64-simd.md.
245 UNSPEC_USLI ; Used in aarch64-simd.md.
246 UNSPEC_SSRI ; Used in aarch64-simd.md.
247 UNSPEC_USRI ; Used in aarch64-simd.md.
248 UNSPEC_SSHLL ; Used in aarch64-simd.md.
249 UNSPEC_USHLL ; Used in aarch64-simd.md.
250 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073
JG
251 UNSPEC_TBL ; Used in vector permute patterns.
252 UNSPEC_CONCAT ; Used in vector permute patterns.
cc4d934f
JG
253 UNSPEC_ZIP1 ; Used in vector permute patterns.
254 UNSPEC_ZIP2 ; Used in vector permute patterns.
255 UNSPEC_UZP1 ; Used in vector permute patterns.
256 UNSPEC_UZP2 ; Used in vector permute patterns.
257 UNSPEC_TRN1 ; Used in vector permute patterns.
258 UNSPEC_TRN2 ; Used in vector permute patterns.
ae0533da 259 UNSPEC_EXT ; Used in aarch64-simd.md.
923fcec3
AL
260 UNSPEC_REV64 ; Used in vector reverse patterns (permute).
261 UNSPEC_REV32 ; Used in vector reverse patterns (permute).
262 UNSPEC_REV16 ; Used in vector reverse patterns (permute).
5a7a4e80
TB
263 UNSPEC_AESE ; Used in aarch64-simd.md.
264 UNSPEC_AESD ; Used in aarch64-simd.md.
265 UNSPEC_AESMC ; Used in aarch64-simd.md.
266 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
267 UNSPEC_SHA1C ; Used in aarch64-simd.md.
268 UNSPEC_SHA1M ; Used in aarch64-simd.md.
269 UNSPEC_SHA1P ; Used in aarch64-simd.md.
270 UNSPEC_SHA1H ; Used in aarch64-simd.md.
271 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
272 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
273 UNSPEC_SHA256H ; Used in aarch64-simd.md.
274 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
275 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
276 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
7baa225d
TB
277 UNSPEC_PMULL ; Used in aarch64-simd.md.
278 UNSPEC_PMULL2 ; Used in aarch64-simd.md.
43e9d192
IB
279])
280
281;; -------------------------------------------------------------------
282;; Mode attributes
283;; -------------------------------------------------------------------
284
285;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
286;; 32-bit version and "%x0" in the 64-bit version.
287(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
288
0d35c5c2
VP
289;; For inequal width int to float conversion
290(define_mode_attr w1 [(SF "w") (DF "x")])
291(define_mode_attr w2 [(SF "x") (DF "w")])
292
051d0e2f
SN
293;; For constraints used in scalar immediate vector moves
294(define_mode_attr hq [(HI "h") (QI "q")])
295
43e9d192
IB
296;; For scalar usage of vector/FP registers
297(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
889b9412 298 (SF "s") (DF "d")
43e9d192
IB
299 (V8QI "") (V16QI "")
300 (V4HI "") (V8HI "")
301 (V2SI "") (V4SI "")
302 (V2DI "") (V2SF "")
303 (V4SF "") (V2DF "")])
304
305;; For scalar usage of vector/FP registers, narrowing
306(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
307 (V8QI "") (V16QI "")
308 (V4HI "") (V8HI "")
309 (V2SI "") (V4SI "")
310 (V2DI "") (V2SF "")
311 (V4SF "") (V2DF "")])
312
313;; For scalar usage of vector/FP registers, widening
314(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
315 (V8QI "") (V16QI "")
316 (V4HI "") (V8HI "")
317 (V2SI "") (V4SI "")
318 (V2DI "") (V2SF "")
319 (V4SF "") (V2DF "")])
320
89fdc743
IB
321;; Register Type Name and Vector Arrangement Specifier for when
322;; we are doing scalar for DI and SIMD for SI (ignoring all but
323;; lane 0).
324(define_mode_attr rtn [(DI "d") (SI "")])
325(define_mode_attr vas [(DI "") (SI ".2s")])
326
43e9d192
IB
327;; Map a floating point mode to the appropriate register name prefix
328(define_mode_attr s [(SF "s") (DF "d")])
329
330;; Give the length suffix letter for a sign- or zero-extension.
331(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
332
333;; Give the number of bits in the mode
334(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
335
336;; Give the ordinal of the MSB in the mode
337(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
338
339;; Attribute to describe constants acceptable in logical operations
340(define_mode_attr lconst [(SI "K") (DI "L")])
341
95d47b10
MC
342;; Attribute to describe constants acceptable in atomic logical operations
343(define_mode_attr lconst_atomic [(QI "K") (HI "K") (SI "K") (DI "L")])
344
43e9d192
IB
345;; Map a mode to a specific constraint character.
346(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
347
348(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
349 (V4HI "4h") (V8HI "8h")
350 (V2SI "2s") (V4SI "4s")
351 (DI "1d") (DF "1d")
352 (V2DI "2d") (V2SF "2s")
353 (V4SF "4s") (V2DF "2d")])
354
c7f28cd5
KT
355(define_mode_attr Vrevsuff [(V4HI "16") (V8HI "16") (V2SI "32")
356 (V4SI "32") (V2DI "64")])
357
43e9d192
IB
358(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
359 (V4HI ".4h") (V8HI ".8h")
360 (V2SI ".2s") (V4SI ".4s")
361 (V2DI ".2d") (V2SF ".2s")
362 (V4SF ".4s") (V2DF ".2d")
363 (DI "") (SI "")
364 (HI "") (QI "")
889b9412
JG
365 (TI "") (SF "")
366 (DF "")])
43e9d192
IB
367
368;; Register suffix narrowed modes for VQN.
369(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
370 (V2DI ".2s")
371 (DI "") (SI "")
372 (HI "")])
373
374;; Mode-to-individual element type mapping.
375(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
376 (V4HI "h") (V8HI "h")
377 (V2SI "s") (V4SI "s")
378 (V2DI "d") (V2SF "s")
379 (V4SF "s") (V2DF "d")
0f686aa9 380 (SF "s") (DF "d")
43e9d192
IB
381 (QI "b") (HI "h")
382 (SI "s") (DI "d")])
383
384;; Mode-to-bitwise operation type mapping.
385(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
386 (V4HI "8b") (V8HI "16b")
387 (V2SI "8b") (V4SI "16b")
388 (V2DI "16b") (V2SF "8b")
46e778c4 389 (V4SF "16b") (V2DF "16b")
fe82d1f2
AL
390 (DI "8b") (DF "8b")
391 (SI "8b")])
43e9d192
IB
392
393;; Define element mode for each vector mode.
394(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
395 (V4HI "HI") (V8HI "HI")
396 (V2SI "SI") (V4SI "SI")
397 (DI "DI") (V2DI "DI")
398 (V2SF "SF") (V4SF "SF")
779aea46 399 (V2DF "DF") (DF "DF")
43e9d192
IB
400 (SI "SI") (HI "HI")
401 (QI "QI")])
402
278821f2
KT
403;; 64-bit container modes the inner or scalar source mode.
404(define_mode_attr VCOND [(HI "V4HI") (SI "V2SI")
405 (V4HI "V4HI") (V8HI "V4HI")
b7d7d917
TB
406 (V2SI "V2SI") (V4SI "V2SI")
407 (DI "DI") (V2DI "DI")
408 (V2SF "V2SF") (V4SF "V2SF")
409 (V2DF "DF")])
410
278821f2 411;; 128-bit container modes the inner or scalar source mode.
b7d7d917
TB
412(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
413 (V4HI "V8HI") (V8HI "V8HI")
414 (V2SI "V4SI") (V4SI "V4SI")
415 (DI "V2DI") (V2DI "V2DI")
416 (V2SF "V2SF") (V4SF "V4SF")
417 (V2DF "V2DF") (SI "V4SI")
418 (HI "V8HI") (QI "V16QI")])
419
43e9d192
IB
420;; Half modes of all vector modes.
421(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
422 (V4HI "V2HI") (V8HI "V4HI")
423 (V2SI "SI") (V4SI "V2SI")
424 (V2DI "DI") (V2SF "SF")
425 (V4SF "V2SF") (V2DF "DF")])
426
427;; Double modes of vector modes.
428(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
429 (V2SI "V4SI") (V2SF "V4SF")
430 (SI "V2SI") (DI "V2DI")
431 (DF "V2DF")])
432
433;; Double modes of vector modes (lower case).
434(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
435 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
436 (SI "v2si") (DI "v2di")
437 (DF "v2df")])
43e9d192
IB
438
439;; Narrowed modes for VDN.
440(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
441 (DI "V2SI")])
442
443;; Narrowed double-modes for VQN (Used for XTN).
444(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
445 (V2DI "V2SI")
446 (DI "SI") (SI "HI")
447 (HI "QI")])
448
449;; Narrowed quad-modes for VQN (Used for XTN2).
450(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
451 (V2DI "V4SI")])
452
453;; Register suffix narrowed modes for VQN.
454(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
455 (V2DI "2s")])
456
457;; Register suffix narrowed modes for VQN.
458(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
459 (V2DI "4s")])
460
461;; Widened modes of vector modes.
462(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
463 (V2SI "V2DI") (V16QI "V8HI")
464 (V8HI "V4SI") (V4SI "V2DI")
465 (HI "SI") (SI "DI")]
466
467)
468
a844a695 469;; Widened mode register suffixes for VD_BHSI/VQW.
43e9d192
IB
470(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
471 (V2SI "2d") (V16QI "8h")
472 (V8HI "4s") (V4SI "2d")])
473
474;; Widened mode register suffixes for VDW/VQW.
475(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
476 (V2SI ".2d") (V16QI ".8h")
477 (V8HI ".4s") (V4SI ".2d")
478 (SI "") (HI "")])
479
480;; Lower part register suffixes for VQW.
481(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
482 (V4SI "2s")])
483
484;; Define corresponding core/FP element mode for each vector mode.
485(define_mode_attr vw [(V8QI "w") (V16QI "w")
486 (V4HI "w") (V8HI "w")
487 (V2SI "w") (V4SI "w")
488 (DI "x") (V2DI "x")
489 (V2SF "s") (V4SF "s")
490 (V2DF "d")])
491
66adb8eb
JG
492;; Corresponding core element mode for each vector mode. This is a
493;; variation on <vw> mapping FP modes to GP regs.
494(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
495 (V4HI "w") (V8HI "w")
496 (V2SI "w") (V4SI "w")
497 (DI "x") (V2DI "x")
498 (V2SF "w") (V4SF "w")
499 (V2DF "x")])
500
43e9d192
IB
501;; Double vector types for ALLX.
502(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
503
504;; Mode of result of comparison operations.
505(define_mode_attr V_cmp_result [(V8QI "V8QI") (V16QI "V16QI")
506 (V4HI "V4HI") (V8HI "V8HI")
507 (V2SI "V2SI") (V4SI "V4SI")
88b08073 508 (DI "DI") (V2DI "V2DI")
43e9d192 509 (V2SF "V2SI") (V4SF "V4SI")
889b9412
JG
510 (V2DF "V2DI") (DF "DI")
511 (SF "SI")])
43e9d192 512
70c67693
JG
513;; Lower case mode of results of comparison operations.
514(define_mode_attr v_cmp_result [(V8QI "v8qi") (V16QI "v16qi")
515 (V4HI "v4hi") (V8HI "v8hi")
516 (V2SI "v2si") (V4SI "v4si")
517 (DI "di") (V2DI "v2di")
518 (V2SF "v2si") (V4SF "v4si")
889b9412
JG
519 (V2DF "v2di") (DF "di")
520 (SF "si")])
70c67693 521
cb23a30c
JG
522;; Lower case element modes (as used in shift immediate patterns).
523(define_mode_attr ve_mode [(V8QI "qi") (V16QI "qi")
524 (V4HI "hi") (V8HI "hi")
525 (V2SI "si") (V4SI "si")
526 (DI "di") (V2DI "di")
527 (QI "qi") (HI "hi")
528 (SI "si")])
529
43e9d192
IB
530;; Vm for lane instructions is restricted to FP_LO_REGS.
531(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
532 (V2SI "w") (V4SI "w") (SI "w")])
533
534(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
535
536(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
537
538(define_mode_attr VRL2 [(V8QI "V32QI") (V4HI "V16HI")
539 (V2SI "V8SI") (V2SF "V8SF")
540 (DI "V4DI") (DF "V4DF")
541 (V16QI "V32QI") (V8HI "V16HI")
542 (V4SI "V8SI") (V4SF "V8SF")
543 (V2DI "V4DI") (V2DF "V4DF")])
544
545(define_mode_attr VRL3 [(V8QI "V48QI") (V4HI "V24HI")
546 (V2SI "V12SI") (V2SF "V12SF")
547 (DI "V6DI") (DF "V6DF")
548 (V16QI "V48QI") (V8HI "V24HI")
549 (V4SI "V12SI") (V4SF "V12SF")
550 (V2DI "V6DI") (V2DF "V6DF")])
551
552(define_mode_attr VRL4 [(V8QI "V64QI") (V4HI "V32HI")
553 (V2SI "V16SI") (V2SF "V16SF")
554 (DI "V8DI") (DF "V8DF")
555 (V16QI "V64QI") (V8HI "V32HI")
556 (V4SI "V16SI") (V4SF "V16SF")
557 (V2DI "V8DI") (V2DF "V8DF")])
558
559(define_mode_attr VSTRUCT_DREG [(OI "TI") (CI "EI") (XI "OI")])
560
ba081b77
JG
561;; Mode of pair of elements for each vector mode, to define transfer
562;; size for structure lane/dup loads and stores.
563(define_mode_attr V_TWO_ELEM [(V8QI "HI") (V16QI "HI")
564 (V4HI "SI") (V8HI "SI")
565 (V2SI "V2SI") (V4SI "V2SI")
566 (DI "V2DI") (V2DI "V2DI")
567 (V2SF "V2SF") (V4SF "V2SF")
568 (DF "V2DI") (V2DF "V2DI")])
569
570;; Similar, for three elements.
571(define_mode_attr V_THREE_ELEM [(V8QI "BLK") (V16QI "BLK")
572 (V4HI "BLK") (V8HI "BLK")
573 (V2SI "BLK") (V4SI "BLK")
574 (DI "EI") (V2DI "EI")
575 (V2SF "BLK") (V4SF "BLK")
576 (DF "EI") (V2DF "EI")])
577
578;; Similar, for four elements.
579(define_mode_attr V_FOUR_ELEM [(V8QI "SI") (V16QI "SI")
580 (V4HI "V4HI") (V8HI "V4HI")
581 (V2SI "V4SI") (V4SI "V4SI")
582 (DI "OI") (V2DI "OI")
583 (V2SF "V4SF") (V4SF "V4SF")
584 (DF "OI") (V2DF "OI")])
585
586
0462169c
SN
587;; Mode for atomic operation suffixes
588(define_mode_attr atomic_sfx
589 [(QI "b") (HI "h") (SI "") (DI "")])
590
0d35c5c2
VP
591(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si") (SF "si") (DF "di")])
592(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI") (SF "SI") (DF "DI")])
593
594;; for the inequal width integer to fp conversions
595(define_mode_attr fcvt_iesize [(SF "di") (DF "si")])
596(define_mode_attr FCVT_IESIZE [(SF "DI") (DF "SI")])
42fc9a7f 597
91bd4114
JG
598(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
599 (V4HI "V8HI") (V8HI "V4HI")
600 (V2SI "V4SI") (V4SI "V2SI")
601 (DI "V2DI") (V2DI "DI")
602 (V2SF "V4SF") (V4SF "V2SF")
603 (DF "V2DF") (V2DF "DF")])
604
605(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
606 (V4HI "to_128") (V8HI "to_64")
607 (V2SI "to_128") (V4SI "to_64")
608 (DI "to_128") (V2DI "to_64")
609 (V2SF "to_128") (V4SF "to_64")
610 (DF "to_128") (V2DF "to_64")])
611
779aea46
JG
612;; For certain vector-by-element multiplication instructions we must
613;; constrain the HI cases to use only V0-V15. This is covered by
614;; the 'x' constraint. All other modes may use the 'w' constraint.
615(define_mode_attr h_con [(V2SI "w") (V4SI "w")
616 (V4HI "x") (V8HI "x")
617 (V2SF "w") (V4SF "w")
618 (V2DF "w") (DF "w")])
619
620;; Defined to 'f' for types whose element type is a float type.
621(define_mode_attr f [(V8QI "") (V16QI "")
622 (V4HI "") (V8HI "")
623 (V2SI "") (V4SI "")
624 (DI "") (V2DI "")
625 (V2SF "f") (V4SF "f")
626 (V2DF "f") (DF "f")])
627
0f686aa9
JG
628;; Defined to '_fp' for types whose element type is a float type.
629(define_mode_attr fp [(V8QI "") (V16QI "")
630 (V4HI "") (V8HI "")
631 (V2SI "") (V4SI "")
632 (DI "") (V2DI "")
633 (V2SF "_fp") (V4SF "_fp")
634 (V2DF "_fp") (DF "_fp")
635 (SF "_fp")])
636
a9e66678
JG
637;; Defined to '_q' for 128-bit types.
638(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
639 (V4HI "") (V8HI "_q")
640 (V2SI "") (V4SI "_q")
641 (DI "") (V2DI "_q")
642 (V2SF "") (V4SF "_q")
643 (V2DF "_q")
644 (QI "") (HI "") (SI "") (DI "") (SF "") (DF "")])
a9e66678 645
92835317
TB
646(define_mode_attr vp [(V8QI "v") (V16QI "v")
647 (V4HI "v") (V8HI "v")
648 (V2SI "p") (V4SI "v")
649 (V2DI "p") (V2DF "p")
650 (V2SF "p") (V4SF "v")])
651
5e32e83b
JW
652(define_mode_attr vsi2qi [(V2SI "v8qi") (V4SI "v16qi")])
653(define_mode_attr VSI2QI [(V2SI "V8QI") (V4SI "V16QI")])
654
43e9d192
IB
655;; -------------------------------------------------------------------
656;; Code Iterators
657;; -------------------------------------------------------------------
658
659;; This code iterator allows the various shifts supported on the core
660(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
661
662;; This code iterator allows the shifts supported in arithmetic instructions
663(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
664
665;; Code iterator for logical operations
666(define_code_iterator LOGICAL [and ior xor])
667
84be6032
AL
668;; Code iterator for logical operations whose :nlogical works on SIMD registers.
669(define_code_iterator NLOGICAL [and ior])
670
43e9d192
IB
671;; Code iterator for sign/zero extension
672(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
673
674;; All division operations (signed/unsigned)
675(define_code_iterator ANY_DIV [div udiv])
676
677;; Code iterator for sign/zero extraction
678(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
679
680;; Code iterator for equality comparisons
681(define_code_iterator EQL [eq ne])
682
683;; Code iterator for less-than and greater/equal-to
684(define_code_iterator LTGE [lt ge])
685
686;; Iterator for __sync_<op> operations that where the operation can be
687;; represented directly RTL. This is all of the sync operations bar
688;; nand.
0462169c 689(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
690
691;; Iterator for integer conversions
692(define_code_iterator FIXUORS [fix unsigned_fix])
693
1709ff9b
JG
694;; Iterator for float conversions
695(define_code_iterator FLOATUORS [float unsigned_float])
696
43e9d192
IB
697;; Code iterator for variants of vector max and min.
698(define_code_iterator MAXMIN [smax smin umax umin])
699
998eaf97
JG
700(define_code_iterator FMAXMIN [smax smin])
701
43e9d192
IB
702;; Code iterator for variants of vector max and min.
703(define_code_iterator ADDSUB [plus minus])
704
705;; Code iterator for variants of vector saturating binary ops.
706(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
707
708;; Code iterator for variants of vector saturating unary ops.
709(define_code_iterator UNQOPS [ss_neg ss_abs])
710
711;; Code iterator for signed variants of vector saturating binary ops.
712(define_code_iterator SBINQOPS [ss_plus ss_minus])
713
889b9412
JG
714;; Comparison operators for <F>CM.
715(define_code_iterator COMPARISONS [lt le eq ge gt])
716
717;; Unsigned comparison operators.
718(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
719
75dd5ace
JG
720;; Unsigned comparison operators.
721(define_code_iterator FAC_COMPARISONS [lt le ge gt])
722
43e9d192
IB
723;; -------------------------------------------------------------------
724;; Code Attributes
725;; -------------------------------------------------------------------
726;; Map rtl objects to optab names
727(define_code_attr optab [(ashift "ashl")
728 (ashiftrt "ashr")
729 (lshiftrt "lshr")
730 (rotatert "rotr")
731 (sign_extend "extend")
732 (zero_extend "zero_extend")
733 (sign_extract "extv")
734 (zero_extract "extzv")
384be29f
JG
735 (fix "fix")
736 (unsigned_fix "fixuns")
1709ff9b
JG
737 (float "float")
738 (unsigned_float "floatuns")
43e9d192
IB
739 (and "and")
740 (ior "ior")
741 (xor "xor")
742 (not "one_cmpl")
743 (neg "neg")
744 (plus "add")
745 (minus "sub")
746 (ss_plus "qadd")
747 (us_plus "qadd")
748 (ss_minus "qsub")
749 (us_minus "qsub")
750 (ss_neg "qneg")
751 (ss_abs "qabs")
752 (eq "eq")
753 (ne "ne")
754 (lt "lt")
889b9412
JG
755 (ge "ge")
756 (le "le")
757 (gt "gt")
758 (ltu "ltu")
759 (leu "leu")
760 (geu "geu")
761 (gtu "gtu")])
762
763;; For comparison operators we use the FCM* and CM* instructions.
764;; As there are no CMLE or CMLT instructions which act on 3 vector
765;; operands, we must use CMGE or CMGT and swap the order of the
766;; source operands.
767
768(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
769 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
770(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
771 (ltu "2") (leu "2") (geu "1") (gtu "1")])
772(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
773 (ltu "1") (leu "1") (geu "2") (gtu "2")])
774
775(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
776 (ltu "LTU") (leu "LEU") (geu "GEU") (gtu "GTU")])
43e9d192 777
384be29f
JG
778(define_code_attr fix_trunc_optab [(fix "fix_trunc")
779 (unsigned_fix "fixuns_trunc")])
780
43e9d192
IB
781;; Optab prefix for sign/zero-extending operations
782(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
783 (div "") (udiv "u")
784 (fix "") (unsigned_fix "u")
1709ff9b 785 (float "s") (unsigned_float "u")
43e9d192
IB
786 (ss_plus "s") (us_plus "u")
787 (ss_minus "s") (us_minus "u")])
788
789;; Similar for the instruction mnemonics
790(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
791 (lshiftrt "lsr") (rotatert "ror")])
792
793;; Map shift operators onto underlying bit-field instructions
794(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
795 (lshiftrt "ubfx") (rotatert "extr")])
796
797;; Logical operator instruction mnemonics
798(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
799
800;; Similar, but when not(op)
801(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
802
803;; Sign- or zero-extending load
804(define_code_attr ldrxt [(sign_extend "ldrs") (zero_extend "ldr")])
805
806;; Sign- or zero-extending data-op
807(define_code_attr su [(sign_extend "s") (zero_extend "u")
808 (sign_extract "s") (zero_extract "u")
809 (fix "s") (unsigned_fix "u")
998eaf97
JG
810 (div "s") (udiv "u")
811 (smax "s") (umax "u")
812 (smin "s") (umin "u")])
43e9d192
IB
813
814;; Emit cbz/cbnz depending on comparison type.
815(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
816
817;; Emit tbz/tbnz depending on comparison type.
818(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
819
820;; Max/min attributes.
998eaf97
JG
821(define_code_attr maxmin [(smax "max")
822 (smin "min")
823 (umax "max")
824 (umin "min")])
43e9d192
IB
825
826;; MLA/MLS attributes.
827(define_code_attr as [(ss_plus "a") (ss_minus "s")])
828
0462169c
SN
829;; Atomic operations
830(define_code_attr atomic_optab
831 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
832
833(define_code_attr atomic_op_operand
834 [(ior "aarch64_logical_operand")
835 (xor "aarch64_logical_operand")
836 (and "aarch64_logical_operand")
837 (plus "aarch64_plus_operand")
838 (minus "aarch64_plus_operand")])
43e9d192
IB
839
840;; -------------------------------------------------------------------
841;; Int Iterators.
842;; -------------------------------------------------------------------
843(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
844 UNSPEC_SMAXV UNSPEC_SMINV])
845
998eaf97
JG
846(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
847 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192
IB
848
849(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
850 UNSPEC_SRHADD UNSPEC_URHADD
851 UNSPEC_SHSUB UNSPEC_UHSUB
852 UNSPEC_SRHSUB UNSPEC_URHSUB])
853
854
855(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
856 UNSPEC_SUBHN UNSPEC_RSUBHN])
857
858(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
859 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
860
998eaf97 861(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN])
43e9d192
IB
862
863(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
864
865(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
866
867(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
868
869(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
870 UNSPEC_SRSHL UNSPEC_URSHL])
871
872(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
873
874(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
875 UNSPEC_SQRSHL UNSPEC_UQRSHL])
876
877(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
878 UNSPEC_SRSRA UNSPEC_URSRA])
879
880(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
881 UNSPEC_SSRI UNSPEC_USRI])
882
883
884(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
885
886(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
887
888(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
889 UNSPEC_SQSHRN UNSPEC_UQSHRN
890 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
891
cc4d934f
JG
892(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
893 UNSPEC_TRN1 UNSPEC_TRN2
894 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 895
923fcec3
AL
896(define_int_iterator REVERSE [UNSPEC_REV64 UNSPEC_REV32 UNSPEC_REV16])
897
42fc9a7f 898(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
899 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
900 UNSPEC_FRINTA])
42fc9a7f
JG
901
902(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 903 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 904
0050faf8
JG
905(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
906
5d357f26
KT
907(define_int_iterator CRC [UNSPEC_CRC32B UNSPEC_CRC32H UNSPEC_CRC32W
908 UNSPEC_CRC32X UNSPEC_CRC32CB UNSPEC_CRC32CH
909 UNSPEC_CRC32CW UNSPEC_CRC32CX])
910
5a7a4e80
TB
911(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
912(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
913
30442682
TB
914(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
915
b9cb0a44
TB
916(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
917
43e9d192
IB
918;; -------------------------------------------------------------------
919;; Int Iterators Attributes.
920;; -------------------------------------------------------------------
998eaf97
JG
921(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
922 (UNSPEC_UMINV "umin")
923 (UNSPEC_SMAXV "smax")
924 (UNSPEC_SMINV "smin")
925 (UNSPEC_FMAX "smax_nan")
926 (UNSPEC_FMAXNMV "smax")
927 (UNSPEC_FMAXV "smax_nan")
928 (UNSPEC_FMIN "smin_nan")
929 (UNSPEC_FMINNMV "smin")
930 (UNSPEC_FMINV "smin_nan")])
931
932(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
933 (UNSPEC_UMINV "umin")
934 (UNSPEC_SMAXV "smax")
935 (UNSPEC_SMINV "smin")
936 (UNSPEC_FMAX "fmax")
937 (UNSPEC_FMAXNMV "fmaxnm")
938 (UNSPEC_FMAXV "fmax")
939 (UNSPEC_FMIN "fmin")
940 (UNSPEC_FMINNMV "fminnm")
941 (UNSPEC_FMINV "fmin")])
43e9d192
IB
942
943(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
944 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
945 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
946 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
947 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
948 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
949 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
950 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
951 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
952 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
953 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
954 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
955 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
956 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
957 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
958 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
959 (UNSPEC_UQSHL "u")
960 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
961 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
962 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
963 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
964 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
965 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
966 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
967])
968
969(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
970 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
971 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
972 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
973 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
974 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
975])
976
977(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
978 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
979
980(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
981 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
982 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
983 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
984
985(define_int_attr addsub [(UNSPEC_SHADD "add")
986 (UNSPEC_UHADD "add")
987 (UNSPEC_SRHADD "add")
988 (UNSPEC_URHADD "add")
989 (UNSPEC_SHSUB "sub")
990 (UNSPEC_UHSUB "sub")
991 (UNSPEC_SRHSUB "sub")
992 (UNSPEC_URHSUB "sub")
993 (UNSPEC_ADDHN "add")
994 (UNSPEC_SUBHN "sub")
995 (UNSPEC_RADDHN "add")
996 (UNSPEC_RSUBHN "sub")
997 (UNSPEC_ADDHN2 "add")
998 (UNSPEC_SUBHN2 "sub")
999 (UNSPEC_RADDHN2 "add")
1000 (UNSPEC_RSUBHN2 "sub")])
1001
cb23a30c
JG
1002(define_int_attr offsetlr [(UNSPEC_SSLI "") (UNSPEC_USLI "")
1003 (UNSPEC_SSRI "offset_")
1004 (UNSPEC_USRI "offset_")])
43e9d192 1005
42fc9a7f
JG
1006;; Standard pattern names for floating-point rounding instructions.
1007(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
1008 (UNSPEC_FRINTP "ceil")
1009 (UNSPEC_FRINTM "floor")
1010 (UNSPEC_FRINTI "nearbyint")
1011 (UNSPEC_FRINTX "rint")
0659ce6f
JG
1012 (UNSPEC_FRINTA "round")
1013 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
1014
1015;; frint suffix for floating-point rounding instructions.
1016(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
1017 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
1018 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
1019 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
1020
1021(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
1022 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
1023 (UNSPEC_FRINTN "frintn")])
42fc9a7f 1024
cc4d934f
JG
1025(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
1026 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
1027 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
1028
923fcec3
AL
1029; op code for REV instructions (size within which elements are reversed).
1030(define_int_attr rev_op [(UNSPEC_REV64 "64") (UNSPEC_REV32 "32")
1031 (UNSPEC_REV16 "16")])
1032
cc4d934f
JG
1033(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
1034 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
1035 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
1036
1037(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])
5a7a4e80 1038
5d357f26
KT
1039(define_int_attr crc_variant [(UNSPEC_CRC32B "crc32b") (UNSPEC_CRC32H "crc32h")
1040 (UNSPEC_CRC32W "crc32w") (UNSPEC_CRC32X "crc32x")
1041 (UNSPEC_CRC32CB "crc32cb") (UNSPEC_CRC32CH "crc32ch")
1042 (UNSPEC_CRC32CW "crc32cw") (UNSPEC_CRC32CX "crc32cx")])
1043
1044(define_int_attr crc_mode [(UNSPEC_CRC32B "QI") (UNSPEC_CRC32H "HI")
1045 (UNSPEC_CRC32W "SI") (UNSPEC_CRC32X "DI")
1046 (UNSPEC_CRC32CB "QI") (UNSPEC_CRC32CH "HI")
1047 (UNSPEC_CRC32CW "SI") (UNSPEC_CRC32CX "DI")])
1048
5a7a4e80
TB
1049(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
1050(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
1051
1052(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
1053 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
1054
1055(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])