]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
Fix ChangeLog entry
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
cbe34bb5 2;; Copyright (C) 2009-2017 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
d7f33f07
JW
29;; Iterator for HI, SI, DI, some instructions can only work on these modes.
30(define_mode_iterator GPI_I16 [(HI "AARCH64_ISA_F16") SI DI])
31
43e9d192
IB
32;; Iterator for QI and HI modes
33(define_mode_iterator SHORT [QI HI])
34
35;; Iterator for all integer modes (up to 64-bit)
36(define_mode_iterator ALLI [QI HI SI DI])
37
43e9d192
IB
38;; Iterator for all integer modes that can be extended (up to 64-bit)
39(define_mode_iterator ALLX [QI HI SI])
40
41;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
42(define_mode_iterator GPF [SF DF])
43
d7f33f07
JW
44;; Iterator for all scalar floating point modes (HF, SF, DF)
45(define_mode_iterator GPF_F16 [(HF "AARCH64_ISA_F16") SF DF])
46
90e6443f
TC
47;; Iterator for all scalar floating point modes (HF, SF, DF)
48(define_mode_iterator GPF_HF [HF SF DF])
49
09fcd8e1
RR
50;; Iterator for all scalar floating point modes (HF, SF, DF and TF)
51(define_mode_iterator GPF_TF_F16 [HF SF DF TF])
c2ec330c 52
922f9c25
AL
53;; Double vector modes.
54(define_mode_iterator VDF [V2SF V4HF])
55
b4f50fd4
RR
56;; Iterator for all scalar floating point modes (SF, DF and TF)
57(define_mode_iterator GPF_TF [SF DF TF])
58
43e9d192
IB
59;; Integer vector modes.
60(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
61
62;; vector and scalar, 64 & 128-bit container, all integer modes
63(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
64
65;; vector and scalar, 64 & 128-bit container: all vector integer modes;
66;; 64-bit scalar integer mode
67(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
68
69;; Double vector modes.
71a11456 70(define_mode_iterator VD [V8QI V4HI V4HF V2SI V2SF])
43e9d192
IB
71
72;; vector, 64-bit container, all integer modes
73(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
74
75;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
76(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
77
78;; Quad vector modes.
71a11456 79(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V8HF V4SF V2DF])
43e9d192 80
51437269 81;; VQ without 2 element modes.
71a11456 82(define_mode_iterator VQ_NO2E [V16QI V8HI V4SI V8HF V4SF])
51437269
GW
83
84;; Quad vector with only 2 element modes.
85(define_mode_iterator VQ_2E [V2DI V2DF])
86
28514dda
YZ
87;; This mode iterator allows :P to be used for patterns that operate on
88;; addresses in different modes. In LP64, only DI will match, while in
89;; ILP32, either can match.
90(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
91 (DI "ptr_mode == DImode || Pmode == DImode")])
92
43e9d192
IB
93;; This mode iterator allows :PTR to be used for patterns that operate on
94;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 95(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192 96
862abc04
AL
97;; Vector Float modes suitable for moving, loading and storing.
98(define_mode_iterator VDQF_F16 [V4HF V8HF V2SF V4SF V2DF])
99
daef0a8c 100;; Vector Float modes.
43e9d192 101(define_mode_iterator VDQF [V2SF V4SF V2DF])
daef0a8c
JW
102(define_mode_iterator VHSDF [(V4HF "TARGET_SIMD_F16INST")
103 (V8HF "TARGET_SIMD_F16INST")
104 V2SF V4SF V2DF])
43e9d192 105
f421c516 106;; Vector Float modes, and DF.
daef0a8c
JW
107(define_mode_iterator VHSDF_DF [(V4HF "TARGET_SIMD_F16INST")
108 (V8HF "TARGET_SIMD_F16INST")
109 V2SF V4SF V2DF DF])
d7f33f07
JW
110(define_mode_iterator VHSDF_HSDF [(V4HF "TARGET_SIMD_F16INST")
111 (V8HF "TARGET_SIMD_F16INST")
112 V2SF V4SF V2DF
113 (HF "TARGET_SIMD_F16INST")
114 SF DF])
f421c516 115
828e70c1
JG
116;; Vector single Float modes.
117(define_mode_iterator VDQSF [V2SF V4SF])
118
03873eb9
AL
119;; Quad vector Float modes with half/single elements.
120(define_mode_iterator VQ_HSF [V8HF V4SF])
121
fc21784d
JG
122;; Modes suitable to use as the return type of a vcond expression.
123(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
124
889b9412
JG
125;; All Float modes.
126(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
127
43e9d192
IB
128;; Vector Float modes with 2 elements.
129(define_mode_iterator V2F [V2SF V2DF])
130
71a11456 131;; All vector modes on which we support any arithmetic operations.
43e9d192
IB
132(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
133
71a11456
AL
134;; All vector modes suitable for moving, loading, and storing.
135(define_mode_iterator VALL_F16 [V8QI V16QI V4HI V8HI V2SI V4SI V2DI
136 V4HF V8HF V2SF V4SF V2DF])
137
88119b46
KT
138;; The VALL_F16 modes except the 128-bit 2-element ones.
139(define_mode_iterator VALL_F16_NO_V2Q [V8QI V16QI V4HI V8HI V2SI V4SI
140 V4HF V8HF V2SF V4SF])
141
71a11456 142;; All vector modes barring HF modes, plus DI.
a50344cb
TB
143(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
144
71a11456
AL
145;; All vector modes and DI.
146(define_mode_iterator VALLDI_F16 [V8QI V16QI V4HI V8HI V2SI V4SI V2DI
147 V4HF V8HF V2SF V4SF V2DF DI])
148
7c369485 149;; All vector modes, plus DI and DF.
46e778c4 150(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
7c369485 151 V2DI V4HF V8HF V2SF V4SF V2DF DI DF])
46e778c4 152
43e9d192 153;; Vector modes for Integer reduction across lanes.
92835317
TB
154(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
155
156;; Vector modes(except V2DI) for Integer reduction across lanes.
157(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
158
159;; All double integer narrow-able modes.
160(define_mode_iterator VDN [V4HI V2SI DI])
161
162;; All quad integer narrow-able modes.
163(define_mode_iterator VQN [V8HI V4SI V2DI])
164
43e9d192
IB
165;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
166(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
167
168;; All quad integer widen-able modes.
169(define_mode_iterator VQW [V16QI V8HI V4SI])
170
171;; Double vector modes for combines.
7c369485 172(define_mode_iterator VDC [V8QI V4HI V4HF V2SI V2SF DI DF])
43e9d192 173
43e9d192
IB
174;; Vector modes except double int.
175(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
703bbcdf
JW
176(define_mode_iterator VDQIF_F16 [V8QI V16QI V4HI V8HI V2SI V4SI
177 V4HF V8HF V2SF V4SF V2DF])
43e9d192 178
58a3bd25
FY
179;; Vector modes for S type.
180(define_mode_iterator VDQ_SI [V2SI V4SI])
181
2644d4d9
JW
182;; Vector modes for S and D
183(define_mode_iterator VDQ_SDI [V2SI V4SI V2DI])
184
33d72b63
JW
185;; Vector modes for H, S and D
186(define_mode_iterator VDQ_HSDI [(V4HI "TARGET_SIMD_F16INST")
187 (V8HI "TARGET_SIMD_F16INST")
188 V2SI V4SI V2DI])
189
2644d4d9
JW
190;; Scalar and Vector modes for S and D
191(define_mode_iterator VSDQ_SDI [V2SI V4SI V2DI SI DI])
192
33d72b63
JW
193;; Scalar and Vector modes for S and D, Vector modes for H.
194(define_mode_iterator VSDQ_HSDI [(V4HI "TARGET_SIMD_F16INST")
195 (V8HI "TARGET_SIMD_F16INST")
68ad28c3
JW
196 V2SI V4SI V2DI
197 (HI "TARGET_SIMD_F16INST")
198 SI DI])
33d72b63 199
66adb8eb
JG
200;; Vector modes for Q and H types.
201(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
202
43e9d192
IB
203;; Vector modes for H and S types.
204(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
205
c7f28cd5
KT
206;; Vector modes for H, S and D types.
207(define_mode_iterator VDQHSD [V4HI V8HI V2SI V4SI V2DI])
208
43e9d192
IB
209;; Vector and scalar integer modes for H and S
210(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
211
212;; Vector and scalar 64-bit container: 16, 32-bit integer modes
213(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
214
215;; Vector 64-bit container: 16, 32-bit integer modes
216(define_mode_iterator VD_HSI [V4HI V2SI])
217
218;; Scalar 64-bit container: 16, 32-bit integer modes
219(define_mode_iterator SD_HSI [HI SI])
220
221;; Vector 64-bit container: 16, 32-bit integer modes
222(define_mode_iterator VQ_HSI [V8HI V4SI])
223
224;; All byte modes.
225(define_mode_iterator VB [V8QI V16QI])
226
5e32e83b
JW
227;; 2 and 4 lane SI modes.
228(define_mode_iterator VS [V2SI V4SI])
229
43e9d192
IB
230(define_mode_iterator TX [TI TF])
231
232;; Opaque structure modes.
233(define_mode_iterator VSTRUCT [OI CI XI])
234
235;; Double scalar modes
236(define_mode_iterator DX [DI DF])
237
779aea46 238;; Modes available for <f>mul lane operations.
ab2e8f01
JW
239(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI
240 (V4HF "TARGET_SIMD_F16INST")
241 (V8HF "TARGET_SIMD_F16INST")
242 V2SF V4SF V2DF])
779aea46
JG
243
244;; Modes available for <f>mul lane operations changing lane count.
245(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
246
43e9d192
IB
247;; ------------------------------------------------------------------
248;; Unspec enumerations for Advance SIMD. These could well go into
249;; aarch64.md but for their use in int_iterators here.
250;; ------------------------------------------------------------------
251
252(define_c_enum "unspec"
253 [
254 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
255 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
285398d2 256 UNSPEC_ABS ; Used in aarch64-simd.md.
998eaf97
JG
257 UNSPEC_FMAX ; Used in aarch64-simd.md.
258 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 259 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
260 UNSPEC_FMIN ; Used in aarch64-simd.md.
261 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
262 UNSPEC_FMINV ; Used in aarch64-simd.md.
263 UNSPEC_FADDV ; Used in aarch64-simd.md.
f5156c3e 264 UNSPEC_ADDV ; Used in aarch64-simd.md.
43e9d192
IB
265 UNSPEC_SMAXV ; Used in aarch64-simd.md.
266 UNSPEC_SMINV ; Used in aarch64-simd.md.
267 UNSPEC_UMAXV ; Used in aarch64-simd.md.
268 UNSPEC_UMINV ; Used in aarch64-simd.md.
269 UNSPEC_SHADD ; Used in aarch64-simd.md.
270 UNSPEC_UHADD ; Used in aarch64-simd.md.
271 UNSPEC_SRHADD ; Used in aarch64-simd.md.
272 UNSPEC_URHADD ; Used in aarch64-simd.md.
273 UNSPEC_SHSUB ; Used in aarch64-simd.md.
274 UNSPEC_UHSUB ; Used in aarch64-simd.md.
275 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
276 UNSPEC_URHSUB ; Used in aarch64-simd.md.
277 UNSPEC_ADDHN ; Used in aarch64-simd.md.
278 UNSPEC_RADDHN ; Used in aarch64-simd.md.
279 UNSPEC_SUBHN ; Used in aarch64-simd.md.
280 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
281 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
282 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
283 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
284 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
285 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
286 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
287 UNSPEC_PMUL ; Used in aarch64-simd.md.
496ea87d 288 UNSPEC_FMULX ; Used in aarch64-simd.md.
43e9d192
IB
289 UNSPEC_USQADD ; Used in aarch64-simd.md.
290 UNSPEC_SUQADD ; Used in aarch64-simd.md.
291 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
292 UNSPEC_SQXTN ; Used in aarch64-simd.md.
293 UNSPEC_UQXTN ; Used in aarch64-simd.md.
294 UNSPEC_SSRA ; Used in aarch64-simd.md.
295 UNSPEC_USRA ; Used in aarch64-simd.md.
296 UNSPEC_SRSRA ; Used in aarch64-simd.md.
297 UNSPEC_URSRA ; Used in aarch64-simd.md.
298 UNSPEC_SRSHR ; Used in aarch64-simd.md.
299 UNSPEC_URSHR ; Used in aarch64-simd.md.
300 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
301 UNSPEC_SQSHL ; Used in aarch64-simd.md.
302 UNSPEC_UQSHL ; Used in aarch64-simd.md.
303 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
304 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
305 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
306 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
307 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
308 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
309 UNSPEC_SSHL ; Used in aarch64-simd.md.
310 UNSPEC_USHL ; Used in aarch64-simd.md.
311 UNSPEC_SRSHL ; Used in aarch64-simd.md.
312 UNSPEC_URSHL ; Used in aarch64-simd.md.
313 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
314 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
315 UNSPEC_SSLI ; Used in aarch64-simd.md.
316 UNSPEC_USLI ; Used in aarch64-simd.md.
317 UNSPEC_SSRI ; Used in aarch64-simd.md.
318 UNSPEC_USRI ; Used in aarch64-simd.md.
319 UNSPEC_SSHLL ; Used in aarch64-simd.md.
320 UNSPEC_USHLL ; Used in aarch64-simd.md.
321 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073 322 UNSPEC_TBL ; Used in vector permute patterns.
9371aecc 323 UNSPEC_TBX ; Used in vector permute patterns.
88b08073 324 UNSPEC_CONCAT ; Used in vector permute patterns.
3f8334a5
RS
325
326 ;; The following permute unspecs are generated directly by
327 ;; aarch64_expand_vec_perm_const, so any changes to the underlying
328 ;; instructions would need a corresponding change there.
cc4d934f
JG
329 UNSPEC_ZIP1 ; Used in vector permute patterns.
330 UNSPEC_ZIP2 ; Used in vector permute patterns.
331 UNSPEC_UZP1 ; Used in vector permute patterns.
332 UNSPEC_UZP2 ; Used in vector permute patterns.
333 UNSPEC_TRN1 ; Used in vector permute patterns.
334 UNSPEC_TRN2 ; Used in vector permute patterns.
3f8334a5 335 UNSPEC_EXT ; Used in vector permute patterns.
923fcec3
AL
336 UNSPEC_REV64 ; Used in vector reverse patterns (permute).
337 UNSPEC_REV32 ; Used in vector reverse patterns (permute).
338 UNSPEC_REV16 ; Used in vector reverse patterns (permute).
3f8334a5 339
5a7a4e80
TB
340 UNSPEC_AESE ; Used in aarch64-simd.md.
341 UNSPEC_AESD ; Used in aarch64-simd.md.
342 UNSPEC_AESMC ; Used in aarch64-simd.md.
343 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
344 UNSPEC_SHA1C ; Used in aarch64-simd.md.
345 UNSPEC_SHA1M ; Used in aarch64-simd.md.
346 UNSPEC_SHA1P ; Used in aarch64-simd.md.
347 UNSPEC_SHA1H ; Used in aarch64-simd.md.
348 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
349 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
350 UNSPEC_SHA256H ; Used in aarch64-simd.md.
351 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
352 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
353 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
7baa225d
TB
354 UNSPEC_PMULL ; Used in aarch64-simd.md.
355 UNSPEC_PMULL2 ; Used in aarch64-simd.md.
668046d1 356 UNSPEC_REV_REGLIST ; Used in aarch64-simd.md.
9c004c58 357 UNSPEC_VEC_SHR ; Used in aarch64-simd.md.
57b26d65
MW
358 UNSPEC_SQRDMLAH ; Used in aarch64-simd.md.
359 UNSPEC_SQRDMLSH ; Used in aarch64-simd.md.
202d0c11
DS
360 UNSPEC_FMAXNM ; Used in aarch64-simd.md.
361 UNSPEC_FMINNM ; Used in aarch64-simd.md.
7a08d813
TC
362 UNSPEC_SDOT ; Used in aarch64-simd.md.
363 UNSPEC_UDOT ; Used in aarch64-simd.md.
43e9d192
IB
364])
365
d81cb613
MW
366;; ------------------------------------------------------------------
367;; Unspec enumerations for Atomics. They are here so that they can be
368;; used in the int_iterators for atomic operations.
369;; ------------------------------------------------------------------
370
371(define_c_enum "unspecv"
372 [
373 UNSPECV_LX ; Represent a load-exclusive.
374 UNSPECV_SX ; Represent a store-exclusive.
375 UNSPECV_LDA ; Represent an atomic load or load-acquire.
376 UNSPECV_STL ; Represent an atomic store or store-release.
377 UNSPECV_ATOMIC_CMPSW ; Represent an atomic compare swap.
378 UNSPECV_ATOMIC_EXCHG ; Represent an atomic exchange.
379 UNSPECV_ATOMIC_CAS ; Represent an atomic CAS.
380 UNSPECV_ATOMIC_SWP ; Represent an atomic SWP.
381 UNSPECV_ATOMIC_OP ; Represent an atomic operation.
382 UNSPECV_ATOMIC_LDOP ; Represent an atomic load-operation
383 UNSPECV_ATOMIC_LDOP_OR ; Represent an atomic load-or
384 UNSPECV_ATOMIC_LDOP_BIC ; Represent an atomic load-bic
385 UNSPECV_ATOMIC_LDOP_XOR ; Represent an atomic load-xor
386 UNSPECV_ATOMIC_LDOP_PLUS ; Represent an atomic load-add
387])
388
43e9d192
IB
389;; -------------------------------------------------------------------
390;; Mode attributes
391;; -------------------------------------------------------------------
392
393;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
394;; 32-bit version and "%x0" in the 64-bit version.
395(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
396
db46a2e6
JG
397;; The size of access, in bytes.
398(define_mode_attr ldst_sz [(SI "4") (DI "8")])
399;; Likewise for load/store pair.
400(define_mode_attr ldpstp_sz [(SI "8") (DI "16")])
401
0d35c5c2 402;; For inequal width int to float conversion
d7f33f07
JW
403(define_mode_attr w1 [(HF "w") (SF "w") (DF "x")])
404(define_mode_attr w2 [(HF "x") (SF "x") (DF "w")])
0d35c5c2 405
22be0d08
MC
406;; For width of fp registers in fcvt instruction
407(define_mode_attr fpw [(DI "s") (SI "d")])
408
2b8568fe
KT
409(define_mode_attr short_mask [(HI "65535") (QI "255")])
410
051d0e2f
SN
411;; For constraints used in scalar immediate vector moves
412(define_mode_attr hq [(HI "h") (QI "q")])
413
ef22810a
RH
414;; For doubling width of an integer mode
415(define_mode_attr DWI [(QI "HI") (HI "SI") (SI "DI") (DI "TI")])
416
22be0d08
MC
417(define_mode_attr fcvt_change_mode [(SI "df") (DI "sf")])
418
419(define_mode_attr FCVT_CHANGE_MODE [(SI "DF") (DI "SF")])
420
43e9d192
IB
421;; For scalar usage of vector/FP registers
422(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
d7f33f07 423 (HF "h") (SF "s") (DF "d")
43e9d192
IB
424 (V8QI "") (V16QI "")
425 (V4HI "") (V8HI "")
426 (V2SI "") (V4SI "")
427 (V2DI "") (V2SF "")
daef0a8c
JW
428 (V4SF "") (V4HF "")
429 (V8HF "") (V2DF "")])
43e9d192
IB
430
431;; For scalar usage of vector/FP registers, narrowing
432(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
433 (V8QI "") (V16QI "")
434 (V4HI "") (V8HI "")
435 (V2SI "") (V4SI "")
436 (V2DI "") (V2SF "")
437 (V4SF "") (V2DF "")])
438
439;; For scalar usage of vector/FP registers, widening
440(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
441 (V8QI "") (V16QI "")
442 (V4HI "") (V8HI "")
443 (V2SI "") (V4SI "")
444 (V2DI "") (V2SF "")
445 (V4SF "") (V2DF "")])
446
89fdc743
IB
447;; Register Type Name and Vector Arrangement Specifier for when
448;; we are doing scalar for DI and SIMD for SI (ignoring all but
449;; lane 0).
450(define_mode_attr rtn [(DI "d") (SI "")])
451(define_mode_attr vas [(DI "") (SI ".2s")])
452
22be0d08
MC
453;; Map a floating point or integer mode to the appropriate register name prefix
454(define_mode_attr s [(HF "h") (SF "s") (DF "d") (SI "s") (DI "d")])
43e9d192
IB
455
456;; Give the length suffix letter for a sign- or zero-extension.
457(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
458
459;; Give the number of bits in the mode
460(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
461
462;; Give the ordinal of the MSB in the mode
463(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
464
465;; Attribute to describe constants acceptable in logical operations
466(define_mode_attr lconst [(SI "K") (DI "L")])
467
43fd192f
MC
468;; Attribute to describe constants acceptable in logical and operations
469(define_mode_attr lconst2 [(SI "UsO") (DI "UsP")])
470
43e9d192
IB
471;; Map a mode to a specific constraint character.
472(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
473
474(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
475 (V4HI "4h") (V8HI "8h")
476 (V2SI "2s") (V4SI "4s")
477 (DI "1d") (DF "1d")
478 (V2DI "2d") (V2SF "2s")
7c369485
AL
479 (V4SF "4s") (V2DF "2d")
480 (V4HF "4h") (V8HF "8h")])
43e9d192 481
c7f28cd5
KT
482(define_mode_attr Vrevsuff [(V4HI "16") (V8HI "16") (V2SI "32")
483 (V4SI "32") (V2DI "64")])
484
43e9d192
IB
485(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
486 (V4HI ".4h") (V8HI ".8h")
487 (V2SI ".2s") (V4SI ".4s")
71a11456
AL
488 (V2DI ".2d") (V4HF ".4h")
489 (V8HF ".8h") (V2SF ".2s")
43e9d192
IB
490 (V4SF ".4s") (V2DF ".2d")
491 (DI "") (SI "")
492 (HI "") (QI "")
d7f33f07
JW
493 (TI "") (HF "")
494 (SF "") (DF "")])
43e9d192
IB
495
496;; Register suffix narrowed modes for VQN.
497(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
498 (V2DI ".2s")
499 (DI "") (SI "")
500 (HI "")])
501
502;; Mode-to-individual element type mapping.
503(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
504 (V4HI "h") (V8HI "h")
505 (V2SI "s") (V4SI "s")
7c369485
AL
506 (V2DI "d") (V4HF "h")
507 (V8HF "h") (V2SF "s")
43e9d192 508 (V4SF "s") (V2DF "d")
d7f33f07 509 (HF "h")
0f686aa9 510 (SF "s") (DF "d")
43e9d192
IB
511 (QI "b") (HI "h")
512 (SI "s") (DI "d")])
513
daef0a8c
JW
514;; Vetype is used everywhere in scheduling type and assembly output,
515;; sometimes they are not the same, for example HF modes on some
516;; instructions. stype is defined to represent scheduling type
517;; more accurately.
518(define_mode_attr stype [(V8QI "b") (V16QI "b") (V4HI "s") (V8HI "s")
519 (V2SI "s") (V4SI "s") (V2DI "d") (V4HF "s")
520 (V8HF "s") (V2SF "s") (V4SF "s") (V2DF "d")
521 (HF "s") (SF "s") (DF "d") (QI "b") (HI "s")
522 (SI "s") (DI "d")])
523
43e9d192
IB
524;; Mode-to-bitwise operation type mapping.
525(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
526 (V4HI "8b") (V8HI "16b")
527 (V2SI "8b") (V4SI "16b")
7c369485
AL
528 (V2DI "16b") (V4HF "8b")
529 (V8HF "16b") (V2SF "8b")
46e778c4 530 (V4SF "16b") (V2DF "16b")
fe82d1f2
AL
531 (DI "8b") (DF "8b")
532 (SI "8b")])
43e9d192
IB
533
534;; Define element mode for each vector mode.
535(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
536 (V4HI "HI") (V8HI "HI")
537 (V2SI "SI") (V4SI "SI")
538 (DI "DI") (V2DI "DI")
71a11456 539 (V4HF "HF") (V8HF "HF")
43e9d192 540 (V2SF "SF") (V4SF "SF")
779aea46 541 (V2DF "DF") (DF "DF")
43e9d192
IB
542 (SI "SI") (HI "HI")
543 (QI "QI")])
544
ff03930a
JJ
545;; Define element mode for each vector mode (lower case).
546(define_mode_attr Vel [(V8QI "qi") (V16QI "qi")
547 (V4HI "hi") (V8HI "hi")
548 (V2SI "si") (V4SI "si")
549 (DI "di") (V2DI "di")
550 (V4HF "hf") (V8HF "hf")
551 (V2SF "sf") (V4SF "sf")
552 (V2DF "df") (DF "df")
553 (SI "si") (HI "hi")
554 (QI "qi")])
555
278821f2
KT
556;; 64-bit container modes the inner or scalar source mode.
557(define_mode_attr VCOND [(HI "V4HI") (SI "V2SI")
558 (V4HI "V4HI") (V8HI "V4HI")
b7d7d917
TB
559 (V2SI "V2SI") (V4SI "V2SI")
560 (DI "DI") (V2DI "DI")
561 (V2SF "V2SF") (V4SF "V2SF")
562 (V2DF "DF")])
563
278821f2 564;; 128-bit container modes the inner or scalar source mode.
b7d7d917
TB
565(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
566 (V4HI "V8HI") (V8HI "V8HI")
567 (V2SI "V4SI") (V4SI "V4SI")
568 (DI "V2DI") (V2DI "V2DI")
71a11456 569 (V4HF "V8HF") (V8HF "V8HF")
b7d7d917
TB
570 (V2SF "V2SF") (V4SF "V4SF")
571 (V2DF "V2DF") (SI "V4SI")
572 (HI "V8HI") (QI "V16QI")])
573
43e9d192
IB
574;; Half modes of all vector modes.
575(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
576 (V4HI "V2HI") (V8HI "V4HI")
577 (V2SI "SI") (V4SI "V2SI")
578 (V2DI "DI") (V2SF "SF")
71a11456
AL
579 (V4SF "V2SF") (V4HF "V2HF")
580 (V8HF "V4HF") (V2DF "DF")])
43e9d192 581
b1b49824
MC
582;; Half modes of all vector modes, in lower-case.
583(define_mode_attr Vhalf [(V8QI "v4qi") (V16QI "v8qi")
584 (V4HI "v2hi") (V8HI "v4hi")
585 (V2SI "si") (V4SI "v2si")
586 (V2DI "di") (V2SF "sf")
587 (V4SF "v2sf") (V2DF "df")])
588
43e9d192
IB
589;; Double modes of vector modes.
590(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
71a11456 591 (V4HF "V8HF")
43e9d192
IB
592 (V2SI "V4SI") (V2SF "V4SF")
593 (SI "V2SI") (DI "V2DI")
594 (DF "V2DF")])
595
922f9c25
AL
596;; Register suffix for double-length mode.
597(define_mode_attr Vdtype [(V4HF "8h") (V2SF "4s")])
598
43e9d192
IB
599;; Double modes of vector modes (lower case).
600(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
7c369485 601 (V4HF "v8hf")
43e9d192 602 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
603 (SI "v2si") (DI "v2di")
604 (DF "v2df")])
43e9d192 605
b1b49824
MC
606;; Modes with double-width elements.
607(define_mode_attr VDBLW [(V8QI "V4HI") (V16QI "V8HI")
608 (V4HI "V2SI") (V8HI "V4SI")
609 (V2SI "DI") (V4SI "V2DI")])
610
43e9d192
IB
611;; Narrowed modes for VDN.
612(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
613 (DI "V2SI")])
614
615;; Narrowed double-modes for VQN (Used for XTN).
616(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
617 (V2DI "V2SI")
618 (DI "SI") (SI "HI")
619 (HI "QI")])
620
621;; Narrowed quad-modes for VQN (Used for XTN2).
622(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
623 (V2DI "V4SI")])
624
625;; Register suffix narrowed modes for VQN.
626(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
627 (V2DI "2s")])
628
629;; Register suffix narrowed modes for VQN.
630(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
631 (V2DI "4s")])
632
633;; Widened modes of vector modes.
634(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
635 (V2SI "V2DI") (V16QI "V8HI")
636 (V8HI "V4SI") (V4SI "V2DI")
922f9c25 637 (HI "SI") (SI "DI")
03873eb9 638 (V8HF "V4SF") (V4SF "V2DF")
922f9c25 639 (V4HF "V4SF") (V2SF "V2DF")]
43e9d192
IB
640)
641
03873eb9
AL
642;; Widened modes of vector modes, lowercase
643(define_mode_attr Vwide [(V2SF "v2df") (V4HF "v4sf")])
644
645;; Widened mode register suffixes for VD_BHSI/VQW/VQ_HSF.
43e9d192
IB
646(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
647 (V2SI "2d") (V16QI "8h")
03873eb9
AL
648 (V8HI "4s") (V4SI "2d")
649 (V8HF "4s") (V4SF "2d")])
43e9d192
IB
650
651;; Widened mode register suffixes for VDW/VQW.
652(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
653 (V2SI ".2d") (V16QI ".8h")
654 (V8HI ".4s") (V4SI ".2d")
922f9c25 655 (V4HF ".4s") (V2SF ".2d")
43e9d192
IB
656 (SI "") (HI "")])
657
03873eb9 658;; Lower part register suffixes for VQW/VQ_HSF.
43e9d192 659(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
03873eb9
AL
660 (V4SI "2s") (V8HF "4h")
661 (V4SF "2s")])
43e9d192
IB
662
663;; Define corresponding core/FP element mode for each vector mode.
664(define_mode_attr vw [(V8QI "w") (V16QI "w")
665 (V4HI "w") (V8HI "w")
666 (V2SI "w") (V4SI "w")
667 (DI "x") (V2DI "x")
668 (V2SF "s") (V4SF "s")
669 (V2DF "d")])
670
66adb8eb
JG
671;; Corresponding core element mode for each vector mode. This is a
672;; variation on <vw> mapping FP modes to GP regs.
673(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
674 (V4HI "w") (V8HI "w")
675 (V2SI "w") (V4SI "w")
676 (DI "x") (V2DI "x")
64e9a944 677 (V4HF "w") (V8HF "w")
66adb8eb
JG
678 (V2SF "w") (V4SF "w")
679 (V2DF "x")])
680
43e9d192
IB
681;; Double vector types for ALLX.
682(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
683
5f565314
RS
684;; Mode with floating-point values replaced by like-sized integers.
685(define_mode_attr V_INT_EQUIV [(V8QI "V8QI") (V16QI "V16QI")
686 (V4HI "V4HI") (V8HI "V8HI")
687 (V2SI "V2SI") (V4SI "V4SI")
688 (DI "DI") (V2DI "V2DI")
689 (V4HF "V4HI") (V8HF "V8HI")
690 (V2SF "V2SI") (V4SF "V4SI")
691 (V2DF "V2DI") (DF "DI")
692 (SF "SI") (HF "HI")])
693
694;; Lower case mode with floating-point values replaced by like-sized integers.
695(define_mode_attr v_int_equiv [(V8QI "v8qi") (V16QI "v16qi")
696 (V4HI "v4hi") (V8HI "v8hi")
697 (V2SI "v2si") (V4SI "v4si")
698 (DI "di") (V2DI "v2di")
699 (V4HF "v4hi") (V8HF "v8hi")
700 (V2SF "v2si") (V4SF "v4si")
701 (V2DF "v2di") (DF "di")
702 (SF "si")])
70c67693 703
6c553b76
BC
704;; Mode for vector conditional operations where the comparison has
705;; different type from the lhs.
706(define_mode_attr V_cmp_mixed [(V2SI "V2SF") (V4SI "V4SF")
707 (V2DI "V2DF") (V2SF "V2SI")
708 (V4SF "V4SI") (V2DF "V2DI")])
709
710(define_mode_attr v_cmp_mixed [(V2SI "v2sf") (V4SI "v4sf")
711 (V2DI "v2df") (V2SF "v2si")
712 (V4SF "v4si") (V2DF "v2di")])
713
cb23a30c
JG
714;; Lower case element modes (as used in shift immediate patterns).
715(define_mode_attr ve_mode [(V8QI "qi") (V16QI "qi")
716 (V4HI "hi") (V8HI "hi")
717 (V2SI "si") (V4SI "si")
718 (DI "di") (V2DI "di")
719 (QI "qi") (HI "hi")
720 (SI "si")])
721
43e9d192
IB
722;; Vm for lane instructions is restricted to FP_LO_REGS.
723(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
724 (V2SI "w") (V4SI "w") (SI "w")])
725
726(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
727
97755701
AL
728;; This is both the number of Q-Registers needed to hold the corresponding
729;; opaque large integer mode, and the number of elements touched by the
730;; ld..._lane and st..._lane operations.
43e9d192
IB
731(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
732
0462169c
SN
733;; Mode for atomic operation suffixes
734(define_mode_attr atomic_sfx
735 [(QI "b") (HI "h") (SI "") (DI "")])
736
3f598afe 737(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si")
2644d4d9 738 (V2DI "v2df") (V4SI "v4sf") (V2SI "v2sf")
daef0a8c
JW
739 (SF "si") (DF "di") (SI "sf") (DI "df")
740 (V4HF "v4hi") (V8HF "v8hi") (V4HI "v4hf")
68ad28c3 741 (V8HI "v8hf") (HF "hi") (HI "hf")])
3f598afe 742(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI")
2644d4d9 743 (V2DI "V2DF") (V4SI "V4SF") (V2SI "V2SF")
daef0a8c
JW
744 (SF "SI") (DF "DI") (SI "SF") (DI "DF")
745 (V4HF "V4HI") (V8HF "V8HI") (V4HI "V4HF")
68ad28c3 746 (V8HI "V8HF") (HF "HI") (HI "HF")])
3f598afe 747
0d35c5c2
VP
748
749;; for the inequal width integer to fp conversions
d7f33f07
JW
750(define_mode_attr fcvt_iesize [(HF "di") (SF "di") (DF "si")])
751(define_mode_attr FCVT_IESIZE [(HF "DI") (SF "DI") (DF "SI")])
42fc9a7f 752
91bd4114
JG
753(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
754 (V4HI "V8HI") (V8HI "V4HI")
755 (V2SI "V4SI") (V4SI "V2SI")
756 (DI "V2DI") (V2DI "DI")
757 (V2SF "V4SF") (V4SF "V2SF")
862abc04 758 (V4HF "V8HF") (V8HF "V4HF")
91bd4114
JG
759 (DF "V2DF") (V2DF "DF")])
760
761(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
762 (V4HI "to_128") (V8HI "to_64")
763 (V2SI "to_128") (V4SI "to_64")
764 (DI "to_128") (V2DI "to_64")
862abc04 765 (V4HF "to_128") (V8HF "to_64")
91bd4114
JG
766 (V2SF "to_128") (V4SF "to_64")
767 (DF "to_128") (V2DF "to_64")])
768
779aea46 769;; For certain vector-by-element multiplication instructions we must
6d06971d 770;; constrain the 16-bit cases to use only V0-V15. This is covered by
779aea46
JG
771;; the 'x' constraint. All other modes may use the 'w' constraint.
772(define_mode_attr h_con [(V2SI "w") (V4SI "w")
773 (V4HI "x") (V8HI "x")
6d06971d 774 (V4HF "x") (V8HF "x")
779aea46
JG
775 (V2SF "w") (V4SF "w")
776 (V2DF "w") (DF "w")])
777
778;; Defined to 'f' for types whose element type is a float type.
779(define_mode_attr f [(V8QI "") (V16QI "")
780 (V4HI "") (V8HI "")
781 (V2SI "") (V4SI "")
782 (DI "") (V2DI "")
ab2e8f01 783 (V4HF "f") (V8HF "f")
779aea46
JG
784 (V2SF "f") (V4SF "f")
785 (V2DF "f") (DF "f")])
786
0f686aa9
JG
787;; Defined to '_fp' for types whose element type is a float type.
788(define_mode_attr fp [(V8QI "") (V16QI "")
789 (V4HI "") (V8HI "")
790 (V2SI "") (V4SI "")
791 (DI "") (V2DI "")
ab2e8f01 792 (V4HF "_fp") (V8HF "_fp")
0f686aa9
JG
793 (V2SF "_fp") (V4SF "_fp")
794 (V2DF "_fp") (DF "_fp")
795 (SF "_fp")])
796
a9e66678
JG
797;; Defined to '_q' for 128-bit types.
798(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
799 (V4HI "") (V8HI "_q")
800 (V2SI "") (V4SI "_q")
801 (DI "") (V2DI "_q")
71a11456 802 (V4HF "") (V8HF "_q")
0f686aa9
JG
803 (V2SF "") (V4SF "_q")
804 (V2DF "_q")
d7f33f07 805 (QI "") (HI "") (SI "") (DI "") (HF "") (SF "") (DF "")])
a9e66678 806
92835317
TB
807(define_mode_attr vp [(V8QI "v") (V16QI "v")
808 (V4HI "v") (V8HI "v")
809 (V2SI "p") (V4SI "v")
703bbcdf
JW
810 (V2DI "p") (V2DF "p")
811 (V2SF "p") (V4SF "v")
812 (V4HF "v") (V8HF "v")])
92835317 813
5e32e83b
JW
814(define_mode_attr vsi2qi [(V2SI "v8qi") (V4SI "v16qi")])
815(define_mode_attr VSI2QI [(V2SI "V8QI") (V4SI "V16QI")])
816
7a08d813
TC
817
818;; Register suffix for DOTPROD input types from the return type.
819(define_mode_attr Vdottype [(V2SI "8b") (V4SI "16b")])
820
cd78b3dd 821;; Sum of lengths of instructions needed to move vector registers of a mode.
668046d1
DS
822(define_mode_attr insn_count [(OI "8") (CI "12") (XI "16")])
823
1b1e81f8
JW
824;; -fpic small model GOT reloc modifers: gotpage_lo15/lo14 for ILP64/32.
825;; No need of iterator for -fPIC as it use got_lo12 for both modes.
826(define_mode_attr got_modifier [(SI "gotpage_lo14") (DI "gotpage_lo15")])
827
43e9d192
IB
828;; -------------------------------------------------------------------
829;; Code Iterators
830;; -------------------------------------------------------------------
831
832;; This code iterator allows the various shifts supported on the core
833(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
834
835;; This code iterator allows the shifts supported in arithmetic instructions
836(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
837
838;; Code iterator for logical operations
839(define_code_iterator LOGICAL [and ior xor])
840
84be6032
AL
841;; Code iterator for logical operations whose :nlogical works on SIMD registers.
842(define_code_iterator NLOGICAL [and ior])
843
3204ac98
KT
844;; Code iterator for unary negate and bitwise complement.
845(define_code_iterator NEG_NOT [neg not])
846
43e9d192
IB
847;; Code iterator for sign/zero extension
848(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
849
850;; All division operations (signed/unsigned)
851(define_code_iterator ANY_DIV [div udiv])
852
853;; Code iterator for sign/zero extraction
854(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
855
856;; Code iterator for equality comparisons
857(define_code_iterator EQL [eq ne])
858
859;; Code iterator for less-than and greater/equal-to
860(define_code_iterator LTGE [lt ge])
861
862;; Iterator for __sync_<op> operations that where the operation can be
863;; represented directly RTL. This is all of the sync operations bar
864;; nand.
0462169c 865(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
866
867;; Iterator for integer conversions
868(define_code_iterator FIXUORS [fix unsigned_fix])
869
1709ff9b
JG
870;; Iterator for float conversions
871(define_code_iterator FLOATUORS [float unsigned_float])
872
43e9d192
IB
873;; Code iterator for variants of vector max and min.
874(define_code_iterator MAXMIN [smax smin umax umin])
875
998eaf97
JG
876(define_code_iterator FMAXMIN [smax smin])
877
43e9d192
IB
878;; Code iterator for variants of vector max and min.
879(define_code_iterator ADDSUB [plus minus])
880
881;; Code iterator for variants of vector saturating binary ops.
882(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
883
884;; Code iterator for variants of vector saturating unary ops.
885(define_code_iterator UNQOPS [ss_neg ss_abs])
886
887;; Code iterator for signed variants of vector saturating binary ops.
888(define_code_iterator SBINQOPS [ss_plus ss_minus])
889
889b9412
JG
890;; Comparison operators for <F>CM.
891(define_code_iterator COMPARISONS [lt le eq ge gt])
892
893;; Unsigned comparison operators.
894(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
895
75dd5ace
JG
896;; Unsigned comparison operators.
897(define_code_iterator FAC_COMPARISONS [lt le ge gt])
898
43e9d192
IB
899;; -------------------------------------------------------------------
900;; Code Attributes
901;; -------------------------------------------------------------------
902;; Map rtl objects to optab names
903(define_code_attr optab [(ashift "ashl")
904 (ashiftrt "ashr")
905 (lshiftrt "lshr")
906 (rotatert "rotr")
907 (sign_extend "extend")
908 (zero_extend "zero_extend")
909 (sign_extract "extv")
910 (zero_extract "extzv")
384be29f
JG
911 (fix "fix")
912 (unsigned_fix "fixuns")
1709ff9b
JG
913 (float "float")
914 (unsigned_float "floatuns")
43e9d192
IB
915 (and "and")
916 (ior "ior")
917 (xor "xor")
918 (not "one_cmpl")
919 (neg "neg")
920 (plus "add")
921 (minus "sub")
922 (ss_plus "qadd")
923 (us_plus "qadd")
924 (ss_minus "qsub")
925 (us_minus "qsub")
926 (ss_neg "qneg")
927 (ss_abs "qabs")
928 (eq "eq")
929 (ne "ne")
930 (lt "lt")
889b9412
JG
931 (ge "ge")
932 (le "le")
933 (gt "gt")
934 (ltu "ltu")
935 (leu "leu")
936 (geu "geu")
937 (gtu "gtu")])
938
939;; For comparison operators we use the FCM* and CM* instructions.
940;; As there are no CMLE or CMLT instructions which act on 3 vector
941;; operands, we must use CMGE or CMGT and swap the order of the
942;; source operands.
943
944(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
945 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
946(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
947 (ltu "2") (leu "2") (geu "1") (gtu "1")])
948(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
949 (ltu "1") (leu "1") (geu "2") (gtu "2")])
950
951(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
714e1b3b
KT
952 (ltu "LTU") (leu "LEU") (ne "NE") (geu "GEU")
953 (gtu "GTU")])
43e9d192 954
384be29f
JG
955(define_code_attr fix_trunc_optab [(fix "fix_trunc")
956 (unsigned_fix "fixuns_trunc")])
957
43e9d192
IB
958;; Optab prefix for sign/zero-extending operations
959(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
960 (div "") (udiv "u")
961 (fix "") (unsigned_fix "u")
1709ff9b 962 (float "s") (unsigned_float "u")
43e9d192
IB
963 (ss_plus "s") (us_plus "u")
964 (ss_minus "s") (us_minus "u")])
965
966;; Similar for the instruction mnemonics
967(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
968 (lshiftrt "lsr") (rotatert "ror")])
969
970;; Map shift operators onto underlying bit-field instructions
971(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
972 (lshiftrt "ubfx") (rotatert "extr")])
973
974;; Logical operator instruction mnemonics
975(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
976
3204ac98
KT
977;; Operation names for negate and bitwise complement.
978(define_code_attr neg_not_op [(neg "neg") (not "not")])
979
43e9d192
IB
980;; Similar, but when not(op)
981(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
982
43e9d192
IB
983;; Sign- or zero-extending data-op
984(define_code_attr su [(sign_extend "s") (zero_extend "u")
985 (sign_extract "s") (zero_extract "u")
986 (fix "s") (unsigned_fix "u")
998eaf97
JG
987 (div "s") (udiv "u")
988 (smax "s") (umax "u")
989 (smin "s") (umin "u")])
43e9d192 990
096e8448
JW
991;; Emit conditional branch instructions.
992(define_code_attr bcond [(eq "beq") (ne "bne") (lt "bne") (ge "beq")])
993
43e9d192
IB
994;; Emit cbz/cbnz depending on comparison type.
995(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
996
973d2e01
TP
997;; Emit inverted cbz/cbnz depending on comparison type.
998(define_code_attr inv_cb [(eq "cbnz") (ne "cbz") (lt "cbz") (ge "cbnz")])
999
43e9d192
IB
1000;; Emit tbz/tbnz depending on comparison type.
1001(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
1002
973d2e01
TP
1003;; Emit inverted tbz/tbnz depending on comparison type.
1004(define_code_attr inv_tb [(eq "tbnz") (ne "tbz") (lt "tbz") (ge "tbnz")])
1005
43e9d192 1006;; Max/min attributes.
998eaf97
JG
1007(define_code_attr maxmin [(smax "max")
1008 (smin "min")
1009 (umax "max")
1010 (umin "min")])
43e9d192
IB
1011
1012;; MLA/MLS attributes.
1013(define_code_attr as [(ss_plus "a") (ss_minus "s")])
1014
0462169c
SN
1015;; Atomic operations
1016(define_code_attr atomic_optab
1017 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
1018
1019(define_code_attr atomic_op_operand
1020 [(ior "aarch64_logical_operand")
1021 (xor "aarch64_logical_operand")
1022 (and "aarch64_logical_operand")
1023 (plus "aarch64_plus_operand")
1024 (minus "aarch64_plus_operand")])
43e9d192 1025
356c32e2
MW
1026;; Constants acceptable for atomic operations.
1027;; This definition must appear in this file before the iterators it refers to.
1028(define_code_attr const_atomic
1029 [(plus "IJ") (minus "IJ")
1030 (xor "<lconst_atomic>") (ior "<lconst_atomic>")
1031 (and "<lconst_atomic>")])
1032
1033;; Attribute to describe constants acceptable in atomic logical operations
1034(define_mode_attr lconst_atomic [(QI "K") (HI "K") (SI "K") (DI "L")])
1035
43e9d192
IB
1036;; -------------------------------------------------------------------
1037;; Int Iterators.
1038;; -------------------------------------------------------------------
1039(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
1040 UNSPEC_SMAXV UNSPEC_SMINV])
1041
998eaf97
JG
1042(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
1043 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192
IB
1044
1045(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
1046 UNSPEC_SRHADD UNSPEC_URHADD
1047 UNSPEC_SHSUB UNSPEC_UHSUB
1048 UNSPEC_SRHSUB UNSPEC_URHSUB])
1049
7a08d813 1050(define_int_iterator DOTPROD [UNSPEC_SDOT UNSPEC_UDOT])
43e9d192
IB
1051
1052(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
1053 UNSPEC_SUBHN UNSPEC_RSUBHN])
1054
1055(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
1056 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
1057
1efafef3
TC
1058(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN
1059 UNSPEC_FMAXNM UNSPEC_FMINNM])
202d0c11 1060
db58fd89
JW
1061(define_int_iterator PAUTH_LR_SP [UNSPEC_PACISP UNSPEC_AUTISP])
1062
1063(define_int_iterator PAUTH_17_16 [UNSPEC_PACI1716 UNSPEC_AUTI1716])
1064
43e9d192
IB
1065(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
1066
1067(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
1068
1069(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
1070
1071(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
1072 UNSPEC_SRSHL UNSPEC_URSHL])
1073
1074(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
1075
1076(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
1077 UNSPEC_SQRSHL UNSPEC_UQRSHL])
1078
1079(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
1080 UNSPEC_SRSRA UNSPEC_URSRA])
1081
1082(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
1083 UNSPEC_SSRI UNSPEC_USRI])
1084
1085
1086(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
1087
1088(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
1089
1090(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
1091 UNSPEC_SQSHRN UNSPEC_UQSHRN
1092 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
1093
57b26d65
MW
1094(define_int_iterator SQRDMLH_AS [UNSPEC_SQRDMLAH UNSPEC_SQRDMLSH])
1095
cc4d934f
JG
1096(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
1097 UNSPEC_TRN1 UNSPEC_TRN2
1098 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 1099
923fcec3
AL
1100(define_int_iterator REVERSE [UNSPEC_REV64 UNSPEC_REV32 UNSPEC_REV16])
1101
42fc9a7f 1102(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
1103 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
1104 UNSPEC_FRINTA])
42fc9a7f
JG
1105
1106(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 1107 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 1108
3f598afe
JW
1109(define_int_iterator FCVT_F2FIXED [UNSPEC_FCVTZS UNSPEC_FCVTZU])
1110(define_int_iterator FCVT_FIXED2F [UNSPEC_SCVTF UNSPEC_UCVTF])
1111
0050faf8
JG
1112(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
1113
5d357f26
KT
1114(define_int_iterator CRC [UNSPEC_CRC32B UNSPEC_CRC32H UNSPEC_CRC32W
1115 UNSPEC_CRC32X UNSPEC_CRC32CB UNSPEC_CRC32CH
1116 UNSPEC_CRC32CW UNSPEC_CRC32CX])
1117
5a7a4e80
TB
1118(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
1119(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
1120
30442682
TB
1121(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
1122
b9cb0a44
TB
1123(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
1124
d81cb613
MW
1125;; Iterators for atomic operations.
1126
1127(define_int_iterator ATOMIC_LDOP
1128 [UNSPECV_ATOMIC_LDOP_OR UNSPECV_ATOMIC_LDOP_BIC
1129 UNSPECV_ATOMIC_LDOP_XOR UNSPECV_ATOMIC_LDOP_PLUS])
1130
1131(define_int_attr atomic_ldop
1132 [(UNSPECV_ATOMIC_LDOP_OR "set") (UNSPECV_ATOMIC_LDOP_BIC "clr")
1133 (UNSPECV_ATOMIC_LDOP_XOR "eor") (UNSPECV_ATOMIC_LDOP_PLUS "add")])
1134
43e9d192
IB
1135;; -------------------------------------------------------------------
1136;; Int Iterators Attributes.
1137;; -------------------------------------------------------------------
998eaf97
JG
1138(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
1139 (UNSPEC_UMINV "umin")
1140 (UNSPEC_SMAXV "smax")
1141 (UNSPEC_SMINV "smin")
1142 (UNSPEC_FMAX "smax_nan")
1143 (UNSPEC_FMAXNMV "smax")
1144 (UNSPEC_FMAXV "smax_nan")
1145 (UNSPEC_FMIN "smin_nan")
1146 (UNSPEC_FMINNMV "smin")
1efafef3
TC
1147 (UNSPEC_FMINV "smin_nan")
1148 (UNSPEC_FMAXNM "fmax")
1149 (UNSPEC_FMINNM "fmin")])
998eaf97
JG
1150
1151(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
1152 (UNSPEC_UMINV "umin")
1153 (UNSPEC_SMAXV "smax")
1154 (UNSPEC_SMINV "smin")
1155 (UNSPEC_FMAX "fmax")
1156 (UNSPEC_FMAXNMV "fmaxnm")
1157 (UNSPEC_FMAXV "fmax")
1158 (UNSPEC_FMIN "fmin")
1159 (UNSPEC_FMINNMV "fminnm")
1efafef3
TC
1160 (UNSPEC_FMINV "fmin")
1161 (UNSPEC_FMAXNM "fmaxnm")
1162 (UNSPEC_FMINNM "fminnm")])
202d0c11 1163
43e9d192
IB
1164(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
1165 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
1166 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
1167 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
1168 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
1169 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
1170 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
1171 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
1172 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
1173 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
1174 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
1175 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
1176 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
1177 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
1178 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
1179 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
1180 (UNSPEC_UQSHL "u")
1181 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
1182 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
1183 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
1184 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
1185 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
1186 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
1187 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
7a08d813 1188 (UNSPEC_SDOT "s") (UNSPEC_UDOT "u")
43e9d192
IB
1189])
1190
1191(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
1192 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
1193 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
1194 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
1195 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
1196 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
1197])
1198
1199(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
1200 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
1201
1202(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
1203 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
1204 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
1205 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
1206
1207(define_int_attr addsub [(UNSPEC_SHADD "add")
1208 (UNSPEC_UHADD "add")
1209 (UNSPEC_SRHADD "add")
1210 (UNSPEC_URHADD "add")
1211 (UNSPEC_SHSUB "sub")
1212 (UNSPEC_UHSUB "sub")
1213 (UNSPEC_SRHSUB "sub")
1214 (UNSPEC_URHSUB "sub")
1215 (UNSPEC_ADDHN "add")
1216 (UNSPEC_SUBHN "sub")
1217 (UNSPEC_RADDHN "add")
1218 (UNSPEC_RSUBHN "sub")
1219 (UNSPEC_ADDHN2 "add")
1220 (UNSPEC_SUBHN2 "sub")
1221 (UNSPEC_RADDHN2 "add")
1222 (UNSPEC_RSUBHN2 "sub")])
1223
cb23a30c
JG
1224(define_int_attr offsetlr [(UNSPEC_SSLI "") (UNSPEC_USLI "")
1225 (UNSPEC_SSRI "offset_")
1226 (UNSPEC_USRI "offset_")])
43e9d192 1227
42fc9a7f
JG
1228;; Standard pattern names for floating-point rounding instructions.
1229(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
1230 (UNSPEC_FRINTP "ceil")
1231 (UNSPEC_FRINTM "floor")
1232 (UNSPEC_FRINTI "nearbyint")
1233 (UNSPEC_FRINTX "rint")
0659ce6f
JG
1234 (UNSPEC_FRINTA "round")
1235 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
1236
1237;; frint suffix for floating-point rounding instructions.
1238(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
1239 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
1240 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
1241 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
1242
1243(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
1244 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
1245 (UNSPEC_FRINTN "frintn")])
42fc9a7f 1246
3f598afe
JW
1247(define_int_attr fcvt_fixed_insn [(UNSPEC_SCVTF "scvtf")
1248 (UNSPEC_UCVTF "ucvtf")
1249 (UNSPEC_FCVTZS "fcvtzs")
1250 (UNSPEC_FCVTZU "fcvtzu")])
1251
db58fd89
JW
1252;; Pointer authentication mnemonic prefix.
1253(define_int_attr pauth_mnem_prefix [(UNSPEC_PACISP "paci")
1254 (UNSPEC_AUTISP "auti")
1255 (UNSPEC_PACI1716 "paci")
1256 (UNSPEC_AUTI1716 "auti")])
1257
1258;; Pointer authentication HINT number for NOP space instructions using A Key.
1259(define_int_attr pauth_hint_num_a [(UNSPEC_PACISP "25")
1260 (UNSPEC_AUTISP "29")
1261 (UNSPEC_PACI1716 "8")
1262 (UNSPEC_AUTI1716 "12")])
1263
cc4d934f
JG
1264(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
1265 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
1266 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
1267
923fcec3
AL
1268; op code for REV instructions (size within which elements are reversed).
1269(define_int_attr rev_op [(UNSPEC_REV64 "64") (UNSPEC_REV32 "32")
1270 (UNSPEC_REV16 "16")])
1271
cc4d934f
JG
1272(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
1273 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
1274 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
1275
1276(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])
5a7a4e80 1277
5d357f26
KT
1278(define_int_attr crc_variant [(UNSPEC_CRC32B "crc32b") (UNSPEC_CRC32H "crc32h")
1279 (UNSPEC_CRC32W "crc32w") (UNSPEC_CRC32X "crc32x")
1280 (UNSPEC_CRC32CB "crc32cb") (UNSPEC_CRC32CH "crc32ch")
1281 (UNSPEC_CRC32CW "crc32cw") (UNSPEC_CRC32CX "crc32cx")])
1282
1283(define_int_attr crc_mode [(UNSPEC_CRC32B "QI") (UNSPEC_CRC32H "HI")
1284 (UNSPEC_CRC32W "SI") (UNSPEC_CRC32X "DI")
1285 (UNSPEC_CRC32CB "QI") (UNSPEC_CRC32CH "HI")
1286 (UNSPEC_CRC32CW "SI") (UNSPEC_CRC32CX "DI")])
1287
5a7a4e80
TB
1288(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
1289(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
1290
1291(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
1292 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
1293
1294(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])
57b26d65
MW
1295
1296(define_int_attr rdma_as [(UNSPEC_SQRDMLAH "a") (UNSPEC_SQRDMLSH "s")])