]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
Implement support for AArch64 Crypto SHA256.
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
d1e082c2 2;; Copyright (C) 2009-2013 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
29;; Iterator for QI and HI modes
30(define_mode_iterator SHORT [QI HI])
31
32;; Iterator for all integer modes (up to 64-bit)
33(define_mode_iterator ALLI [QI HI SI DI])
34
35;; Iterator scalar modes (up to 64-bit)
36(define_mode_iterator SDQ_I [QI HI SI DI])
37
38;; Iterator for all integer modes that can be extended (up to 64-bit)
39(define_mode_iterator ALLX [QI HI SI])
40
41;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
42(define_mode_iterator GPF [SF DF])
43
44;; Integer vector modes.
45(define_mode_iterator VDQ [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
46
47;; Integer vector modes.
48(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
49
50;; vector and scalar, 64 & 128-bit container, all integer modes
51(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
52
53;; vector and scalar, 64 & 128-bit container: all vector integer modes;
54;; 64-bit scalar integer mode
55(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
56
57;; Double vector modes.
58(define_mode_iterator VD [V8QI V4HI V2SI V2SF])
59
60;; vector, 64-bit container, all integer modes
61(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
62
63;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
64(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
65
66;; Quad vector modes.
67(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V4SF V2DF])
68
69;; All vector modes, except double.
70(define_mode_iterator VQ_S [V8QI V16QI V4HI V8HI V2SI V4SI])
71
72;; Vector and scalar, 64 & 128-bit container: all vector integer mode;
73;; 8, 16, 32-bit scalar integer modes
74(define_mode_iterator VSDQ_I_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI])
75
76;; Vector modes for moves.
77(define_mode_iterator VDQM [V8QI V16QI V4HI V8HI V2SI V4SI])
78
28514dda
YZ
79;; This mode iterator allows :P to be used for patterns that operate on
80;; addresses in different modes. In LP64, only DI will match, while in
81;; ILP32, either can match.
82(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
83 (DI "ptr_mode == DImode || Pmode == DImode")])
84
43e9d192
IB
85;; This mode iterator allows :PTR to be used for patterns that operate on
86;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 87(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192
IB
88
89;; Vector Float modes.
90(define_mode_iterator VDQF [V2SF V4SF V2DF])
91
828e70c1
JG
92;; Vector single Float modes.
93(define_mode_iterator VDQSF [V2SF V4SF])
94
fc21784d
JG
95;; Modes suitable to use as the return type of a vcond expression.
96(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
97
889b9412
JG
98;; All Float modes.
99(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
100
43e9d192
IB
101;; Vector Float modes with 2 elements.
102(define_mode_iterator V2F [V2SF V2DF])
103
104;; All modes.
105(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
106
a50344cb
TB
107;; All vector modes and DI.
108(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
109
46e778c4
JG
110;; All vector modes and DI and DF.
111(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
112 V2DI V2SF V4SF V2DF DI DF])
113
43e9d192 114;; Vector modes for Integer reduction across lanes.
92835317
TB
115(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
116
117;; Vector modes(except V2DI) for Integer reduction across lanes.
118(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
119
120;; All double integer narrow-able modes.
121(define_mode_iterator VDN [V4HI V2SI DI])
122
123;; All quad integer narrow-able modes.
124(define_mode_iterator VQN [V8HI V4SI V2DI])
125
126;; All double integer widen-able modes.
127(define_mode_iterator VDW [V8QI V4HI V2SI])
128
129;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
130(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
131
132;; All quad integer widen-able modes.
133(define_mode_iterator VQW [V16QI V8HI V4SI])
134
135;; Double vector modes for combines.
136(define_mode_iterator VDC [V8QI V4HI V2SI V2SF DI DF])
137
138;; Double vector modes for combines.
139(define_mode_iterator VDIC [V8QI V4HI V2SI])
140
141;; Double vector modes.
142(define_mode_iterator VD_RE [V8QI V4HI V2SI DI DF V2SF])
143
144;; Vector modes except double int.
145(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
146
66adb8eb
JG
147;; Vector modes for Q and H types.
148(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
149
43e9d192
IB
150;; Vector modes for H and S types.
151(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
152
66adb8eb
JG
153;; Vector modes for Q, H and S types.
154(define_mode_iterator VDQQHS [V8QI V16QI V4HI V8HI V2SI V4SI])
155
43e9d192
IB
156;; Vector and scalar integer modes for H and S
157(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
158
159;; Vector and scalar 64-bit container: 16, 32-bit integer modes
160(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
161
162;; Vector 64-bit container: 16, 32-bit integer modes
163(define_mode_iterator VD_HSI [V4HI V2SI])
164
165;; Scalar 64-bit container: 16, 32-bit integer modes
166(define_mode_iterator SD_HSI [HI SI])
167
168;; Vector 64-bit container: 16, 32-bit integer modes
169(define_mode_iterator VQ_HSI [V8HI V4SI])
170
171;; All byte modes.
172(define_mode_iterator VB [V8QI V16QI])
173
174(define_mode_iterator TX [TI TF])
175
176;; Opaque structure modes.
177(define_mode_iterator VSTRUCT [OI CI XI])
178
179;; Double scalar modes
180(define_mode_iterator DX [DI DF])
181
779aea46
JG
182;; Modes available for <f>mul lane operations.
183(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
184
185;; Modes available for <f>mul lane operations changing lane count.
186(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
187
43e9d192
IB
188;; ------------------------------------------------------------------
189;; Unspec enumerations for Advance SIMD. These could well go into
190;; aarch64.md but for their use in int_iterators here.
191;; ------------------------------------------------------------------
192
193(define_c_enum "unspec"
194 [
195 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
196 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
998eaf97
JG
197 UNSPEC_FMAX ; Used in aarch64-simd.md.
198 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 199 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
200 UNSPEC_FMIN ; Used in aarch64-simd.md.
201 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
202 UNSPEC_FMINV ; Used in aarch64-simd.md.
203 UNSPEC_FADDV ; Used in aarch64-simd.md.
36054fab
JG
204 UNSPEC_SADDV ; Used in aarch64-simd.md.
205 UNSPEC_UADDV ; Used in aarch64-simd.md.
43e9d192
IB
206 UNSPEC_SMAXV ; Used in aarch64-simd.md.
207 UNSPEC_SMINV ; Used in aarch64-simd.md.
208 UNSPEC_UMAXV ; Used in aarch64-simd.md.
209 UNSPEC_UMINV ; Used in aarch64-simd.md.
210 UNSPEC_SHADD ; Used in aarch64-simd.md.
211 UNSPEC_UHADD ; Used in aarch64-simd.md.
212 UNSPEC_SRHADD ; Used in aarch64-simd.md.
213 UNSPEC_URHADD ; Used in aarch64-simd.md.
214 UNSPEC_SHSUB ; Used in aarch64-simd.md.
215 UNSPEC_UHSUB ; Used in aarch64-simd.md.
216 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
217 UNSPEC_URHSUB ; Used in aarch64-simd.md.
218 UNSPEC_ADDHN ; Used in aarch64-simd.md.
219 UNSPEC_RADDHN ; Used in aarch64-simd.md.
220 UNSPEC_SUBHN ; Used in aarch64-simd.md.
221 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
222 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
223 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
224 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
225 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
226 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
227 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
228 UNSPEC_PMUL ; Used in aarch64-simd.md.
229 UNSPEC_USQADD ; Used in aarch64-simd.md.
230 UNSPEC_SUQADD ; Used in aarch64-simd.md.
231 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
232 UNSPEC_SQXTN ; Used in aarch64-simd.md.
233 UNSPEC_UQXTN ; Used in aarch64-simd.md.
234 UNSPEC_SSRA ; Used in aarch64-simd.md.
235 UNSPEC_USRA ; Used in aarch64-simd.md.
236 UNSPEC_SRSRA ; Used in aarch64-simd.md.
237 UNSPEC_URSRA ; Used in aarch64-simd.md.
238 UNSPEC_SRSHR ; Used in aarch64-simd.md.
239 UNSPEC_URSHR ; Used in aarch64-simd.md.
240 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
241 UNSPEC_SQSHL ; Used in aarch64-simd.md.
242 UNSPEC_UQSHL ; Used in aarch64-simd.md.
243 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
244 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
245 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
246 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
247 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
248 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
249 UNSPEC_SSHL ; Used in aarch64-simd.md.
250 UNSPEC_USHL ; Used in aarch64-simd.md.
251 UNSPEC_SRSHL ; Used in aarch64-simd.md.
252 UNSPEC_URSHL ; Used in aarch64-simd.md.
253 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
254 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
255 UNSPEC_SSLI ; Used in aarch64-simd.md.
256 UNSPEC_USLI ; Used in aarch64-simd.md.
257 UNSPEC_SSRI ; Used in aarch64-simd.md.
258 UNSPEC_USRI ; Used in aarch64-simd.md.
259 UNSPEC_SSHLL ; Used in aarch64-simd.md.
260 UNSPEC_USHLL ; Used in aarch64-simd.md.
261 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073
JG
262 UNSPEC_TBL ; Used in vector permute patterns.
263 UNSPEC_CONCAT ; Used in vector permute patterns.
cc4d934f
JG
264 UNSPEC_ZIP1 ; Used in vector permute patterns.
265 UNSPEC_ZIP2 ; Used in vector permute patterns.
266 UNSPEC_UZP1 ; Used in vector permute patterns.
267 UNSPEC_UZP2 ; Used in vector permute patterns.
268 UNSPEC_TRN1 ; Used in vector permute patterns.
269 UNSPEC_TRN2 ; Used in vector permute patterns.
5a7a4e80
TB
270 UNSPEC_AESE ; Used in aarch64-simd.md.
271 UNSPEC_AESD ; Used in aarch64-simd.md.
272 UNSPEC_AESMC ; Used in aarch64-simd.md.
273 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
274 UNSPEC_SHA1C ; Used in aarch64-simd.md.
275 UNSPEC_SHA1M ; Used in aarch64-simd.md.
276 UNSPEC_SHA1P ; Used in aarch64-simd.md.
277 UNSPEC_SHA1H ; Used in aarch64-simd.md.
278 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
279 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
280 UNSPEC_SHA256H ; Used in aarch64-simd.md.
281 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
282 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
283 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
43e9d192
IB
284])
285
286;; -------------------------------------------------------------------
287;; Mode attributes
288;; -------------------------------------------------------------------
289
290;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
291;; 32-bit version and "%x0" in the 64-bit version.
292(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
293
051d0e2f
SN
294;; For constraints used in scalar immediate vector moves
295(define_mode_attr hq [(HI "h") (QI "q")])
296
43e9d192
IB
297;; For scalar usage of vector/FP registers
298(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
889b9412 299 (SF "s") (DF "d")
43e9d192
IB
300 (V8QI "") (V16QI "")
301 (V4HI "") (V8HI "")
302 (V2SI "") (V4SI "")
303 (V2DI "") (V2SF "")
304 (V4SF "") (V2DF "")])
305
306;; For scalar usage of vector/FP registers, narrowing
307(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
308 (V8QI "") (V16QI "")
309 (V4HI "") (V8HI "")
310 (V2SI "") (V4SI "")
311 (V2DI "") (V2SF "")
312 (V4SF "") (V2DF "")])
313
314;; For scalar usage of vector/FP registers, widening
315(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
316 (V8QI "") (V16QI "")
317 (V4HI "") (V8HI "")
318 (V2SI "") (V4SI "")
319 (V2DI "") (V2SF "")
320 (V4SF "") (V2DF "")])
321
89fdc743
IB
322;; Register Type Name and Vector Arrangement Specifier for when
323;; we are doing scalar for DI and SIMD for SI (ignoring all but
324;; lane 0).
325(define_mode_attr rtn [(DI "d") (SI "")])
326(define_mode_attr vas [(DI "") (SI ".2s")])
327
43e9d192
IB
328;; Map a floating point mode to the appropriate register name prefix
329(define_mode_attr s [(SF "s") (DF "d")])
330
331;; Give the length suffix letter for a sign- or zero-extension.
332(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
333
334;; Give the number of bits in the mode
335(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
336
337;; Give the ordinal of the MSB in the mode
338(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
339
340;; Attribute to describe constants acceptable in logical operations
341(define_mode_attr lconst [(SI "K") (DI "L")])
342
343;; Map a mode to a specific constraint character.
344(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
345
346(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
347 (V4HI "4h") (V8HI "8h")
348 (V2SI "2s") (V4SI "4s")
349 (DI "1d") (DF "1d")
350 (V2DI "2d") (V2SF "2s")
351 (V4SF "4s") (V2DF "2d")])
352
353(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
354 (V4HI ".4h") (V8HI ".8h")
355 (V2SI ".2s") (V4SI ".4s")
356 (V2DI ".2d") (V2SF ".2s")
357 (V4SF ".4s") (V2DF ".2d")
358 (DI "") (SI "")
359 (HI "") (QI "")
889b9412
JG
360 (TI "") (SF "")
361 (DF "")])
43e9d192
IB
362
363;; Register suffix narrowed modes for VQN.
364(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
365 (V2DI ".2s")
366 (DI "") (SI "")
367 (HI "")])
368
369;; Mode-to-individual element type mapping.
370(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
371 (V4HI "h") (V8HI "h")
372 (V2SI "s") (V4SI "s")
373 (V2DI "d") (V2SF "s")
374 (V4SF "s") (V2DF "d")
0f686aa9 375 (SF "s") (DF "d")
43e9d192
IB
376 (QI "b") (HI "h")
377 (SI "s") (DI "d")])
378
379;; Mode-to-bitwise operation type mapping.
380(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
381 (V4HI "8b") (V8HI "16b")
382 (V2SI "8b") (V4SI "16b")
383 (V2DI "16b") (V2SF "8b")
46e778c4
JG
384 (V4SF "16b") (V2DF "16b")
385 (DI "8b") (DF "8b")])
43e9d192
IB
386
387;; Define element mode for each vector mode.
388(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
389 (V4HI "HI") (V8HI "HI")
390 (V2SI "SI") (V4SI "SI")
391 (DI "DI") (V2DI "DI")
392 (V2SF "SF") (V4SF "SF")
779aea46 393 (V2DF "DF") (DF "DF")
43e9d192
IB
394 (SI "SI") (HI "HI")
395 (QI "QI")])
396
b7d7d917
TB
397;; Define container mode for lane selection.
398(define_mode_attr VCOND [(V4HI "V4HI") (V8HI "V4HI")
399 (V2SI "V2SI") (V4SI "V2SI")
400 (DI "DI") (V2DI "DI")
401 (V2SF "V2SF") (V4SF "V2SF")
402 (V2DF "DF")])
403
404;; Define container mode for lane selection.
405(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
406 (V4HI "V8HI") (V8HI "V8HI")
407 (V2SI "V4SI") (V4SI "V4SI")
408 (DI "V2DI") (V2DI "V2DI")
409 (V2SF "V2SF") (V4SF "V4SF")
410 (V2DF "V2DF") (SI "V4SI")
411 (HI "V8HI") (QI "V16QI")])
412
43e9d192
IB
413;; Define container mode for lane selection.
414(define_mode_attr VCON [(V8QI "V16QI") (V16QI "V16QI")
415 (V4HI "V8HI") (V8HI "V8HI")
416 (V2SI "V4SI") (V4SI "V4SI")
417 (DI "V2DI") (V2DI "V2DI")
91bd4114 418 (V2SF "V4SF") (V4SF "V4SF")
43e9d192
IB
419 (V2DF "V2DF") (SI "V4SI")
420 (HI "V8HI") (QI "V16QI")])
421
422;; Half modes of all vector modes.
423(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
424 (V4HI "V2HI") (V8HI "V4HI")
425 (V2SI "SI") (V4SI "V2SI")
426 (V2DI "DI") (V2SF "SF")
427 (V4SF "V2SF") (V2DF "DF")])
428
429;; Double modes of vector modes.
430(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
431 (V2SI "V4SI") (V2SF "V4SF")
432 (SI "V2SI") (DI "V2DI")
433 (DF "V2DF")])
434
435;; Double modes of vector modes (lower case).
436(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
437 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
438 (SI "v2si") (DI "v2di")
439 (DF "v2df")])
43e9d192
IB
440
441;; Narrowed modes for VDN.
442(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
443 (DI "V2SI")])
444
445;; Narrowed double-modes for VQN (Used for XTN).
446(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
447 (V2DI "V2SI")
448 (DI "SI") (SI "HI")
449 (HI "QI")])
450
451;; Narrowed quad-modes for VQN (Used for XTN2).
452(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
453 (V2DI "V4SI")])
454
455;; Register suffix narrowed modes for VQN.
456(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
457 (V2DI "2s")])
458
459;; Register suffix narrowed modes for VQN.
460(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
461 (V2DI "4s")])
462
463;; Widened modes of vector modes.
464(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
465 (V2SI "V2DI") (V16QI "V8HI")
466 (V8HI "V4SI") (V4SI "V2DI")
467 (HI "SI") (SI "DI")]
468
469)
470
471;; Widened mode register suffixes for VDW/VQW.
472(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
473 (V2SI "2d") (V16QI "8h")
474 (V8HI "4s") (V4SI "2d")])
475
476;; Widened mode register suffixes for VDW/VQW.
477(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
478 (V2SI ".2d") (V16QI ".8h")
479 (V8HI ".4s") (V4SI ".2d")
480 (SI "") (HI "")])
481
482;; Lower part register suffixes for VQW.
483(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
484 (V4SI "2s")])
485
486;; Define corresponding core/FP element mode for each vector mode.
487(define_mode_attr vw [(V8QI "w") (V16QI "w")
488 (V4HI "w") (V8HI "w")
489 (V2SI "w") (V4SI "w")
490 (DI "x") (V2DI "x")
491 (V2SF "s") (V4SF "s")
492 (V2DF "d")])
493
66adb8eb
JG
494;; Corresponding core element mode for each vector mode. This is a
495;; variation on <vw> mapping FP modes to GP regs.
496(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
497 (V4HI "w") (V8HI "w")
498 (V2SI "w") (V4SI "w")
499 (DI "x") (V2DI "x")
500 (V2SF "w") (V4SF "w")
501 (V2DF "x")])
502
43e9d192
IB
503;; Double vector types for ALLX.
504(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
505
506;; Mode of result of comparison operations.
507(define_mode_attr V_cmp_result [(V8QI "V8QI") (V16QI "V16QI")
508 (V4HI "V4HI") (V8HI "V8HI")
509 (V2SI "V2SI") (V4SI "V4SI")
88b08073 510 (DI "DI") (V2DI "V2DI")
43e9d192 511 (V2SF "V2SI") (V4SF "V4SI")
889b9412
JG
512 (V2DF "V2DI") (DF "DI")
513 (SF "SI")])
43e9d192 514
70c67693
JG
515;; Lower case mode of results of comparison operations.
516(define_mode_attr v_cmp_result [(V8QI "v8qi") (V16QI "v16qi")
517 (V4HI "v4hi") (V8HI "v8hi")
518 (V2SI "v2si") (V4SI "v4si")
519 (DI "di") (V2DI "v2di")
520 (V2SF "v2si") (V4SF "v4si")
889b9412
JG
521 (V2DF "v2di") (DF "di")
522 (SF "si")])
70c67693 523
43e9d192
IB
524;; Vm for lane instructions is restricted to FP_LO_REGS.
525(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
526 (V2SI "w") (V4SI "w") (SI "w")])
527
528(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
529
530(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
531
532(define_mode_attr VRL2 [(V8QI "V32QI") (V4HI "V16HI")
533 (V2SI "V8SI") (V2SF "V8SF")
534 (DI "V4DI") (DF "V4DF")
535 (V16QI "V32QI") (V8HI "V16HI")
536 (V4SI "V8SI") (V4SF "V8SF")
537 (V2DI "V4DI") (V2DF "V4DF")])
538
539(define_mode_attr VRL3 [(V8QI "V48QI") (V4HI "V24HI")
540 (V2SI "V12SI") (V2SF "V12SF")
541 (DI "V6DI") (DF "V6DF")
542 (V16QI "V48QI") (V8HI "V24HI")
543 (V4SI "V12SI") (V4SF "V12SF")
544 (V2DI "V6DI") (V2DF "V6DF")])
545
546(define_mode_attr VRL4 [(V8QI "V64QI") (V4HI "V32HI")
547 (V2SI "V16SI") (V2SF "V16SF")
548 (DI "V8DI") (DF "V8DF")
549 (V16QI "V64QI") (V8HI "V32HI")
550 (V4SI "V16SI") (V4SF "V16SF")
551 (V2DI "V8DI") (V2DF "V8DF")])
552
553(define_mode_attr VSTRUCT_DREG [(OI "TI") (CI "EI") (XI "OI")])
554
0462169c
SN
555;; Mode for atomic operation suffixes
556(define_mode_attr atomic_sfx
557 [(QI "b") (HI "h") (SI "") (DI "")])
558
42fc9a7f
JG
559(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si")])
560(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI")])
561
91bd4114
JG
562(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
563 (V4HI "V8HI") (V8HI "V4HI")
564 (V2SI "V4SI") (V4SI "V2SI")
565 (DI "V2DI") (V2DI "DI")
566 (V2SF "V4SF") (V4SF "V2SF")
567 (DF "V2DF") (V2DF "DF")])
568
569(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
570 (V4HI "to_128") (V8HI "to_64")
571 (V2SI "to_128") (V4SI "to_64")
572 (DI "to_128") (V2DI "to_64")
573 (V2SF "to_128") (V4SF "to_64")
574 (DF "to_128") (V2DF "to_64")])
575
779aea46
JG
576;; For certain vector-by-element multiplication instructions we must
577;; constrain the HI cases to use only V0-V15. This is covered by
578;; the 'x' constraint. All other modes may use the 'w' constraint.
579(define_mode_attr h_con [(V2SI "w") (V4SI "w")
580 (V4HI "x") (V8HI "x")
581 (V2SF "w") (V4SF "w")
582 (V2DF "w") (DF "w")])
583
584;; Defined to 'f' for types whose element type is a float type.
585(define_mode_attr f [(V8QI "") (V16QI "")
586 (V4HI "") (V8HI "")
587 (V2SI "") (V4SI "")
588 (DI "") (V2DI "")
589 (V2SF "f") (V4SF "f")
590 (V2DF "f") (DF "f")])
591
0f686aa9
JG
592;; Defined to '_fp' for types whose element type is a float type.
593(define_mode_attr fp [(V8QI "") (V16QI "")
594 (V4HI "") (V8HI "")
595 (V2SI "") (V4SI "")
596 (DI "") (V2DI "")
597 (V2SF "_fp") (V4SF "_fp")
598 (V2DF "_fp") (DF "_fp")
599 (SF "_fp")])
600
a9e66678
JG
601;; Defined to '_q' for 128-bit types.
602(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
603 (V4HI "") (V8HI "_q")
604 (V2SI "") (V4SI "_q")
605 (DI "") (V2DI "_q")
606 (V2SF "") (V4SF "_q")
607 (V2DF "_q")
608 (QI "") (HI "") (SI "") (DI "") (SF "") (DF "")])
a9e66678 609
92835317
TB
610(define_mode_attr vp [(V8QI "v") (V16QI "v")
611 (V4HI "v") (V8HI "v")
612 (V2SI "p") (V4SI "v")
613 (V2DI "p") (V2DF "p")
614 (V2SF "p") (V4SF "v")])
615
43e9d192
IB
616;; -------------------------------------------------------------------
617;; Code Iterators
618;; -------------------------------------------------------------------
619
620;; This code iterator allows the various shifts supported on the core
621(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
622
623;; This code iterator allows the shifts supported in arithmetic instructions
624(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
625
626;; Code iterator for logical operations
627(define_code_iterator LOGICAL [and ior xor])
628
629;; Code iterator for sign/zero extension
630(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
631
632;; All division operations (signed/unsigned)
633(define_code_iterator ANY_DIV [div udiv])
634
635;; Code iterator for sign/zero extraction
636(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
637
638;; Code iterator for equality comparisons
639(define_code_iterator EQL [eq ne])
640
641;; Code iterator for less-than and greater/equal-to
642(define_code_iterator LTGE [lt ge])
643
644;; Iterator for __sync_<op> operations that where the operation can be
645;; represented directly RTL. This is all of the sync operations bar
646;; nand.
0462169c 647(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
648
649;; Iterator for integer conversions
650(define_code_iterator FIXUORS [fix unsigned_fix])
651
1709ff9b
JG
652;; Iterator for float conversions
653(define_code_iterator FLOATUORS [float unsigned_float])
654
43e9d192
IB
655;; Code iterator for variants of vector max and min.
656(define_code_iterator MAXMIN [smax smin umax umin])
657
998eaf97
JG
658(define_code_iterator FMAXMIN [smax smin])
659
43e9d192
IB
660;; Code iterator for variants of vector max and min.
661(define_code_iterator ADDSUB [plus minus])
662
663;; Code iterator for variants of vector saturating binary ops.
664(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
665
666;; Code iterator for variants of vector saturating unary ops.
667(define_code_iterator UNQOPS [ss_neg ss_abs])
668
669;; Code iterator for signed variants of vector saturating binary ops.
670(define_code_iterator SBINQOPS [ss_plus ss_minus])
671
889b9412
JG
672;; Comparison operators for <F>CM.
673(define_code_iterator COMPARISONS [lt le eq ge gt])
674
675;; Unsigned comparison operators.
676(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
677
75dd5ace
JG
678;; Unsigned comparison operators.
679(define_code_iterator FAC_COMPARISONS [lt le ge gt])
680
43e9d192
IB
681;; -------------------------------------------------------------------
682;; Code Attributes
683;; -------------------------------------------------------------------
684;; Map rtl objects to optab names
685(define_code_attr optab [(ashift "ashl")
686 (ashiftrt "ashr")
687 (lshiftrt "lshr")
688 (rotatert "rotr")
689 (sign_extend "extend")
690 (zero_extend "zero_extend")
691 (sign_extract "extv")
692 (zero_extract "extzv")
384be29f
JG
693 (fix "fix")
694 (unsigned_fix "fixuns")
1709ff9b
JG
695 (float "float")
696 (unsigned_float "floatuns")
43e9d192
IB
697 (and "and")
698 (ior "ior")
699 (xor "xor")
700 (not "one_cmpl")
701 (neg "neg")
702 (plus "add")
703 (minus "sub")
704 (ss_plus "qadd")
705 (us_plus "qadd")
706 (ss_minus "qsub")
707 (us_minus "qsub")
708 (ss_neg "qneg")
709 (ss_abs "qabs")
710 (eq "eq")
711 (ne "ne")
712 (lt "lt")
889b9412
JG
713 (ge "ge")
714 (le "le")
715 (gt "gt")
716 (ltu "ltu")
717 (leu "leu")
718 (geu "geu")
719 (gtu "gtu")])
720
721;; For comparison operators we use the FCM* and CM* instructions.
722;; As there are no CMLE or CMLT instructions which act on 3 vector
723;; operands, we must use CMGE or CMGT and swap the order of the
724;; source operands.
725
726(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
727 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
728(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
729 (ltu "2") (leu "2") (geu "1") (gtu "1")])
730(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
731 (ltu "1") (leu "1") (geu "2") (gtu "2")])
732
733(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
734 (ltu "LTU") (leu "LEU") (geu "GEU") (gtu "GTU")])
43e9d192 735
384be29f
JG
736(define_code_attr fix_trunc_optab [(fix "fix_trunc")
737 (unsigned_fix "fixuns_trunc")])
738
43e9d192
IB
739;; Optab prefix for sign/zero-extending operations
740(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
741 (div "") (udiv "u")
742 (fix "") (unsigned_fix "u")
1709ff9b 743 (float "s") (unsigned_float "u")
43e9d192
IB
744 (ss_plus "s") (us_plus "u")
745 (ss_minus "s") (us_minus "u")])
746
747;; Similar for the instruction mnemonics
748(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
749 (lshiftrt "lsr") (rotatert "ror")])
750
751;; Map shift operators onto underlying bit-field instructions
752(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
753 (lshiftrt "ubfx") (rotatert "extr")])
754
755;; Logical operator instruction mnemonics
756(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
757
758;; Similar, but when not(op)
759(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
760
761;; Sign- or zero-extending load
762(define_code_attr ldrxt [(sign_extend "ldrs") (zero_extend "ldr")])
763
764;; Sign- or zero-extending data-op
765(define_code_attr su [(sign_extend "s") (zero_extend "u")
766 (sign_extract "s") (zero_extract "u")
767 (fix "s") (unsigned_fix "u")
998eaf97
JG
768 (div "s") (udiv "u")
769 (smax "s") (umax "u")
770 (smin "s") (umin "u")])
43e9d192
IB
771
772;; Emit cbz/cbnz depending on comparison type.
773(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
774
775;; Emit tbz/tbnz depending on comparison type.
776(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
777
778;; Max/min attributes.
998eaf97
JG
779(define_code_attr maxmin [(smax "max")
780 (smin "min")
781 (umax "max")
782 (umin "min")])
43e9d192
IB
783
784;; MLA/MLS attributes.
785(define_code_attr as [(ss_plus "a") (ss_minus "s")])
786
0462169c
SN
787;; Atomic operations
788(define_code_attr atomic_optab
789 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
790
791(define_code_attr atomic_op_operand
792 [(ior "aarch64_logical_operand")
793 (xor "aarch64_logical_operand")
794 (and "aarch64_logical_operand")
795 (plus "aarch64_plus_operand")
796 (minus "aarch64_plus_operand")])
43e9d192
IB
797
798;; -------------------------------------------------------------------
799;; Int Iterators.
800;; -------------------------------------------------------------------
801(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
802 UNSPEC_SMAXV UNSPEC_SMINV])
803
998eaf97
JG
804(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
805 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192 806
36054fab
JG
807(define_int_iterator SUADDV [UNSPEC_SADDV UNSPEC_UADDV])
808
43e9d192
IB
809(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
810 UNSPEC_SRHADD UNSPEC_URHADD
811 UNSPEC_SHSUB UNSPEC_UHSUB
812 UNSPEC_SRHSUB UNSPEC_URHSUB])
813
814
815(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
816 UNSPEC_SUBHN UNSPEC_RSUBHN])
817
818(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
819 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
820
998eaf97 821(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN])
43e9d192
IB
822
823(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
824
825(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
826
827(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
828
829(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
830 UNSPEC_SRSHL UNSPEC_URSHL])
831
832(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
833
834(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
835 UNSPEC_SQRSHL UNSPEC_UQRSHL])
836
837(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
838 UNSPEC_SRSRA UNSPEC_URSRA])
839
840(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
841 UNSPEC_SSRI UNSPEC_USRI])
842
843
844(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
845
846(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
847
848(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
849 UNSPEC_SQSHRN UNSPEC_UQSHRN
850 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
851
cc4d934f
JG
852(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
853 UNSPEC_TRN1 UNSPEC_TRN2
854 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 855
42fc9a7f 856(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
857 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
858 UNSPEC_FRINTA])
42fc9a7f
JG
859
860(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 861 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 862
0050faf8
JG
863(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
864
5a7a4e80
TB
865(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
866(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
867
30442682
TB
868(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
869
b9cb0a44
TB
870(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
871
43e9d192
IB
872;; -------------------------------------------------------------------
873;; Int Iterators Attributes.
874;; -------------------------------------------------------------------
998eaf97
JG
875(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
876 (UNSPEC_UMINV "umin")
877 (UNSPEC_SMAXV "smax")
878 (UNSPEC_SMINV "smin")
879 (UNSPEC_FMAX "smax_nan")
880 (UNSPEC_FMAXNMV "smax")
881 (UNSPEC_FMAXV "smax_nan")
882 (UNSPEC_FMIN "smin_nan")
883 (UNSPEC_FMINNMV "smin")
884 (UNSPEC_FMINV "smin_nan")])
885
886(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
887 (UNSPEC_UMINV "umin")
888 (UNSPEC_SMAXV "smax")
889 (UNSPEC_SMINV "smin")
890 (UNSPEC_FMAX "fmax")
891 (UNSPEC_FMAXNMV "fmaxnm")
892 (UNSPEC_FMAXV "fmax")
893 (UNSPEC_FMIN "fmin")
894 (UNSPEC_FMINNMV "fminnm")
895 (UNSPEC_FMINV "fmin")])
43e9d192
IB
896
897(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
898 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
899 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
900 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
901 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
902 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
903 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
904 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
905 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
906 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
36054fab 907 (UNSPEC_SADDV "s") (UNSPEC_UADDV "u")
43e9d192
IB
908 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
909 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
910 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
911 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
912 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
913 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
914 (UNSPEC_UQSHL "u")
915 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
916 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
917 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
918 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
919 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
920 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
921 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
922])
923
924(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
925 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
926 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
927 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
928 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
929 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
930])
931
932(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
933 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
934
935(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
936 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
937 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
938 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
939
940(define_int_attr addsub [(UNSPEC_SHADD "add")
941 (UNSPEC_UHADD "add")
942 (UNSPEC_SRHADD "add")
943 (UNSPEC_URHADD "add")
944 (UNSPEC_SHSUB "sub")
945 (UNSPEC_UHSUB "sub")
946 (UNSPEC_SRHSUB "sub")
947 (UNSPEC_URHSUB "sub")
948 (UNSPEC_ADDHN "add")
949 (UNSPEC_SUBHN "sub")
950 (UNSPEC_RADDHN "add")
951 (UNSPEC_RSUBHN "sub")
952 (UNSPEC_ADDHN2 "add")
953 (UNSPEC_SUBHN2 "sub")
954 (UNSPEC_RADDHN2 "add")
955 (UNSPEC_RSUBHN2 "sub")])
956
43e9d192
IB
957(define_int_attr offsetlr [(UNSPEC_SSLI "1") (UNSPEC_USLI "1")
958 (UNSPEC_SSRI "0") (UNSPEC_USRI "0")])
959
42fc9a7f
JG
960;; Standard pattern names for floating-point rounding instructions.
961(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
962 (UNSPEC_FRINTP "ceil")
963 (UNSPEC_FRINTM "floor")
964 (UNSPEC_FRINTI "nearbyint")
965 (UNSPEC_FRINTX "rint")
0659ce6f
JG
966 (UNSPEC_FRINTA "round")
967 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
968
969;; frint suffix for floating-point rounding instructions.
970(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
971 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
972 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
973 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
974
975(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
976 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
977 (UNSPEC_FRINTN "frintn")])
42fc9a7f 978
cc4d934f
JG
979(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
980 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
981 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
982
983(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
984 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
985 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
986
987(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])
5a7a4e80
TB
988
989(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
990(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
991
992(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
993 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
994
995(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])