]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/aarch64/iterators.md
Add new optabs for reducing vectors to scalars
[thirdparty/gcc.git] / gcc / config / aarch64 / iterators.md
CommitLineData
43e9d192 1;; Machine description for AArch64 architecture.
23a5b65a 2;; Copyright (C) 2009-2014 Free Software Foundation, Inc.
43e9d192
IB
3;; Contributed by ARM Ltd.
4;;
5;; This file is part of GCC.
6;;
7;; GCC is free software; you can redistribute it and/or modify it
8;; under the terms of the GNU General Public License as published by
9;; the Free Software Foundation; either version 3, or (at your option)
10;; any later version.
11;;
12;; GCC is distributed in the hope that it will be useful, but
13;; WITHOUT ANY WARRANTY; without even the implied warranty of
14;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15;; General Public License for more details.
16;;
17;; You should have received a copy of the GNU General Public License
18;; along with GCC; see the file COPYING3. If not see
19;; <http://www.gnu.org/licenses/>.
20
21;; -------------------------------------------------------------------
22;; Mode Iterators
23;; -------------------------------------------------------------------
24
25
26;; Iterator for General Purpose Integer registers (32- and 64-bit modes)
27(define_mode_iterator GPI [SI DI])
28
29;; Iterator for QI and HI modes
30(define_mode_iterator SHORT [QI HI])
31
32;; Iterator for all integer modes (up to 64-bit)
33(define_mode_iterator ALLI [QI HI SI DI])
34
35;; Iterator scalar modes (up to 64-bit)
36(define_mode_iterator SDQ_I [QI HI SI DI])
37
38;; Iterator for all integer modes that can be extended (up to 64-bit)
39(define_mode_iterator ALLX [QI HI SI])
40
41;; Iterator for General Purpose Floating-point registers (32- and 64-bit modes)
42(define_mode_iterator GPF [SF DF])
43
44;; Integer vector modes.
45(define_mode_iterator VDQ [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
46
47;; Integer vector modes.
48(define_mode_iterator VDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI])
49
50;; vector and scalar, 64 & 128-bit container, all integer modes
51(define_mode_iterator VSDQ_I [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI DI])
52
53;; vector and scalar, 64 & 128-bit container: all vector integer modes;
54;; 64-bit scalar integer mode
55(define_mode_iterator VSDQ_I_DI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI DI])
56
57;; Double vector modes.
58(define_mode_iterator VD [V8QI V4HI V2SI V2SF])
59
60;; vector, 64-bit container, all integer modes
61(define_mode_iterator VD_BHSI [V8QI V4HI V2SI])
62
63;; 128 and 64-bit container; 8, 16, 32-bit vector integer modes
64(define_mode_iterator VDQ_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI])
65
66;; Quad vector modes.
67(define_mode_iterator VQ [V16QI V8HI V4SI V2DI V4SF V2DF])
68
51437269
GW
69;; VQ without 2 element modes.
70(define_mode_iterator VQ_NO2E [V16QI V8HI V4SI V4SF])
71
72;; Quad vector with only 2 element modes.
73(define_mode_iterator VQ_2E [V2DI V2DF])
74
43e9d192
IB
75;; All vector modes, except double.
76(define_mode_iterator VQ_S [V8QI V16QI V4HI V8HI V2SI V4SI])
77
78;; Vector and scalar, 64 & 128-bit container: all vector integer mode;
79;; 8, 16, 32-bit scalar integer modes
80(define_mode_iterator VSDQ_I_BHSI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI QI HI SI])
81
82;; Vector modes for moves.
83(define_mode_iterator VDQM [V8QI V16QI V4HI V8HI V2SI V4SI])
84
28514dda
YZ
85;; This mode iterator allows :P to be used for patterns that operate on
86;; addresses in different modes. In LP64, only DI will match, while in
87;; ILP32, either can match.
88(define_mode_iterator P [(SI "ptr_mode == SImode || Pmode == SImode")
89 (DI "ptr_mode == DImode || Pmode == DImode")])
90
43e9d192
IB
91;; This mode iterator allows :PTR to be used for patterns that operate on
92;; pointer-sized quantities. Exactly one of the two alternatives will match.
28514dda 93(define_mode_iterator PTR [(SI "ptr_mode == SImode") (DI "ptr_mode == DImode")])
43e9d192
IB
94
95;; Vector Float modes.
96(define_mode_iterator VDQF [V2SF V4SF V2DF])
97
f421c516
JG
98;; Vector Float modes, and DF.
99(define_mode_iterator VDQF_DF [V2SF V4SF V2DF DF])
100
828e70c1
JG
101;; Vector single Float modes.
102(define_mode_iterator VDQSF [V2SF V4SF])
103
fc21784d
JG
104;; Modes suitable to use as the return type of a vcond expression.
105(define_mode_iterator VDQF_COND [V2SF V2SI V4SF V4SI V2DF V2DI])
106
889b9412
JG
107;; All Float modes.
108(define_mode_iterator VALLF [V2SF V4SF V2DF SF DF])
109
43e9d192
IB
110;; Vector Float modes with 2 elements.
111(define_mode_iterator V2F [V2SF V2DF])
112
113;; All modes.
114(define_mode_iterator VALL [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF])
115
a50344cb
TB
116;; All vector modes and DI.
117(define_mode_iterator VALLDI [V8QI V16QI V4HI V8HI V2SI V4SI V2DI V2SF V4SF V2DF DI])
118
46e778c4
JG
119;; All vector modes and DI and DF.
120(define_mode_iterator VALLDIF [V8QI V16QI V4HI V8HI V2SI V4SI
121 V2DI V2SF V4SF V2DF DI DF])
122
43e9d192 123;; Vector modes for Integer reduction across lanes.
92835317
TB
124(define_mode_iterator VDQV [V8QI V16QI V4HI V8HI V4SI V2DI])
125
126;; Vector modes(except V2DI) for Integer reduction across lanes.
127(define_mode_iterator VDQV_S [V8QI V16QI V4HI V8HI V4SI])
43e9d192
IB
128
129;; All double integer narrow-able modes.
130(define_mode_iterator VDN [V4HI V2SI DI])
131
132;; All quad integer narrow-able modes.
133(define_mode_iterator VQN [V8HI V4SI V2DI])
134
135;; All double integer widen-able modes.
136(define_mode_iterator VDW [V8QI V4HI V2SI])
137
138;; Vector and scalar 128-bit container: narrowable 16, 32, 64-bit integer modes
139(define_mode_iterator VSQN_HSDI [V8HI V4SI V2DI HI SI DI])
140
141;; All quad integer widen-able modes.
142(define_mode_iterator VQW [V16QI V8HI V4SI])
143
144;; Double vector modes for combines.
145(define_mode_iterator VDC [V8QI V4HI V2SI V2SF DI DF])
146
147;; Double vector modes for combines.
148(define_mode_iterator VDIC [V8QI V4HI V2SI])
149
c6a29a09
AL
150;; Double vector modes inc V1DF
151(define_mode_iterator VD1 [V8QI V4HI V2SI V2SF V1DF])
43e9d192
IB
152
153;; Vector modes except double int.
154(define_mode_iterator VDQIF [V8QI V16QI V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
155
66adb8eb
JG
156;; Vector modes for Q and H types.
157(define_mode_iterator VDQQH [V8QI V16QI V4HI V8HI])
158
43e9d192
IB
159;; Vector modes for H and S types.
160(define_mode_iterator VDQHS [V4HI V8HI V2SI V4SI])
161
c7f28cd5
KT
162;; Vector modes for H, S and D types.
163(define_mode_iterator VDQHSD [V4HI V8HI V2SI V4SI V2DI])
164
66adb8eb
JG
165;; Vector modes for Q, H and S types.
166(define_mode_iterator VDQQHS [V8QI V16QI V4HI V8HI V2SI V4SI])
167
43e9d192
IB
168;; Vector and scalar integer modes for H and S
169(define_mode_iterator VSDQ_HSI [V4HI V8HI V2SI V4SI HI SI])
170
171;; Vector and scalar 64-bit container: 16, 32-bit integer modes
172(define_mode_iterator VSD_HSI [V4HI V2SI HI SI])
173
174;; Vector 64-bit container: 16, 32-bit integer modes
175(define_mode_iterator VD_HSI [V4HI V2SI])
176
177;; Scalar 64-bit container: 16, 32-bit integer modes
178(define_mode_iterator SD_HSI [HI SI])
179
180;; Vector 64-bit container: 16, 32-bit integer modes
181(define_mode_iterator VQ_HSI [V8HI V4SI])
182
183;; All byte modes.
184(define_mode_iterator VB [V8QI V16QI])
185
186(define_mode_iterator TX [TI TF])
187
188;; Opaque structure modes.
189(define_mode_iterator VSTRUCT [OI CI XI])
190
191;; Double scalar modes
192(define_mode_iterator DX [DI DF])
193
779aea46
JG
194;; Modes available for <f>mul lane operations.
195(define_mode_iterator VMUL [V4HI V8HI V2SI V4SI V2SF V4SF V2DF])
196
197;; Modes available for <f>mul lane operations changing lane count.
198(define_mode_iterator VMUL_CHANGE_NLANES [V4HI V8HI V2SI V4SI V2SF V4SF])
199
43e9d192
IB
200;; ------------------------------------------------------------------
201;; Unspec enumerations for Advance SIMD. These could well go into
202;; aarch64.md but for their use in int_iterators here.
203;; ------------------------------------------------------------------
204
205(define_c_enum "unspec"
206 [
207 UNSPEC_ASHIFT_SIGNED ; Used in aarch-simd.md.
208 UNSPEC_ASHIFT_UNSIGNED ; Used in aarch64-simd.md.
998eaf97
JG
209 UNSPEC_FMAX ; Used in aarch64-simd.md.
210 UNSPEC_FMAXNMV ; Used in aarch64-simd.md.
43e9d192 211 UNSPEC_FMAXV ; Used in aarch64-simd.md.
998eaf97
JG
212 UNSPEC_FMIN ; Used in aarch64-simd.md.
213 UNSPEC_FMINNMV ; Used in aarch64-simd.md.
43e9d192
IB
214 UNSPEC_FMINV ; Used in aarch64-simd.md.
215 UNSPEC_FADDV ; Used in aarch64-simd.md.
36054fab
JG
216 UNSPEC_SADDV ; Used in aarch64-simd.md.
217 UNSPEC_UADDV ; Used in aarch64-simd.md.
43e9d192
IB
218 UNSPEC_SMAXV ; Used in aarch64-simd.md.
219 UNSPEC_SMINV ; Used in aarch64-simd.md.
220 UNSPEC_UMAXV ; Used in aarch64-simd.md.
221 UNSPEC_UMINV ; Used in aarch64-simd.md.
222 UNSPEC_SHADD ; Used in aarch64-simd.md.
223 UNSPEC_UHADD ; Used in aarch64-simd.md.
224 UNSPEC_SRHADD ; Used in aarch64-simd.md.
225 UNSPEC_URHADD ; Used in aarch64-simd.md.
226 UNSPEC_SHSUB ; Used in aarch64-simd.md.
227 UNSPEC_UHSUB ; Used in aarch64-simd.md.
228 UNSPEC_SRHSUB ; Used in aarch64-simd.md.
229 UNSPEC_URHSUB ; Used in aarch64-simd.md.
230 UNSPEC_ADDHN ; Used in aarch64-simd.md.
231 UNSPEC_RADDHN ; Used in aarch64-simd.md.
232 UNSPEC_SUBHN ; Used in aarch64-simd.md.
233 UNSPEC_RSUBHN ; Used in aarch64-simd.md.
234 UNSPEC_ADDHN2 ; Used in aarch64-simd.md.
235 UNSPEC_RADDHN2 ; Used in aarch64-simd.md.
236 UNSPEC_SUBHN2 ; Used in aarch64-simd.md.
237 UNSPEC_RSUBHN2 ; Used in aarch64-simd.md.
238 UNSPEC_SQDMULH ; Used in aarch64-simd.md.
239 UNSPEC_SQRDMULH ; Used in aarch64-simd.md.
240 UNSPEC_PMUL ; Used in aarch64-simd.md.
241 UNSPEC_USQADD ; Used in aarch64-simd.md.
242 UNSPEC_SUQADD ; Used in aarch64-simd.md.
243 UNSPEC_SQXTUN ; Used in aarch64-simd.md.
244 UNSPEC_SQXTN ; Used in aarch64-simd.md.
245 UNSPEC_UQXTN ; Used in aarch64-simd.md.
246 UNSPEC_SSRA ; Used in aarch64-simd.md.
247 UNSPEC_USRA ; Used in aarch64-simd.md.
248 UNSPEC_SRSRA ; Used in aarch64-simd.md.
249 UNSPEC_URSRA ; Used in aarch64-simd.md.
250 UNSPEC_SRSHR ; Used in aarch64-simd.md.
251 UNSPEC_URSHR ; Used in aarch64-simd.md.
252 UNSPEC_SQSHLU ; Used in aarch64-simd.md.
253 UNSPEC_SQSHL ; Used in aarch64-simd.md.
254 UNSPEC_UQSHL ; Used in aarch64-simd.md.
255 UNSPEC_SQSHRUN ; Used in aarch64-simd.md.
256 UNSPEC_SQRSHRUN ; Used in aarch64-simd.md.
257 UNSPEC_SQSHRN ; Used in aarch64-simd.md.
258 UNSPEC_UQSHRN ; Used in aarch64-simd.md.
259 UNSPEC_SQRSHRN ; Used in aarch64-simd.md.
260 UNSPEC_UQRSHRN ; Used in aarch64-simd.md.
261 UNSPEC_SSHL ; Used in aarch64-simd.md.
262 UNSPEC_USHL ; Used in aarch64-simd.md.
263 UNSPEC_SRSHL ; Used in aarch64-simd.md.
264 UNSPEC_URSHL ; Used in aarch64-simd.md.
265 UNSPEC_SQRSHL ; Used in aarch64-simd.md.
266 UNSPEC_UQRSHL ; Used in aarch64-simd.md.
43e9d192
IB
267 UNSPEC_SSLI ; Used in aarch64-simd.md.
268 UNSPEC_USLI ; Used in aarch64-simd.md.
269 UNSPEC_SSRI ; Used in aarch64-simd.md.
270 UNSPEC_USRI ; Used in aarch64-simd.md.
271 UNSPEC_SSHLL ; Used in aarch64-simd.md.
272 UNSPEC_USHLL ; Used in aarch64-simd.md.
273 UNSPEC_ADDP ; Used in aarch64-simd.md.
88b08073
JG
274 UNSPEC_TBL ; Used in vector permute patterns.
275 UNSPEC_CONCAT ; Used in vector permute patterns.
cc4d934f
JG
276 UNSPEC_ZIP1 ; Used in vector permute patterns.
277 UNSPEC_ZIP2 ; Used in vector permute patterns.
278 UNSPEC_UZP1 ; Used in vector permute patterns.
279 UNSPEC_UZP2 ; Used in vector permute patterns.
280 UNSPEC_TRN1 ; Used in vector permute patterns.
281 UNSPEC_TRN2 ; Used in vector permute patterns.
ae0533da 282 UNSPEC_EXT ; Used in aarch64-simd.md.
923fcec3
AL
283 UNSPEC_REV64 ; Used in vector reverse patterns (permute).
284 UNSPEC_REV32 ; Used in vector reverse patterns (permute).
285 UNSPEC_REV16 ; Used in vector reverse patterns (permute).
5a7a4e80
TB
286 UNSPEC_AESE ; Used in aarch64-simd.md.
287 UNSPEC_AESD ; Used in aarch64-simd.md.
288 UNSPEC_AESMC ; Used in aarch64-simd.md.
289 UNSPEC_AESIMC ; Used in aarch64-simd.md.
30442682
TB
290 UNSPEC_SHA1C ; Used in aarch64-simd.md.
291 UNSPEC_SHA1M ; Used in aarch64-simd.md.
292 UNSPEC_SHA1P ; Used in aarch64-simd.md.
293 UNSPEC_SHA1H ; Used in aarch64-simd.md.
294 UNSPEC_SHA1SU0 ; Used in aarch64-simd.md.
295 UNSPEC_SHA1SU1 ; Used in aarch64-simd.md.
b9cb0a44
TB
296 UNSPEC_SHA256H ; Used in aarch64-simd.md.
297 UNSPEC_SHA256H2 ; Used in aarch64-simd.md.
298 UNSPEC_SHA256SU0 ; Used in aarch64-simd.md.
299 UNSPEC_SHA256SU1 ; Used in aarch64-simd.md.
7baa225d
TB
300 UNSPEC_PMULL ; Used in aarch64-simd.md.
301 UNSPEC_PMULL2 ; Used in aarch64-simd.md.
43e9d192
IB
302])
303
304;; -------------------------------------------------------------------
305;; Mode attributes
306;; -------------------------------------------------------------------
307
308;; In GPI templates, a string like "%<w>0" will expand to "%w0" in the
309;; 32-bit version and "%x0" in the 64-bit version.
310(define_mode_attr w [(QI "w") (HI "w") (SI "w") (DI "x") (SF "s") (DF "d")])
311
0d35c5c2
VP
312;; For inequal width int to float conversion
313(define_mode_attr w1 [(SF "w") (DF "x")])
314(define_mode_attr w2 [(SF "x") (DF "w")])
315
051d0e2f
SN
316;; For constraints used in scalar immediate vector moves
317(define_mode_attr hq [(HI "h") (QI "q")])
318
43e9d192
IB
319;; For scalar usage of vector/FP registers
320(define_mode_attr v [(QI "b") (HI "h") (SI "s") (DI "d")
889b9412 321 (SF "s") (DF "d")
43e9d192
IB
322 (V8QI "") (V16QI "")
323 (V4HI "") (V8HI "")
324 (V2SI "") (V4SI "")
325 (V2DI "") (V2SF "")
326 (V4SF "") (V2DF "")])
327
328;; For scalar usage of vector/FP registers, narrowing
329(define_mode_attr vn2 [(QI "") (HI "b") (SI "h") (DI "s")
330 (V8QI "") (V16QI "")
331 (V4HI "") (V8HI "")
332 (V2SI "") (V4SI "")
333 (V2DI "") (V2SF "")
334 (V4SF "") (V2DF "")])
335
336;; For scalar usage of vector/FP registers, widening
337(define_mode_attr vw2 [(DI "") (QI "h") (HI "s") (SI "d")
338 (V8QI "") (V16QI "")
339 (V4HI "") (V8HI "")
340 (V2SI "") (V4SI "")
341 (V2DI "") (V2SF "")
342 (V4SF "") (V2DF "")])
343
89fdc743
IB
344;; Register Type Name and Vector Arrangement Specifier for when
345;; we are doing scalar for DI and SIMD for SI (ignoring all but
346;; lane 0).
347(define_mode_attr rtn [(DI "d") (SI "")])
348(define_mode_attr vas [(DI "") (SI ".2s")])
349
43e9d192
IB
350;; Map a floating point mode to the appropriate register name prefix
351(define_mode_attr s [(SF "s") (DF "d")])
352
353;; Give the length suffix letter for a sign- or zero-extension.
354(define_mode_attr size [(QI "b") (HI "h") (SI "w")])
355
356;; Give the number of bits in the mode
357(define_mode_attr sizen [(QI "8") (HI "16") (SI "32") (DI "64")])
358
359;; Give the ordinal of the MSB in the mode
360(define_mode_attr sizem1 [(QI "#7") (HI "#15") (SI "#31") (DI "#63")])
361
362;; Attribute to describe constants acceptable in logical operations
363(define_mode_attr lconst [(SI "K") (DI "L")])
364
365;; Map a mode to a specific constraint character.
366(define_mode_attr cmode [(QI "q") (HI "h") (SI "s") (DI "d")])
367
368(define_mode_attr Vtype [(V8QI "8b") (V16QI "16b")
369 (V4HI "4h") (V8HI "8h")
370 (V2SI "2s") (V4SI "4s")
371 (DI "1d") (DF "1d")
372 (V2DI "2d") (V2SF "2s")
373 (V4SF "4s") (V2DF "2d")])
374
c7f28cd5
KT
375(define_mode_attr Vrevsuff [(V4HI "16") (V8HI "16") (V2SI "32")
376 (V4SI "32") (V2DI "64")])
377
43e9d192
IB
378(define_mode_attr Vmtype [(V8QI ".8b") (V16QI ".16b")
379 (V4HI ".4h") (V8HI ".8h")
380 (V2SI ".2s") (V4SI ".4s")
381 (V2DI ".2d") (V2SF ".2s")
382 (V4SF ".4s") (V2DF ".2d")
383 (DI "") (SI "")
384 (HI "") (QI "")
889b9412
JG
385 (TI "") (SF "")
386 (DF "")])
43e9d192
IB
387
388;; Register suffix narrowed modes for VQN.
389(define_mode_attr Vmntype [(V8HI ".8b") (V4SI ".4h")
390 (V2DI ".2s")
391 (DI "") (SI "")
392 (HI "")])
393
394;; Mode-to-individual element type mapping.
395(define_mode_attr Vetype [(V8QI "b") (V16QI "b")
396 (V4HI "h") (V8HI "h")
397 (V2SI "s") (V4SI "s")
398 (V2DI "d") (V2SF "s")
399 (V4SF "s") (V2DF "d")
0f686aa9 400 (SF "s") (DF "d")
43e9d192
IB
401 (QI "b") (HI "h")
402 (SI "s") (DI "d")])
403
404;; Mode-to-bitwise operation type mapping.
405(define_mode_attr Vbtype [(V8QI "8b") (V16QI "16b")
406 (V4HI "8b") (V8HI "16b")
407 (V2SI "8b") (V4SI "16b")
408 (V2DI "16b") (V2SF "8b")
46e778c4
JG
409 (V4SF "16b") (V2DF "16b")
410 (DI "8b") (DF "8b")])
43e9d192
IB
411
412;; Define element mode for each vector mode.
413(define_mode_attr VEL [(V8QI "QI") (V16QI "QI")
414 (V4HI "HI") (V8HI "HI")
415 (V2SI "SI") (V4SI "SI")
416 (DI "DI") (V2DI "DI")
417 (V2SF "SF") (V4SF "SF")
779aea46 418 (V2DF "DF") (DF "DF")
43e9d192
IB
419 (SI "SI") (HI "HI")
420 (QI "QI")])
421
278821f2
KT
422;; 64-bit container modes the inner or scalar source mode.
423(define_mode_attr VCOND [(HI "V4HI") (SI "V2SI")
424 (V4HI "V4HI") (V8HI "V4HI")
b7d7d917
TB
425 (V2SI "V2SI") (V4SI "V2SI")
426 (DI "DI") (V2DI "DI")
427 (V2SF "V2SF") (V4SF "V2SF")
428 (V2DF "DF")])
429
278821f2 430;; 128-bit container modes the inner or scalar source mode.
b7d7d917
TB
431(define_mode_attr VCONQ [(V8QI "V16QI") (V16QI "V16QI")
432 (V4HI "V8HI") (V8HI "V8HI")
433 (V2SI "V4SI") (V4SI "V4SI")
434 (DI "V2DI") (V2DI "V2DI")
435 (V2SF "V2SF") (V4SF "V4SF")
436 (V2DF "V2DF") (SI "V4SI")
437 (HI "V8HI") (QI "V16QI")])
438
43e9d192
IB
439;; Half modes of all vector modes.
440(define_mode_attr VHALF [(V8QI "V4QI") (V16QI "V8QI")
441 (V4HI "V2HI") (V8HI "V4HI")
442 (V2SI "SI") (V4SI "V2SI")
443 (V2DI "DI") (V2SF "SF")
444 (V4SF "V2SF") (V2DF "DF")])
445
446;; Double modes of vector modes.
447(define_mode_attr VDBL [(V8QI "V16QI") (V4HI "V8HI")
448 (V2SI "V4SI") (V2SF "V4SF")
449 (SI "V2SI") (DI "V2DI")
450 (DF "V2DF")])
451
452;; Double modes of vector modes (lower case).
453(define_mode_attr Vdbl [(V8QI "v16qi") (V4HI "v8hi")
454 (V2SI "v4si") (V2SF "v4sf")
8b033a8a
SN
455 (SI "v2si") (DI "v2di")
456 (DF "v2df")])
43e9d192
IB
457
458;; Narrowed modes for VDN.
459(define_mode_attr VNARROWD [(V4HI "V8QI") (V2SI "V4HI")
460 (DI "V2SI")])
461
462;; Narrowed double-modes for VQN (Used for XTN).
463(define_mode_attr VNARROWQ [(V8HI "V8QI") (V4SI "V4HI")
464 (V2DI "V2SI")
465 (DI "SI") (SI "HI")
466 (HI "QI")])
467
468;; Narrowed quad-modes for VQN (Used for XTN2).
469(define_mode_attr VNARROWQ2 [(V8HI "V16QI") (V4SI "V8HI")
470 (V2DI "V4SI")])
471
472;; Register suffix narrowed modes for VQN.
473(define_mode_attr Vntype [(V8HI "8b") (V4SI "4h")
474 (V2DI "2s")])
475
476;; Register suffix narrowed modes for VQN.
477(define_mode_attr V2ntype [(V8HI "16b") (V4SI "8h")
478 (V2DI "4s")])
479
480;; Widened modes of vector modes.
481(define_mode_attr VWIDE [(V8QI "V8HI") (V4HI "V4SI")
482 (V2SI "V2DI") (V16QI "V8HI")
483 (V8HI "V4SI") (V4SI "V2DI")
484 (HI "SI") (SI "DI")]
485
486)
487
488;; Widened mode register suffixes for VDW/VQW.
489(define_mode_attr Vwtype [(V8QI "8h") (V4HI "4s")
490 (V2SI "2d") (V16QI "8h")
491 (V8HI "4s") (V4SI "2d")])
492
493;; Widened mode register suffixes for VDW/VQW.
494(define_mode_attr Vmwtype [(V8QI ".8h") (V4HI ".4s")
495 (V2SI ".2d") (V16QI ".8h")
496 (V8HI ".4s") (V4SI ".2d")
497 (SI "") (HI "")])
498
499;; Lower part register suffixes for VQW.
500(define_mode_attr Vhalftype [(V16QI "8b") (V8HI "4h")
501 (V4SI "2s")])
502
503;; Define corresponding core/FP element mode for each vector mode.
504(define_mode_attr vw [(V8QI "w") (V16QI "w")
505 (V4HI "w") (V8HI "w")
506 (V2SI "w") (V4SI "w")
507 (DI "x") (V2DI "x")
508 (V2SF "s") (V4SF "s")
509 (V2DF "d")])
510
66adb8eb
JG
511;; Corresponding core element mode for each vector mode. This is a
512;; variation on <vw> mapping FP modes to GP regs.
513(define_mode_attr vwcore [(V8QI "w") (V16QI "w")
514 (V4HI "w") (V8HI "w")
515 (V2SI "w") (V4SI "w")
516 (DI "x") (V2DI "x")
517 (V2SF "w") (V4SF "w")
518 (V2DF "x")])
519
43e9d192
IB
520;; Double vector types for ALLX.
521(define_mode_attr Vallxd [(QI "8b") (HI "4h") (SI "2s")])
522
523;; Mode of result of comparison operations.
524(define_mode_attr V_cmp_result [(V8QI "V8QI") (V16QI "V16QI")
525 (V4HI "V4HI") (V8HI "V8HI")
526 (V2SI "V2SI") (V4SI "V4SI")
88b08073 527 (DI "DI") (V2DI "V2DI")
43e9d192 528 (V2SF "V2SI") (V4SF "V4SI")
889b9412
JG
529 (V2DF "V2DI") (DF "DI")
530 (SF "SI")])
43e9d192 531
70c67693
JG
532;; Lower case mode of results of comparison operations.
533(define_mode_attr v_cmp_result [(V8QI "v8qi") (V16QI "v16qi")
534 (V4HI "v4hi") (V8HI "v8hi")
535 (V2SI "v2si") (V4SI "v4si")
536 (DI "di") (V2DI "v2di")
537 (V2SF "v2si") (V4SF "v4si")
889b9412
JG
538 (V2DF "v2di") (DF "di")
539 (SF "si")])
70c67693 540
cb23a30c
JG
541;; Lower case element modes (as used in shift immediate patterns).
542(define_mode_attr ve_mode [(V8QI "qi") (V16QI "qi")
543 (V4HI "hi") (V8HI "hi")
544 (V2SI "si") (V4SI "si")
545 (DI "di") (V2DI "di")
546 (QI "qi") (HI "hi")
547 (SI "si")])
548
43e9d192
IB
549;; Vm for lane instructions is restricted to FP_LO_REGS.
550(define_mode_attr vwx [(V4HI "x") (V8HI "x") (HI "x")
551 (V2SI "w") (V4SI "w") (SI "w")])
552
553(define_mode_attr Vendreg [(OI "T") (CI "U") (XI "V")])
554
555(define_mode_attr nregs [(OI "2") (CI "3") (XI "4")])
556
557(define_mode_attr VRL2 [(V8QI "V32QI") (V4HI "V16HI")
558 (V2SI "V8SI") (V2SF "V8SF")
559 (DI "V4DI") (DF "V4DF")
560 (V16QI "V32QI") (V8HI "V16HI")
561 (V4SI "V8SI") (V4SF "V8SF")
562 (V2DI "V4DI") (V2DF "V4DF")])
563
564(define_mode_attr VRL3 [(V8QI "V48QI") (V4HI "V24HI")
565 (V2SI "V12SI") (V2SF "V12SF")
566 (DI "V6DI") (DF "V6DF")
567 (V16QI "V48QI") (V8HI "V24HI")
568 (V4SI "V12SI") (V4SF "V12SF")
569 (V2DI "V6DI") (V2DF "V6DF")])
570
571(define_mode_attr VRL4 [(V8QI "V64QI") (V4HI "V32HI")
572 (V2SI "V16SI") (V2SF "V16SF")
573 (DI "V8DI") (DF "V8DF")
574 (V16QI "V64QI") (V8HI "V32HI")
575 (V4SI "V16SI") (V4SF "V16SF")
576 (V2DI "V8DI") (V2DF "V8DF")])
577
578(define_mode_attr VSTRUCT_DREG [(OI "TI") (CI "EI") (XI "OI")])
579
ba081b77
JG
580;; Mode of pair of elements for each vector mode, to define transfer
581;; size for structure lane/dup loads and stores.
582(define_mode_attr V_TWO_ELEM [(V8QI "HI") (V16QI "HI")
583 (V4HI "SI") (V8HI "SI")
584 (V2SI "V2SI") (V4SI "V2SI")
585 (DI "V2DI") (V2DI "V2DI")
586 (V2SF "V2SF") (V4SF "V2SF")
587 (DF "V2DI") (V2DF "V2DI")])
588
589;; Similar, for three elements.
590(define_mode_attr V_THREE_ELEM [(V8QI "BLK") (V16QI "BLK")
591 (V4HI "BLK") (V8HI "BLK")
592 (V2SI "BLK") (V4SI "BLK")
593 (DI "EI") (V2DI "EI")
594 (V2SF "BLK") (V4SF "BLK")
595 (DF "EI") (V2DF "EI")])
596
597;; Similar, for four elements.
598(define_mode_attr V_FOUR_ELEM [(V8QI "SI") (V16QI "SI")
599 (V4HI "V4HI") (V8HI "V4HI")
600 (V2SI "V4SI") (V4SI "V4SI")
601 (DI "OI") (V2DI "OI")
602 (V2SF "V4SF") (V4SF "V4SF")
603 (DF "OI") (V2DF "OI")])
604
605
0462169c
SN
606;; Mode for atomic operation suffixes
607(define_mode_attr atomic_sfx
608 [(QI "b") (HI "h") (SI "") (DI "")])
609
0d35c5c2
VP
610(define_mode_attr fcvt_target [(V2DF "v2di") (V4SF "v4si") (V2SF "v2si") (SF "si") (DF "di")])
611(define_mode_attr FCVT_TARGET [(V2DF "V2DI") (V4SF "V4SI") (V2SF "V2SI") (SF "SI") (DF "DI")])
612
613;; for the inequal width integer to fp conversions
614(define_mode_attr fcvt_iesize [(SF "di") (DF "si")])
615(define_mode_attr FCVT_IESIZE [(SF "DI") (DF "SI")])
42fc9a7f 616
91bd4114
JG
617(define_mode_attr VSWAP_WIDTH [(V8QI "V16QI") (V16QI "V8QI")
618 (V4HI "V8HI") (V8HI "V4HI")
619 (V2SI "V4SI") (V4SI "V2SI")
620 (DI "V2DI") (V2DI "DI")
621 (V2SF "V4SF") (V4SF "V2SF")
622 (DF "V2DF") (V2DF "DF")])
623
624(define_mode_attr vswap_width_name [(V8QI "to_128") (V16QI "to_64")
625 (V4HI "to_128") (V8HI "to_64")
626 (V2SI "to_128") (V4SI "to_64")
627 (DI "to_128") (V2DI "to_64")
628 (V2SF "to_128") (V4SF "to_64")
629 (DF "to_128") (V2DF "to_64")])
630
779aea46
JG
631;; For certain vector-by-element multiplication instructions we must
632;; constrain the HI cases to use only V0-V15. This is covered by
633;; the 'x' constraint. All other modes may use the 'w' constraint.
634(define_mode_attr h_con [(V2SI "w") (V4SI "w")
635 (V4HI "x") (V8HI "x")
636 (V2SF "w") (V4SF "w")
637 (V2DF "w") (DF "w")])
638
639;; Defined to 'f' for types whose element type is a float type.
640(define_mode_attr f [(V8QI "") (V16QI "")
641 (V4HI "") (V8HI "")
642 (V2SI "") (V4SI "")
643 (DI "") (V2DI "")
644 (V2SF "f") (V4SF "f")
645 (V2DF "f") (DF "f")])
646
0f686aa9
JG
647;; Defined to '_fp' for types whose element type is a float type.
648(define_mode_attr fp [(V8QI "") (V16QI "")
649 (V4HI "") (V8HI "")
650 (V2SI "") (V4SI "")
651 (DI "") (V2DI "")
652 (V2SF "_fp") (V4SF "_fp")
653 (V2DF "_fp") (DF "_fp")
654 (SF "_fp")])
655
a9e66678
JG
656;; Defined to '_q' for 128-bit types.
657(define_mode_attr q [(V8QI "") (V16QI "_q")
0f686aa9
JG
658 (V4HI "") (V8HI "_q")
659 (V2SI "") (V4SI "_q")
660 (DI "") (V2DI "_q")
661 (V2SF "") (V4SF "_q")
662 (V2DF "_q")
663 (QI "") (HI "") (SI "") (DI "") (SF "") (DF "")])
a9e66678 664
92835317
TB
665(define_mode_attr vp [(V8QI "v") (V16QI "v")
666 (V4HI "v") (V8HI "v")
667 (V2SI "p") (V4SI "v")
668 (V2DI "p") (V2DF "p")
669 (V2SF "p") (V4SF "v")])
670
43e9d192
IB
671;; -------------------------------------------------------------------
672;; Code Iterators
673;; -------------------------------------------------------------------
674
675;; This code iterator allows the various shifts supported on the core
676(define_code_iterator SHIFT [ashift ashiftrt lshiftrt rotatert])
677
678;; This code iterator allows the shifts supported in arithmetic instructions
679(define_code_iterator ASHIFT [ashift ashiftrt lshiftrt])
680
681;; Code iterator for logical operations
682(define_code_iterator LOGICAL [and ior xor])
683
684;; Code iterator for sign/zero extension
685(define_code_iterator ANY_EXTEND [sign_extend zero_extend])
686
687;; All division operations (signed/unsigned)
688(define_code_iterator ANY_DIV [div udiv])
689
690;; Code iterator for sign/zero extraction
691(define_code_iterator ANY_EXTRACT [sign_extract zero_extract])
692
693;; Code iterator for equality comparisons
694(define_code_iterator EQL [eq ne])
695
696;; Code iterator for less-than and greater/equal-to
697(define_code_iterator LTGE [lt ge])
698
699;; Iterator for __sync_<op> operations that where the operation can be
700;; represented directly RTL. This is all of the sync operations bar
701;; nand.
0462169c 702(define_code_iterator atomic_op [plus minus ior xor and])
43e9d192
IB
703
704;; Iterator for integer conversions
705(define_code_iterator FIXUORS [fix unsigned_fix])
706
1709ff9b
JG
707;; Iterator for float conversions
708(define_code_iterator FLOATUORS [float unsigned_float])
709
43e9d192
IB
710;; Code iterator for variants of vector max and min.
711(define_code_iterator MAXMIN [smax smin umax umin])
712
998eaf97
JG
713(define_code_iterator FMAXMIN [smax smin])
714
43e9d192
IB
715;; Code iterator for variants of vector max and min.
716(define_code_iterator ADDSUB [plus minus])
717
718;; Code iterator for variants of vector saturating binary ops.
719(define_code_iterator BINQOPS [ss_plus us_plus ss_minus us_minus])
720
721;; Code iterator for variants of vector saturating unary ops.
722(define_code_iterator UNQOPS [ss_neg ss_abs])
723
724;; Code iterator for signed variants of vector saturating binary ops.
725(define_code_iterator SBINQOPS [ss_plus ss_minus])
726
889b9412
JG
727;; Comparison operators for <F>CM.
728(define_code_iterator COMPARISONS [lt le eq ge gt])
729
730;; Unsigned comparison operators.
731(define_code_iterator UCOMPARISONS [ltu leu geu gtu])
732
75dd5ace
JG
733;; Unsigned comparison operators.
734(define_code_iterator FAC_COMPARISONS [lt le ge gt])
735
43e9d192
IB
736;; -------------------------------------------------------------------
737;; Code Attributes
738;; -------------------------------------------------------------------
739;; Map rtl objects to optab names
740(define_code_attr optab [(ashift "ashl")
741 (ashiftrt "ashr")
742 (lshiftrt "lshr")
743 (rotatert "rotr")
744 (sign_extend "extend")
745 (zero_extend "zero_extend")
746 (sign_extract "extv")
747 (zero_extract "extzv")
384be29f
JG
748 (fix "fix")
749 (unsigned_fix "fixuns")
1709ff9b
JG
750 (float "float")
751 (unsigned_float "floatuns")
43e9d192
IB
752 (and "and")
753 (ior "ior")
754 (xor "xor")
755 (not "one_cmpl")
756 (neg "neg")
757 (plus "add")
758 (minus "sub")
759 (ss_plus "qadd")
760 (us_plus "qadd")
761 (ss_minus "qsub")
762 (us_minus "qsub")
763 (ss_neg "qneg")
764 (ss_abs "qabs")
765 (eq "eq")
766 (ne "ne")
767 (lt "lt")
889b9412
JG
768 (ge "ge")
769 (le "le")
770 (gt "gt")
771 (ltu "ltu")
772 (leu "leu")
773 (geu "geu")
774 (gtu "gtu")])
775
776;; For comparison operators we use the FCM* and CM* instructions.
777;; As there are no CMLE or CMLT instructions which act on 3 vector
778;; operands, we must use CMGE or CMGT and swap the order of the
779;; source operands.
780
781(define_code_attr n_optab [(lt "gt") (le "ge") (eq "eq") (ge "ge") (gt "gt")
782 (ltu "hi") (leu "hs") (geu "hs") (gtu "hi")])
783(define_code_attr cmp_1 [(lt "2") (le "2") (eq "1") (ge "1") (gt "1")
784 (ltu "2") (leu "2") (geu "1") (gtu "1")])
785(define_code_attr cmp_2 [(lt "1") (le "1") (eq "2") (ge "2") (gt "2")
786 (ltu "1") (leu "1") (geu "2") (gtu "2")])
787
788(define_code_attr CMP [(lt "LT") (le "LE") (eq "EQ") (ge "GE") (gt "GT")
789 (ltu "LTU") (leu "LEU") (geu "GEU") (gtu "GTU")])
43e9d192 790
384be29f
JG
791(define_code_attr fix_trunc_optab [(fix "fix_trunc")
792 (unsigned_fix "fixuns_trunc")])
793
43e9d192
IB
794;; Optab prefix for sign/zero-extending operations
795(define_code_attr su_optab [(sign_extend "") (zero_extend "u")
796 (div "") (udiv "u")
797 (fix "") (unsigned_fix "u")
1709ff9b 798 (float "s") (unsigned_float "u")
43e9d192
IB
799 (ss_plus "s") (us_plus "u")
800 (ss_minus "s") (us_minus "u")])
801
802;; Similar for the instruction mnemonics
803(define_code_attr shift [(ashift "lsl") (ashiftrt "asr")
804 (lshiftrt "lsr") (rotatert "ror")])
805
806;; Map shift operators onto underlying bit-field instructions
807(define_code_attr bfshift [(ashift "ubfiz") (ashiftrt "sbfx")
808 (lshiftrt "ubfx") (rotatert "extr")])
809
810;; Logical operator instruction mnemonics
811(define_code_attr logical [(and "and") (ior "orr") (xor "eor")])
812
813;; Similar, but when not(op)
814(define_code_attr nlogical [(and "bic") (ior "orn") (xor "eon")])
815
816;; Sign- or zero-extending load
817(define_code_attr ldrxt [(sign_extend "ldrs") (zero_extend "ldr")])
818
819;; Sign- or zero-extending data-op
820(define_code_attr su [(sign_extend "s") (zero_extend "u")
821 (sign_extract "s") (zero_extract "u")
822 (fix "s") (unsigned_fix "u")
998eaf97
JG
823 (div "s") (udiv "u")
824 (smax "s") (umax "u")
825 (smin "s") (umin "u")])
43e9d192
IB
826
827;; Emit cbz/cbnz depending on comparison type.
828(define_code_attr cbz [(eq "cbz") (ne "cbnz") (lt "cbnz") (ge "cbz")])
829
830;; Emit tbz/tbnz depending on comparison type.
831(define_code_attr tbz [(eq "tbz") (ne "tbnz") (lt "tbnz") (ge "tbz")])
832
833;; Max/min attributes.
998eaf97
JG
834(define_code_attr maxmin [(smax "max")
835 (smin "min")
836 (umax "max")
837 (umin "min")])
43e9d192
IB
838
839;; MLA/MLS attributes.
840(define_code_attr as [(ss_plus "a") (ss_minus "s")])
841
0462169c
SN
842;; Atomic operations
843(define_code_attr atomic_optab
844 [(ior "or") (xor "xor") (and "and") (plus "add") (minus "sub")])
845
846(define_code_attr atomic_op_operand
847 [(ior "aarch64_logical_operand")
848 (xor "aarch64_logical_operand")
849 (and "aarch64_logical_operand")
850 (plus "aarch64_plus_operand")
851 (minus "aarch64_plus_operand")])
43e9d192
IB
852
853;; -------------------------------------------------------------------
854;; Int Iterators.
855;; -------------------------------------------------------------------
856(define_int_iterator MAXMINV [UNSPEC_UMAXV UNSPEC_UMINV
857 UNSPEC_SMAXV UNSPEC_SMINV])
858
998eaf97
JG
859(define_int_iterator FMAXMINV [UNSPEC_FMAXV UNSPEC_FMINV
860 UNSPEC_FMAXNMV UNSPEC_FMINNMV])
43e9d192 861
36054fab
JG
862(define_int_iterator SUADDV [UNSPEC_SADDV UNSPEC_UADDV])
863
43e9d192
IB
864(define_int_iterator HADDSUB [UNSPEC_SHADD UNSPEC_UHADD
865 UNSPEC_SRHADD UNSPEC_URHADD
866 UNSPEC_SHSUB UNSPEC_UHSUB
867 UNSPEC_SRHSUB UNSPEC_URHSUB])
868
869
870(define_int_iterator ADDSUBHN [UNSPEC_ADDHN UNSPEC_RADDHN
871 UNSPEC_SUBHN UNSPEC_RSUBHN])
872
873(define_int_iterator ADDSUBHN2 [UNSPEC_ADDHN2 UNSPEC_RADDHN2
874 UNSPEC_SUBHN2 UNSPEC_RSUBHN2])
875
998eaf97 876(define_int_iterator FMAXMIN_UNS [UNSPEC_FMAX UNSPEC_FMIN])
43e9d192
IB
877
878(define_int_iterator VQDMULH [UNSPEC_SQDMULH UNSPEC_SQRDMULH])
879
880(define_int_iterator USSUQADD [UNSPEC_SUQADD UNSPEC_USQADD])
881
882(define_int_iterator SUQMOVN [UNSPEC_SQXTN UNSPEC_UQXTN])
883
884(define_int_iterator VSHL [UNSPEC_SSHL UNSPEC_USHL
885 UNSPEC_SRSHL UNSPEC_URSHL])
886
887(define_int_iterator VSHLL [UNSPEC_SSHLL UNSPEC_USHLL])
888
889(define_int_iterator VQSHL [UNSPEC_SQSHL UNSPEC_UQSHL
890 UNSPEC_SQRSHL UNSPEC_UQRSHL])
891
892(define_int_iterator VSRA [UNSPEC_SSRA UNSPEC_USRA
893 UNSPEC_SRSRA UNSPEC_URSRA])
894
895(define_int_iterator VSLRI [UNSPEC_SSLI UNSPEC_USLI
896 UNSPEC_SSRI UNSPEC_USRI])
897
898
899(define_int_iterator VRSHR_N [UNSPEC_SRSHR UNSPEC_URSHR])
900
901(define_int_iterator VQSHL_N [UNSPEC_SQSHLU UNSPEC_SQSHL UNSPEC_UQSHL])
902
903(define_int_iterator VQSHRN_N [UNSPEC_SQSHRUN UNSPEC_SQRSHRUN
904 UNSPEC_SQSHRN UNSPEC_UQSHRN
905 UNSPEC_SQRSHRN UNSPEC_UQRSHRN])
906
cc4d934f
JG
907(define_int_iterator PERMUTE [UNSPEC_ZIP1 UNSPEC_ZIP2
908 UNSPEC_TRN1 UNSPEC_TRN2
909 UNSPEC_UZP1 UNSPEC_UZP2])
43e9d192 910
923fcec3
AL
911(define_int_iterator REVERSE [UNSPEC_REV64 UNSPEC_REV32 UNSPEC_REV16])
912
42fc9a7f 913(define_int_iterator FRINT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
0659ce6f
JG
914 UNSPEC_FRINTN UNSPEC_FRINTI UNSPEC_FRINTX
915 UNSPEC_FRINTA])
42fc9a7f
JG
916
917(define_int_iterator FCVT [UNSPEC_FRINTZ UNSPEC_FRINTP UNSPEC_FRINTM
ce966824 918 UNSPEC_FRINTA UNSPEC_FRINTN])
42fc9a7f 919
0050faf8
JG
920(define_int_iterator FRECP [UNSPEC_FRECPE UNSPEC_FRECPX])
921
5d357f26
KT
922(define_int_iterator CRC [UNSPEC_CRC32B UNSPEC_CRC32H UNSPEC_CRC32W
923 UNSPEC_CRC32X UNSPEC_CRC32CB UNSPEC_CRC32CH
924 UNSPEC_CRC32CW UNSPEC_CRC32CX])
925
5a7a4e80
TB
926(define_int_iterator CRYPTO_AES [UNSPEC_AESE UNSPEC_AESD])
927(define_int_iterator CRYPTO_AESMC [UNSPEC_AESMC UNSPEC_AESIMC])
928
30442682
TB
929(define_int_iterator CRYPTO_SHA1 [UNSPEC_SHA1C UNSPEC_SHA1M UNSPEC_SHA1P])
930
b9cb0a44
TB
931(define_int_iterator CRYPTO_SHA256 [UNSPEC_SHA256H UNSPEC_SHA256H2])
932
43e9d192
IB
933;; -------------------------------------------------------------------
934;; Int Iterators Attributes.
935;; -------------------------------------------------------------------
998eaf97
JG
936(define_int_attr maxmin_uns [(UNSPEC_UMAXV "umax")
937 (UNSPEC_UMINV "umin")
938 (UNSPEC_SMAXV "smax")
939 (UNSPEC_SMINV "smin")
940 (UNSPEC_FMAX "smax_nan")
941 (UNSPEC_FMAXNMV "smax")
942 (UNSPEC_FMAXV "smax_nan")
943 (UNSPEC_FMIN "smin_nan")
944 (UNSPEC_FMINNMV "smin")
945 (UNSPEC_FMINV "smin_nan")])
946
947(define_int_attr maxmin_uns_op [(UNSPEC_UMAXV "umax")
948 (UNSPEC_UMINV "umin")
949 (UNSPEC_SMAXV "smax")
950 (UNSPEC_SMINV "smin")
951 (UNSPEC_FMAX "fmax")
952 (UNSPEC_FMAXNMV "fmaxnm")
953 (UNSPEC_FMAXV "fmax")
954 (UNSPEC_FMIN "fmin")
955 (UNSPEC_FMINNMV "fminnm")
956 (UNSPEC_FMINV "fmin")])
43e9d192
IB
957
958(define_int_attr sur [(UNSPEC_SHADD "s") (UNSPEC_UHADD "u")
959 (UNSPEC_SRHADD "sr") (UNSPEC_URHADD "ur")
960 (UNSPEC_SHSUB "s") (UNSPEC_UHSUB "u")
961 (UNSPEC_SRHSUB "sr") (UNSPEC_URHSUB "ur")
962 (UNSPEC_ADDHN "") (UNSPEC_RADDHN "r")
963 (UNSPEC_SUBHN "") (UNSPEC_RSUBHN "r")
964 (UNSPEC_ADDHN2 "") (UNSPEC_RADDHN2 "r")
965 (UNSPEC_SUBHN2 "") (UNSPEC_RSUBHN2 "r")
966 (UNSPEC_SQXTN "s") (UNSPEC_UQXTN "u")
967 (UNSPEC_USQADD "us") (UNSPEC_SUQADD "su")
36054fab 968 (UNSPEC_SADDV "s") (UNSPEC_UADDV "u")
43e9d192
IB
969 (UNSPEC_SSLI "s") (UNSPEC_USLI "u")
970 (UNSPEC_SSRI "s") (UNSPEC_USRI "u")
971 (UNSPEC_USRA "u") (UNSPEC_SSRA "s")
972 (UNSPEC_URSRA "ur") (UNSPEC_SRSRA "sr")
973 (UNSPEC_URSHR "ur") (UNSPEC_SRSHR "sr")
974 (UNSPEC_SQSHLU "s") (UNSPEC_SQSHL "s")
975 (UNSPEC_UQSHL "u")
976 (UNSPEC_SQSHRUN "s") (UNSPEC_SQRSHRUN "s")
977 (UNSPEC_SQSHRN "s") (UNSPEC_UQSHRN "u")
978 (UNSPEC_SQRSHRN "s") (UNSPEC_UQRSHRN "u")
979 (UNSPEC_USHL "u") (UNSPEC_SSHL "s")
980 (UNSPEC_USHLL "u") (UNSPEC_SSHLL "s")
981 (UNSPEC_URSHL "ur") (UNSPEC_SRSHL "sr")
982 (UNSPEC_UQRSHL "u") (UNSPEC_SQRSHL "s")
983])
984
985(define_int_attr r [(UNSPEC_SQDMULH "") (UNSPEC_SQRDMULH "r")
986 (UNSPEC_SQSHRUN "") (UNSPEC_SQRSHRUN "r")
987 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
988 (UNSPEC_SQRSHRN "r") (UNSPEC_UQRSHRN "r")
989 (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
990 (UNSPEC_SQRSHL "r")(UNSPEC_UQRSHL "r")
991])
992
993(define_int_attr lr [(UNSPEC_SSLI "l") (UNSPEC_USLI "l")
994 (UNSPEC_SSRI "r") (UNSPEC_USRI "r")])
995
996(define_int_attr u [(UNSPEC_SQSHLU "u") (UNSPEC_SQSHL "") (UNSPEC_UQSHL "")
997 (UNSPEC_SQSHRUN "u") (UNSPEC_SQRSHRUN "u")
998 (UNSPEC_SQSHRN "") (UNSPEC_UQSHRN "")
999 (UNSPEC_SQRSHRN "") (UNSPEC_UQRSHRN "")])
1000
1001(define_int_attr addsub [(UNSPEC_SHADD "add")
1002 (UNSPEC_UHADD "add")
1003 (UNSPEC_SRHADD "add")
1004 (UNSPEC_URHADD "add")
1005 (UNSPEC_SHSUB "sub")
1006 (UNSPEC_UHSUB "sub")
1007 (UNSPEC_SRHSUB "sub")
1008 (UNSPEC_URHSUB "sub")
1009 (UNSPEC_ADDHN "add")
1010 (UNSPEC_SUBHN "sub")
1011 (UNSPEC_RADDHN "add")
1012 (UNSPEC_RSUBHN "sub")
1013 (UNSPEC_ADDHN2 "add")
1014 (UNSPEC_SUBHN2 "sub")
1015 (UNSPEC_RADDHN2 "add")
1016 (UNSPEC_RSUBHN2 "sub")])
1017
cb23a30c
JG
1018(define_int_attr offsetlr [(UNSPEC_SSLI "") (UNSPEC_USLI "")
1019 (UNSPEC_SSRI "offset_")
1020 (UNSPEC_USRI "offset_")])
43e9d192 1021
42fc9a7f
JG
1022;; Standard pattern names for floating-point rounding instructions.
1023(define_int_attr frint_pattern [(UNSPEC_FRINTZ "btrunc")
1024 (UNSPEC_FRINTP "ceil")
1025 (UNSPEC_FRINTM "floor")
1026 (UNSPEC_FRINTI "nearbyint")
1027 (UNSPEC_FRINTX "rint")
0659ce6f
JG
1028 (UNSPEC_FRINTA "round")
1029 (UNSPEC_FRINTN "frintn")])
42fc9a7f
JG
1030
1031;; frint suffix for floating-point rounding instructions.
1032(define_int_attr frint_suffix [(UNSPEC_FRINTZ "z") (UNSPEC_FRINTP "p")
1033 (UNSPEC_FRINTM "m") (UNSPEC_FRINTI "i")
0659ce6f
JG
1034 (UNSPEC_FRINTX "x") (UNSPEC_FRINTA "a")
1035 (UNSPEC_FRINTN "n")])
42fc9a7f
JG
1036
1037(define_int_attr fcvt_pattern [(UNSPEC_FRINTZ "btrunc") (UNSPEC_FRINTA "round")
ce966824
JG
1038 (UNSPEC_FRINTP "ceil") (UNSPEC_FRINTM "floor")
1039 (UNSPEC_FRINTN "frintn")])
42fc9a7f 1040
cc4d934f
JG
1041(define_int_attr perm_insn [(UNSPEC_ZIP1 "zip") (UNSPEC_ZIP2 "zip")
1042 (UNSPEC_TRN1 "trn") (UNSPEC_TRN2 "trn")
1043 (UNSPEC_UZP1 "uzp") (UNSPEC_UZP2 "uzp")])
1044
923fcec3
AL
1045; op code for REV instructions (size within which elements are reversed).
1046(define_int_attr rev_op [(UNSPEC_REV64 "64") (UNSPEC_REV32 "32")
1047 (UNSPEC_REV16 "16")])
1048
cc4d934f
JG
1049(define_int_attr perm_hilo [(UNSPEC_ZIP1 "1") (UNSPEC_ZIP2 "2")
1050 (UNSPEC_TRN1 "1") (UNSPEC_TRN2 "2")
1051 (UNSPEC_UZP1 "1") (UNSPEC_UZP2 "2")])
0050faf8
JG
1052
1053(define_int_attr frecp_suffix [(UNSPEC_FRECPE "e") (UNSPEC_FRECPX "x")])
5a7a4e80 1054
5d357f26
KT
1055(define_int_attr crc_variant [(UNSPEC_CRC32B "crc32b") (UNSPEC_CRC32H "crc32h")
1056 (UNSPEC_CRC32W "crc32w") (UNSPEC_CRC32X "crc32x")
1057 (UNSPEC_CRC32CB "crc32cb") (UNSPEC_CRC32CH "crc32ch")
1058 (UNSPEC_CRC32CW "crc32cw") (UNSPEC_CRC32CX "crc32cx")])
1059
1060(define_int_attr crc_mode [(UNSPEC_CRC32B "QI") (UNSPEC_CRC32H "HI")
1061 (UNSPEC_CRC32W "SI") (UNSPEC_CRC32X "DI")
1062 (UNSPEC_CRC32CB "QI") (UNSPEC_CRC32CH "HI")
1063 (UNSPEC_CRC32CW "SI") (UNSPEC_CRC32CX "DI")])
1064
5a7a4e80
TB
1065(define_int_attr aes_op [(UNSPEC_AESE "e") (UNSPEC_AESD "d")])
1066(define_int_attr aesmc_op [(UNSPEC_AESMC "mc") (UNSPEC_AESIMC "imc")])
30442682
TB
1067
1068(define_int_attr sha1_op [(UNSPEC_SHA1C "c") (UNSPEC_SHA1P "p")
1069 (UNSPEC_SHA1M "m")])
b9cb0a44
TB
1070
1071(define_int_attr sha256_op [(UNSPEC_SHA256H "") (UNSPEC_SHA256H2 "2")])