]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
s390.c (preferred_la_operand_p): New function.
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
cf011243 2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
16c484c7 3 2001, 2002 Free Software Foundation, Inc.
35d965d5 4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 5 and Martin Simmons (@harleqn.co.uk).
949d79eb 6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
8
35d965d5
RS
9This file is part of GNU CC.
10
11GNU CC is free software; you can redistribute it and/or modify
12it under the terms of the GNU General Public License as published by
13the Free Software Foundation; either version 2, or (at your option)
14any later version.
15
16GNU CC is distributed in the hope that it will be useful,
17but WITHOUT ANY WARRANTY; without even the implied warranty of
18MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19GNU General Public License for more details.
20
21You should have received a copy of the GNU General Public License
22along with GNU CC; see the file COPYING. If not, write to
8fb289e7
RK
23the Free Software Foundation, 59 Temple Place - Suite 330,
24Boston, MA 02111-1307, USA. */
35d965d5 25
88657302
RH
26#ifndef GCC_ARM_H
27#define GCC_ARM_H
b355a481 28
e6471be6
NB
29/* Target CPU builtins. */
30#define TARGET_CPU_CPP_BUILTINS() \
31 do \
32 { \
48f6efae 33 if (TARGET_ARM) \
e6471be6
NB
34 builtin_define ("__arm__"); \
35 else \
36 builtin_define ("__thumb__"); \
37 \
38 if (TARGET_BIG_END) \
39 { \
40 builtin_define ("__ARMEB__"); \
41 if (TARGET_THUMB) \
42 builtin_define ("__THUMBEB__"); \
43 if (TARGET_LITTLE_WORDS) \
44 builtin_define ("__ARMWEL__"); \
45 } \
46 else \
47 { \
48 builtin_define ("__ARMEL__"); \
49 if (TARGET_THUMB) \
50 builtin_define ("__THUMBEL__"); \
51 } \
52 \
53 if (TARGET_APCS_32) \
54 builtin_define ("__APCS_32__"); \
55 else \
56 builtin_define ("__APCS_26__"); \
57 \
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
60 \
b5b620a4
JT
61 /* FIXME: TARGET_HARD_FLOAT currently implies \
62 FPA. */ \
63 if (TARGET_VFP && !TARGET_HARD_FLOAT) \
64 builtin_define ("__VFP_FP__"); \
65 \
e6471be6
NB
66 /* Add a define for interworking. \
67 Needed when building libgcc.a. */ \
68 if (TARGET_INTERWORK) \
69 builtin_define ("__THUMB_INTERWORK__"); \
70 \
71 builtin_assert ("cpu=arm"); \
72 builtin_assert ("machine=arm"); \
73 } while (0)
74
7a801826
RE
75#define TARGET_CPU_arm2 0x0000
76#define TARGET_CPU_arm250 0x0000
77#define TARGET_CPU_arm3 0x0000
78#define TARGET_CPU_arm6 0x0001
79#define TARGET_CPU_arm600 0x0001
80#define TARGET_CPU_arm610 0x0002
81#define TARGET_CPU_arm7 0x0001
82#define TARGET_CPU_arm7m 0x0004
83#define TARGET_CPU_arm7dm 0x0004
84#define TARGET_CPU_arm7dmi 0x0004
85#define TARGET_CPU_arm700 0x0001
86#define TARGET_CPU_arm710 0x0002
87#define TARGET_CPU_arm7100 0x0002
88#define TARGET_CPU_arm7500 0x0002
89#define TARGET_CPU_arm7500fe 0x1001
90#define TARGET_CPU_arm7tdmi 0x0008
91#define TARGET_CPU_arm8 0x0010
92#define TARGET_CPU_arm810 0x0020
93#define TARGET_CPU_strongarm 0x0040
94#define TARGET_CPU_strongarm110 0x0040
f5a1b0d2 95#define TARGET_CPU_strongarm1100 0x0040
b36ba79f
RE
96#define TARGET_CPU_arm9 0x0080
97#define TARGET_CPU_arm9tdmi 0x0080
d19fb8e3 98#define TARGET_CPU_xscale 0x0100
82e9d970 99/* Configure didn't specify. */
7a801826 100#define TARGET_CPU_generic 0x8000
ff9940b0 101
d5b7b3ae 102typedef enum arm_cond_code
89c7ca52
RE
103{
104 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
105 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
106}
107arm_cc;
6cfc7210 108
d5b7b3ae 109extern arm_cc arm_current_cc;
ff9940b0 110
d5b7b3ae 111#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 112
6cfc7210
NC
113extern int arm_target_label;
114extern int arm_ccfsm_state;
e2500fed 115extern GTY(()) rtx arm_target_insn;
6cfc7210
NC
116/* Run-time compilation parameters selecting different hardware subsets. */
117extern int target_flags;
118/* The floating point instruction architecture, can be 2 or 3 */
119extern const char * target_fp_name;
d5b7b3ae 120/* Define the information needed to generate branch insns. This is
e2500fed
GK
121 stored from the compare operation. */
122extern GTY(()) rtx arm_compare_op0;
123extern GTY(()) rtx arm_compare_op1;
d5b7b3ae 124/* The label of the current constant pool. */
e2500fed 125extern rtx pool_vector_label;
d5b7b3ae
RE
126/* Set to 1 when a return insn is output, this means that the epilogue
127 is not needed. */
128extern int return_used_this_function;
e2500fed
GK
129/* Used to produce AOF syntax assembler. */
130extern GTY(()) rtx aof_pic_label;
35d965d5 131\f
7a801826
RE
132/* Just in case configure has failed to define anything. */
133#ifndef TARGET_CPU_DEFAULT
134#define TARGET_CPU_DEFAULT TARGET_CPU_generic
135#endif
136
137/* If the configuration file doesn't specify the cpu, the subtarget may
70f24e49 138 override it. If it doesn't, then default to an ARM6. */
7a801826
RE
139#if TARGET_CPU_DEFAULT == TARGET_CPU_generic
140#undef TARGET_CPU_DEFAULT
70f24e49 141
7a801826
RE
142#ifdef SUBTARGET_CPU_DEFAULT
143#define TARGET_CPU_DEFAULT SUBTARGET_CPU_DEFAULT
144#else
145#define TARGET_CPU_DEFAULT TARGET_CPU_arm6
146#endif
147#endif
148
149#if TARGET_CPU_DEFAULT == TARGET_CPU_arm2
150#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_2__"
151#else
18543a22 152#if TARGET_CPU_DEFAULT == TARGET_CPU_arm6 || TARGET_CPU_DEFAULT == TARGET_CPU_arm610 || TARGET_CPU_DEFAULT == TARGET_CPU_arm7500fe
7a801826
RE
153#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3__"
154#else
155#if TARGET_CPU_DEFAULT == TARGET_CPU_arm7m
156#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_3M__"
157#else
70f24e49 158#if TARGET_CPU_DEFAULT == TARGET_CPU_arm7tdmi || TARGET_CPU_DEFAULT == TARGET_CPU_arm9 || TARGET_CPU_DEFAULT == TARGET_CPU_arm9tdmi
7a801826
RE
159#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4T__"
160#else
dc60a41b 161#if TARGET_CPU_DEFAULT == TARGET_CPU_arm8 || TARGET_CPU_DEFAULT == TARGET_CPU_arm810 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm110 || TARGET_CPU_DEFAULT == TARGET_CPU_strongarm1100
7a801826
RE
162#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_4__"
163#else
d19fb8e3
NC
164#if TARGET_CPU_DEFAULT == TARGET_CPU_xscale
165#define CPP_ARCH_DEFAULT_SPEC "-D__ARM_ARCH_5TE__ -D__XSCALE__"
166#else
7a801826
RE
167Unrecognized value in TARGET_CPU_DEFAULT.
168#endif
169#endif
170#endif
171#endif
172#endif
d19fb8e3 173#endif
7a801826 174
5742588d 175#undef CPP_SPEC
e6471be6
NB
176#define CPP_SPEC "%(cpp_cpu_arch) %(subtarget_cpp_spec) \
177%{mapcs-32:%{mapcs-26: \
178 %e-mapcs-26 and -mapcs-32 may not be used together}} \
179%{msoft-float:%{mhard-float: \
180 %e-msoft-float and -mhard_float may not be used together}} \
181%{mbig-endian:%{mlittle-endian: \
182 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 183
71791e16
RE
184/* Set the architecture define -- if -march= is set, then it overrides
185 the -mcpu= setting. */
7a801826 186#define CPP_CPU_ARCH_SPEC "\
71791e16
RE
187%{march=arm2:-D__ARM_ARCH_2__} \
188%{march=arm250:-D__ARM_ARCH_2__} \
189%{march=arm3:-D__ARM_ARCH_2__} \
190%{march=arm6:-D__ARM_ARCH_3__} \
191%{march=arm600:-D__ARM_ARCH_3__} \
192%{march=arm610:-D__ARM_ARCH_3__} \
193%{march=arm7:-D__ARM_ARCH_3__} \
194%{march=arm700:-D__ARM_ARCH_3__} \
195%{march=arm710:-D__ARM_ARCH_3__} \
a120a3bd 196%{march=arm720:-D__ARM_ARCH_3__} \
71791e16
RE
197%{march=arm7100:-D__ARM_ARCH_3__} \
198%{march=arm7500:-D__ARM_ARCH_3__} \
199%{march=arm7500fe:-D__ARM_ARCH_3__} \
200%{march=arm7m:-D__ARM_ARCH_3M__} \
201%{march=arm7dm:-D__ARM_ARCH_3M__} \
202%{march=arm7dmi:-D__ARM_ARCH_3M__} \
203%{march=arm7tdmi:-D__ARM_ARCH_4T__} \
204%{march=arm8:-D__ARM_ARCH_4__} \
205%{march=arm810:-D__ARM_ARCH_4__} \
b36ba79f 206%{march=arm9:-D__ARM_ARCH_4T__} \
60d0536b
NC
207%{march=arm920:-D__ARM_ARCH_4__} \
208%{march=arm920t:-D__ARM_ARCH_4T__} \
b36ba79f 209%{march=arm9tdmi:-D__ARM_ARCH_4T__} \
71791e16
RE
210%{march=strongarm:-D__ARM_ARCH_4__} \
211%{march=strongarm110:-D__ARM_ARCH_4__} \
f5a1b0d2 212%{march=strongarm1100:-D__ARM_ARCH_4__} \
d19fb8e3
NC
213%{march=xscale:-D__ARM_ARCH_5TE__} \
214%{march=xscale:-D__XSCALE__} \
71791e16
RE
215%{march=armv2:-D__ARM_ARCH_2__} \
216%{march=armv2a:-D__ARM_ARCH_2__} \
217%{march=armv3:-D__ARM_ARCH_3__} \
218%{march=armv3m:-D__ARM_ARCH_3M__} \
219%{march=armv4:-D__ARM_ARCH_4__} \
220%{march=armv4t:-D__ARM_ARCH_4T__} \
62b10bbc 221%{march=armv5:-D__ARM_ARCH_5__} \
d5b7b3ae
RE
222%{march=armv5t:-D__ARM_ARCH_5T__} \
223%{march=armv5e:-D__ARM_ARCH_5E__} \
224%{march=armv5te:-D__ARM_ARCH_5TE__} \
71791e16
RE
225%{!march=*: \
226 %{mcpu=arm2:-D__ARM_ARCH_2__} \
227 %{mcpu=arm250:-D__ARM_ARCH_2__} \
228 %{mcpu=arm3:-D__ARM_ARCH_2__} \
229 %{mcpu=arm6:-D__ARM_ARCH_3__} \
230 %{mcpu=arm600:-D__ARM_ARCH_3__} \
231 %{mcpu=arm610:-D__ARM_ARCH_3__} \
232 %{mcpu=arm7:-D__ARM_ARCH_3__} \
233 %{mcpu=arm700:-D__ARM_ARCH_3__} \
234 %{mcpu=arm710:-D__ARM_ARCH_3__} \
a120a3bd 235 %{mcpu=arm720:-D__ARM_ARCH_3__} \
71791e16
RE
236 %{mcpu=arm7100:-D__ARM_ARCH_3__} \
237 %{mcpu=arm7500:-D__ARM_ARCH_3__} \
238 %{mcpu=arm7500fe:-D__ARM_ARCH_3__} \
239 %{mcpu=arm7m:-D__ARM_ARCH_3M__} \
240 %{mcpu=arm7dm:-D__ARM_ARCH_3M__} \
241 %{mcpu=arm7dmi:-D__ARM_ARCH_3M__} \
242 %{mcpu=arm7tdmi:-D__ARM_ARCH_4T__} \
243 %{mcpu=arm8:-D__ARM_ARCH_4__} \
244 %{mcpu=arm810:-D__ARM_ARCH_4__} \
b36ba79f 245 %{mcpu=arm9:-D__ARM_ARCH_4T__} \
60d0536b
NC
246 %{mcpu=arm920:-D__ARM_ARCH_4__} \
247 %{mcpu=arm920t:-D__ARM_ARCH_4T__} \
b36ba79f 248 %{mcpu=arm9tdmi:-D__ARM_ARCH_4T__} \
71791e16
RE
249 %{mcpu=strongarm:-D__ARM_ARCH_4__} \
250 %{mcpu=strongarm110:-D__ARM_ARCH_4__} \
f5a1b0d2 251 %{mcpu=strongarm1100:-D__ARM_ARCH_4__} \
d19fb8e3
NC
252 %{mcpu=xscale:-D__ARM_ARCH_5TE__} \
253 %{mcpu=xscale:-D__XSCALE__} \
dfa08768 254 %{!mcpu*:%(cpp_cpu_arch_default)}} \
11c1a207 255"
7a801826 256
be393ecf 257#ifndef CC1_SPEC
dfa08768 258#define CC1_SPEC ""
be393ecf 259#endif
7a801826
RE
260
261/* This macro defines names of additional specifications to put in the specs
262 that can be used in various specifications like CC1_SPEC. Its definition
263 is an initializer with a subgrouping for each command option.
264
265 Each subgrouping contains a string constant, that defines the
266 specification name, and a string constant that used by the GNU CC driver
267 program.
268
269 Do not define this macro if it does not need to do anything. */
270#define EXTRA_SPECS \
271 { "cpp_cpu_arch", CPP_CPU_ARCH_SPEC }, \
272 { "cpp_cpu_arch_default", CPP_ARCH_DEFAULT_SPEC }, \
38fc909b 273 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
7a801826
RE
274 SUBTARGET_EXTRA_SPECS
275
914a3b8c 276#ifndef SUBTARGET_EXTRA_SPECS
7a801826 277#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
278#endif
279
6cfc7210 280#ifndef SUBTARGET_CPP_SPEC
38fc909b 281#define SUBTARGET_CPP_SPEC ""
6cfc7210 282#endif
35d965d5
RS
283\f
284/* Run-time Target Specification. */
ff9940b0 285#ifndef TARGET_VERSION
6cfc7210 286#define TARGET_VERSION fputs (" (ARM/generic)", stderr);
ff9940b0 287#endif
35d965d5 288
35d965d5
RS
289/* Nonzero if the function prologue (and epilogue) should obey
290 the ARM Procedure Call Standard. */
6cfc7210 291#define ARM_FLAG_APCS_FRAME (1 << 0)
35d965d5
RS
292
293/* Nonzero if the function prologue should output the function name to enable
294 the post mortem debugger to print a backtrace (very useful on RISCOS,
11c1a207
RE
295 unused on RISCiX). Specifying this flag also enables
296 -fno-omit-frame-pointer.
35d965d5 297 XXX Must still be implemented in the prologue. */
6cfc7210 298#define ARM_FLAG_POKE (1 << 1)
35d965d5
RS
299
300/* Nonzero if floating point instructions are emulated by the FPE, in which
301 case instruction scheduling becomes very uninteresting. */
6cfc7210 302#define ARM_FLAG_FPE (1 << 2)
35d965d5 303
11c1a207
RE
304/* Nonzero if destined for a processor in 32-bit program mode. Takes out bit
305 that assume restoration of the condition flags when returning from a
306 branch and link (ie a function). */
6cfc7210 307#define ARM_FLAG_APCS_32 (1 << 3)
11c1a207 308
dfa08768
RE
309/* FLAGS 0x0008 and 0x0010 are now spare (used to be arm3/6 selection). */
310
11c1a207
RE
311/* Nonzero if stack checking should be performed on entry to each function
312 which allocates temporary variables on the stack. */
6cfc7210 313#define ARM_FLAG_APCS_STACK (1 << 4)
11c1a207
RE
314
315/* Nonzero if floating point parameters should be passed to functions in
316 floating point registers. */
6cfc7210 317#define ARM_FLAG_APCS_FLOAT (1 << 5)
11c1a207
RE
318
319/* Nonzero if re-entrant, position independent code should be generated.
320 This is equivalent to -fpic. */
6cfc7210 321#define ARM_FLAG_APCS_REENT (1 << 6)
11c1a207 322
5f1e6755
NC
323/* Nonzero if the MMU will trap unaligned word accesses, so shorts must
324 be loaded using either LDRH or LDRB instructions. */
325#define ARM_FLAG_MMU_TRAPS (1 << 7)
11c1a207
RE
326
327/* Nonzero if all floating point instructions are missing (and there is no
328 emulator either). Generate function calls for all ops in this case. */
6cfc7210 329#define ARM_FLAG_SOFT_FLOAT (1 << 8)
11c1a207
RE
330
331/* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
6cfc7210 332#define ARM_FLAG_BIG_END (1 << 9)
11c1a207
RE
333
334/* Nonzero if we should compile for Thumb interworking. */
6cfc7210 335#define ARM_FLAG_INTERWORK (1 << 10)
11c1a207 336
ddee6aba
RE
337/* Nonzero if we should have little-endian words even when compiling for
338 big-endian (for backwards compatibility with older versions of GCC). */
6cfc7210 339#define ARM_FLAG_LITTLE_WORDS (1 << 11)
ddee6aba 340
f5a1b0d2 341/* Nonzero if we need to protect the prolog from scheduling */
6cfc7210 342#define ARM_FLAG_NO_SCHED_PRO (1 << 12)
f5a1b0d2 343
c11145f6 344/* Nonzero if a call to abort should be generated if a noreturn
dd18ae56 345 function tries to return. */
6cfc7210 346#define ARM_FLAG_ABORT_NORETURN (1 << 13)
c11145f6 347
ed0e6530 348/* Nonzero if function prologues should not load the PIC register. */
dd18ae56 349#define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
ed0e6530 350
b020fd92
NC
351/* Nonzero if all call instructions should be indirect. */
352#define ARM_FLAG_LONG_CALLS (1 << 15)
d5b7b3ae
RE
353
354/* Nonzero means that the target ISA is the THUMB, not the ARM. */
355#define ARM_FLAG_THUMB (1 << 16)
356
357/* Set if a TPCS style stack frame should be generated, for non-leaf
358 functions, even if they do not need one. */
359#define THUMB_FLAG_BACKTRACE (1 << 17)
b020fd92 360
d5b7b3ae
RE
361/* Set if a TPCS style stack frame should be generated, for leaf
362 functions, even if they do not need one. */
363#define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
364
365/* Set if externally visible functions should assume that they
366 might be called in ARM mode, from a non-thumb aware code. */
367#define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
368
369/* Set if calls via function pointers should assume that their
370 destination is non-Thumb aware. */
371#define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
372
b5b620a4
JT
373/* Nonzero means target uses VFP FP. */
374#define ARM_FLAG_VFP (1 << 21)
375
dc0ba55a
JT
376/* Nonzero means to use ARM/Thumb Procedure Call Standard conventions. */
377#define ARM_FLAG_ATPCS (1 << 22)
378
d5b7b3ae 379#define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
11c1a207
RE
380#define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
381#define TARGET_FPE (target_flags & ARM_FLAG_FPE)
11c1a207
RE
382#define TARGET_APCS_32 (target_flags & ARM_FLAG_APCS_32)
383#define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
384#define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
385#define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
dc0ba55a 386#define TARGET_ATPCS (target_flags & ARM_FLAG_ATPCS)
5f1e6755 387#define TARGET_MMU_TRAPS (target_flags & ARM_FLAG_MMU_TRAPS)
11c1a207
RE
388#define TARGET_SOFT_FLOAT (target_flags & ARM_FLAG_SOFT_FLOAT)
389#define TARGET_HARD_FLOAT (! TARGET_SOFT_FLOAT)
b5b620a4 390#define TARGET_VFP (target_flags & ARM_FLAG_VFP)
11c1a207 391#define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
6cfc7210 392#define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
ddee6aba 393#define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
f5a1b0d2 394#define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
dd18ae56 395#define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
ed0e6530 396#define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
b020fd92 397#define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
d5b7b3ae
RE
398#define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
399#define TARGET_ARM (! TARGET_THUMB)
400#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
401#define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
402#define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
403#define TARGET_BACKTRACE (leaf_function_p () \
404 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
405 : (target_flags & THUMB_FLAG_BACKTRACE))
3ada8e17 406
c7bdf0a6 407/* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
3ada8e17
DE
408#ifndef SUBTARGET_SWITCHES
409#define SUBTARGET_SWITCHES
ff9940b0
RE
410#endif
411
047142d3
PT
412#define TARGET_SWITCHES \
413{ \
414 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
415 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
416 N_("Generate APCS conformant stack frames") }, \
417 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
418 {"poke-function-name", ARM_FLAG_POKE, \
419 N_("Store function names in object code") }, \
420 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
421 {"fpe", ARM_FLAG_FPE, "" }, \
422 {"apcs-32", ARM_FLAG_APCS_32, \
b605cfa8 423 N_("Use the 32-bit version of the APCS") }, \
047142d3 424 {"apcs-26", -ARM_FLAG_APCS_32, \
b605cfa8 425 N_("Use the 26-bit version of the APCS") }, \
047142d3
PT
426 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
427 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
428 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
429 N_("Pass FP arguments in FP registers") }, \
430 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
431 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
432 N_("Generate re-entrant, PIC code") }, \
433 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
434 {"alignment-traps", ARM_FLAG_MMU_TRAPS, \
435 N_("The MMU will trap on unaligned accesses") }, \
436 {"no-alignment-traps", -ARM_FLAG_MMU_TRAPS, "" }, \
437 {"short-load-bytes", ARM_FLAG_MMU_TRAPS, "" }, \
438 {"no-short-load-bytes", -ARM_FLAG_MMU_TRAPS, "" }, \
439 {"short-load-words", -ARM_FLAG_MMU_TRAPS, "" }, \
440 {"no-short-load-words", ARM_FLAG_MMU_TRAPS, "" }, \
441 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
442 N_("Use library calls to perform FP operations") }, \
443 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
444 N_("Use hardware floating point instructions") }, \
445 {"big-endian", ARM_FLAG_BIG_END, \
446 N_("Assume target CPU is configured as big endian") }, \
447 {"little-endian", -ARM_FLAG_BIG_END, \
448 N_("Assume target CPU is configured as little endian") }, \
449 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
450 N_("Assume big endian bytes, little endian words") }, \
451 {"thumb-interwork", ARM_FLAG_INTERWORK, \
b605cfa8 452 N_("Support calls between Thumb and ARM instruction sets") }, \
047142d3
PT
453 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
454 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
455 N_("Generate a call to abort if a noreturn function returns")}, \
456 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
b605cfa8 457 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
047142d3 458 N_("Do not move instructions into a function's prologue") }, \
b605cfa8 459 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
047142d3
PT
460 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
461 N_("Do not load the PIC register in function prologues") }, \
462 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
463 {"long-calls", ARM_FLAG_LONG_CALLS, \
464 N_("Generate call insns as indirect calls, if necessary") }, \
465 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
466 {"thumb", ARM_FLAG_THUMB, \
467 N_("Compile for the Thumb not the ARM") }, \
468 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
469 {"arm", -ARM_FLAG_THUMB, "" }, \
470 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
471 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
472 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
473 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
474 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
475 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
476 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
477 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
478 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
479 "" }, \
480 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
481 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
482 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
483 "" }, \
484 SUBTARGET_SWITCHES \
485 {"", TARGET_DEFAULT, "" } \
35d965d5
RS
486}
487
43cffd11
RE
488#define TARGET_OPTIONS \
489{ \
f5a1b0d2 490 {"cpu=", & arm_select[0].string, \
047142d3 491 N_("Specify the name of the target CPU") }, \
f5a1b0d2 492 {"arch=", & arm_select[1].string, \
047142d3 493 N_("Specify the name of the target architecture") }, \
f5a1b0d2
NC
494 {"tune=", & arm_select[2].string, "" }, \
495 {"fpe=", & target_fp_name, "" }, \
496 {"fp=", & target_fp_name, \
047142d3
PT
497 N_("Specify the version of the floating point emulator") }, \
498 {"structure-size-boundary=", & structure_size_string, \
499 N_("Specify the minimum bit alignment of structures") }, \
500 {"pic-register=", & arm_pic_register_string, \
501 N_("Specify the register to be used for PIC addressing") } \
11c1a207 502}
ff9940b0 503
62dd06ea
RE
504struct arm_cpu_select
505{
f9cc092a
RE
506 const char * string;
507 const char * name;
508 const struct processors * processors;
62dd06ea
RE
509};
510
f5a1b0d2
NC
511/* This is a magic array. If the user specifies a command line switch
512 which matches one of the entries in TARGET_OPTIONS then the corresponding
513 string pointer will be set to the value specified by the user. */
62dd06ea
RE
514extern struct arm_cpu_select arm_select[];
515
11c1a207
RE
516enum prog_mode_type
517{
518 prog_mode26,
519 prog_mode32
520};
521
522/* Recast the program mode class to be the prog_mode attribute */
523#define arm_prog_mode ((enum attr_prog_mode) arm_prgmode)
524
525extern enum prog_mode_type arm_prgmode;
526
527/* What sort of floating point unit do we have? Hardware or software.
528 If software, is it issue 2 or issue 3? */
24f0c1b4
RE
529enum floating_point_type
530{
531 FP_HARD,
11c1a207
RE
532 FP_SOFT2,
533 FP_SOFT3
24f0c1b4
RE
534};
535
536/* Recast the floating point class to be the floating point attribute. */
537#define arm_fpu_attr ((enum attr_fpu) arm_fpu)
538
71791e16 539/* What type of floating point to tune for */
24f0c1b4
RE
540extern enum floating_point_type arm_fpu;
541
71791e16
RE
542/* What type of floating point instructions are available */
543extern enum floating_point_type arm_fpu_arch;
544
18543a22 545/* Default floating point architecture. Override in sub-target if
71791e16 546 necessary. */
be393ecf 547#ifndef FP_DEFAULT
71791e16 548#define FP_DEFAULT FP_SOFT2
be393ecf 549#endif
71791e16 550
11c1a207
RE
551/* Nonzero if the processor has a fast multiply insn, and one that does
552 a 64-bit multiply of two 32-bit values. */
553extern int arm_fast_multiply;
554
71791e16 555/* Nonzero if this chip supports the ARM Architecture 4 extensions */
11c1a207
RE
556extern int arm_arch4;
557
62b10bbc
NC
558/* Nonzero if this chip supports the ARM Architecture 5 extensions */
559extern int arm_arch5;
560
b15bca31
RE
561/* Nonzero if this chip supports the ARM Architecture 5E extensions */
562extern int arm_arch5e;
563
f5a1b0d2
NC
564/* Nonzero if this chip can benefit from load scheduling. */
565extern int arm_ld_sched;
566
0616531f
RE
567/* Nonzero if generating thumb code. */
568extern int thumb_code;
569
f5a1b0d2
NC
570/* Nonzero if this chip is a StrongARM. */
571extern int arm_is_strong;
572
d19fb8e3
NC
573/* Nonzero if this chip is an XScale. */
574extern int arm_is_xscale;
575
3569057d 576/* Nonzero if this chip is an ARM6 or an ARM7. */
f5a1b0d2
NC
577extern int arm_is_6_or_7;
578
2ce9c1b9 579#ifndef TARGET_DEFAULT
d5b7b3ae 580#define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
2ce9c1b9 581#endif
35d965d5 582
11c1a207
RE
583/* The frame pointer register used in gcc has nothing to do with debugging;
584 that is controlled by the APCS-FRAME option. */
d5b7b3ae 585#define CAN_DEBUG_WITHOUT_FP
35d965d5 586
be393ecf 587#undef TARGET_MEM_FUNCTIONS
11c1a207
RE
588#define TARGET_MEM_FUNCTIONS 1
589
590#define OVERRIDE_OPTIONS arm_override_options ()
86efdc8e
PB
591
592/* Nonzero if PIC code requires explicit qualifiers to generate
593 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
594 Subtargets can override these if required. */
595#ifndef NEED_GOT_RELOC
596#define NEED_GOT_RELOC 0
597#endif
598#ifndef NEED_PLT_RELOC
599#define NEED_PLT_RELOC 0
e2723c62 600#endif
84306176
PB
601
602/* Nonzero if we need to refer to the GOT with a PC-relative
603 offset. In other words, generate
604
605 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
606
607 rather than
608
609 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
610
611 The default is true, which matches NetBSD. Subtargets can
612 override this if required. */
613#ifndef GOT_PCREL
614#define GOT_PCREL 1
615#endif
35d965d5
RS
616\f
617/* Target machine storage Layout. */
618
ff9940b0
RE
619
620/* Define this macro if it is advisable to hold scalars in registers
621 in a wider mode than that declared by the program. In such cases,
622 the value is constrained to be within the bounds of the declared
623 type, but kept valid in the wider mode. The signedness of the
624 extension may differ from that of the type. */
625
626/* It is far faster to zero extend chars than to sign extend them */
627
6cfc7210 628#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
629 if (GET_MODE_CLASS (MODE) == MODE_INT \
630 && GET_MODE_SIZE (MODE) < 4) \
631 { \
632 if (MODE == QImode) \
633 UNSIGNEDP = 1; \
634 else if (MODE == HImode) \
5f1e6755 635 UNSIGNEDP = TARGET_MMU_TRAPS != 0; \
2ce9c1b9 636 (MODE) = SImode; \
ff9940b0
RE
637 }
638
18543a22
ILT
639/* Define this macro if the promotion described by `PROMOTE_MODE'
640 should also be done for outgoing function arguments. */
641/* This is required to ensure that push insns always push a word. */
642#define PROMOTE_FUNCTION_ARGS
643
ff9940b0
RE
644/* For the ARM:
645 I think I have added all the code to make this work. Unfortunately,
646 early releases of the floating point emulation code on RISCiX used a
647 different format for extended precision numbers. On my RISCiX box there
648 is a bug somewhere which causes the machine to lock up when running enquire
649 with long doubles. There is the additional aspect that Norcroft C
650 treats long doubles as doubles and we ought to remain compatible.
651 Perhaps someone with an FPA coprocessor and not running RISCiX would like
652 to try this someday. */
653/* #define LONG_DOUBLE_TYPE_SIZE 96 */
654
655/* Disable XFmode patterns in md file */
656#define ENABLE_XF_PATTERNS 0
657
35d965d5
RS
658/* Define this if most significant bit is lowest numbered
659 in instructions that operate on numbered bit-fields. */
660#define BITS_BIG_ENDIAN 0
661
9c872872 662/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
663 Most ARM processors are run in little endian mode, so that is the default.
664 If you want to have it run-time selectable, change the definition in a
665 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 666#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
667
668/* Define this if most significant word of a multiword number is the lowest
11c1a207
RE
669 numbered.
670 This is always false, even when in big-endian mode. */
ddee6aba
RE
671#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
672
673/* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
674 on processor pre-defineds when compiling libgcc2.c. */
675#if defined(__ARMEB__) && !defined(__ARMWEL__)
676#define LIBGCC2_WORDS_BIG_ENDIAN 1
677#else
678#define LIBGCC2_WORDS_BIG_ENDIAN 0
679#endif
35d965d5 680
11c1a207 681/* Define this if most significant word of doubles is the lowest numbered.
b5b620a4
JT
682 The rules are different based on whether or not we use FPA-format or
683 VFP-format doubles. */
684#define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
7fc6c9f0 685
35d965d5
RS
686#define UNITS_PER_WORD 4
687
35d965d5
RS
688#define PARM_BOUNDARY 32
689
690#define STACK_BOUNDARY 32
691
692#define FUNCTION_BOUNDARY 32
693
92928d71
AO
694/* The lowest bit is used to indicate Thumb-mode functions, so the
695 vbit must go into the delta field of pointers to member
696 functions. */
697#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
698
35d965d5
RS
699#define EMPTY_FIELD_BOUNDARY 32
700
701#define BIGGEST_ALIGNMENT 32
702
ff9940b0 703/* Make strings word-aligned so strcpy from constants will be faster. */
d19fb8e3
NC
704#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_is_xscale ? 1 : 2)
705
706#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
707 ((TREE_CODE (EXP) == STRING_CST \
708 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
709 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 710
723ae7c1
NC
711/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
712 value set in previous versions of this toolchain was 8, which produces more
713 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 714 can be used to change this value. For compatibility with the ARM SDK
723ae7c1
NC
715 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
716 0020D) page 2-20 says "Structures are aligned on word boundaries". */
6ead9ba5
NC
717#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
718extern int arm_structure_size_boundary;
723ae7c1 719
4912a07c 720/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1
NC
721 particular arm target wants to change the default value it should change
722 the definition of this macro, not STRUCTRUE_SIZE_BOUNDARY. See netbsd.h
723 for an example of this. */
724#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
725#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 726#endif
2a5307b1 727
b355a481 728/* Used when parsing command line option -mstructure_size_boundary. */
f9cc092a 729extern const char * structure_size_string;
b4ac57ab 730
825dda42 731/* Nonzero if move instructions will actually fail to work
ff9940b0 732 when given unaligned data. */
35d965d5 733#define STRICT_ALIGNMENT 1
35d965d5
RS
734\f
735/* Standard register usage. */
736
737/* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
738 (S - saved over call).
739
740 r0 * argument word/integer result
741 r1-r3 argument word
742
743 r4-r8 S register variable
744 r9 S (rfp) register variable (real frame pointer)
f5a1b0d2
NC
745
746 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
747 r11 F S (fp) argument pointer
748 r12 (ip) temp workspace
749 r13 F S (sp) lower end of current stack frame
750 r14 (lr) link address/workspace
751 r15 F (pc) program counter
752
753 f0 floating point result
754 f1-f3 floating point scratch
755
756 f4-f7 S floating point variable
757
ff9940b0
RE
758 cc This is NOT a real register, but is used internally
759 to represent things that use or set the condition
760 codes.
761 sfp This isn't either. It is used during rtl generation
762 since the offset between the frame pointer and the
763 auto's isn't known until after register allocation.
764 afp Nor this, we only need this because of non-local
765 goto. Without it fp appears to be used and the
766 elimination code won't get rid of sfp. It tracks
767 fp exactly at all times.
768
35d965d5
RS
769 *: See CONDITIONAL_REGISTER_USAGE */
770
ff9940b0
RE
771/* The stack backtrace structure is as follows:
772 fp points to here: | save code pointer | [fp]
773 | return link value | [fp, #-4]
774 | return sp value | [fp, #-8]
775 | return fp value | [fp, #-12]
776 [| saved r10 value |]
777 [| saved r9 value |]
778 [| saved r8 value |]
779 [| saved r7 value |]
780 [| saved r6 value |]
781 [| saved r5 value |]
782 [| saved r4 value |]
783 [| saved r3 value |]
784 [| saved r2 value |]
785 [| saved r1 value |]
786 [| saved r0 value |]
787 [| saved f7 value |] three words
788 [| saved f6 value |] three words
789 [| saved f5 value |] three words
790 [| saved f4 value |] three words
791 r0-r3 are not normally saved in a C function. */
792
35d965d5
RS
793/* 1 for registers that have pervasive standard uses
794 and are not available for the register allocator. */
795#define FIXED_REGISTERS \
796{ \
797 0,0,0,0,0,0,0,0, \
d5b7b3ae 798 0,0,0,0,0,1,0,1, \
ff9940b0
RE
799 0,0,0,0,0,0,0,0, \
800 1,1,1 \
35d965d5
RS
801}
802
803/* 1 for registers not available across function calls.
804 These must include the FIXED_REGISTERS and also any
805 registers that can be used without being saved.
806 The latter must include the registers where values are returned
807 and the register where structure-value addresses are passed.
ff9940b0
RE
808 Aside from that, you can include as many other registers as you like.
809 The CC is not preserved over function calls on the ARM 6, so it is
810 easier to assume this for all. SFP is preserved, since FP is. */
35d965d5
RS
811#define CALL_USED_REGISTERS \
812{ \
813 1,1,1,1,0,0,0,0, \
d5b7b3ae 814 0,0,0,0,1,1,1,1, \
ff9940b0
RE
815 1,1,1,1,0,0,0,0, \
816 1,1,1 \
35d965d5
RS
817}
818
6cc8c0b3
NC
819#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
820#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
821#endif
822
d5b7b3ae
RE
823#define CONDITIONAL_REGISTER_USAGE \
824{ \
4b02997f
NC
825 int regno; \
826 \
d5b7b3ae
RE
827 if (TARGET_SOFT_FLOAT || TARGET_THUMB) \
828 { \
d5b7b3ae
RE
829 for (regno = FIRST_ARM_FP_REGNUM; \
830 regno <= LAST_ARM_FP_REGNUM; ++regno) \
831 fixed_regs[regno] = call_used_regs[regno] = 1; \
832 } \
5b43fed1 833 if (PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
d5b7b3ae
RE
834 { \
835 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
836 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
837 } \
838 else if (TARGET_APCS_STACK) \
839 { \
840 fixed_regs[10] = 1; \
841 call_used_regs[10] = 1; \
842 } \
843 if (TARGET_APCS_FRAME) \
844 { \
845 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
846 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
847 } \
848 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
35d965d5 849}
d5b7b3ae 850
dd18ae56
NC
851/* These are a couple of extensions to the formats accecpted
852 by asm_fprintf:
853 %@ prints out ASM_COMMENT_START
854 %r prints out REGISTER_PREFIX reg_names[arg] */
855#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
856 case '@': \
857 fputs (ASM_COMMENT_START, FILE); \
858 break; \
859 \
860 case 'r': \
861 fputs (REGISTER_PREFIX, FILE); \
862 fputs (reg_names [va_arg (ARGS, int)], FILE); \
863 break;
864
d5b7b3ae
RE
865/* Round X up to the nearest word. */
866#define ROUND_UP(X) (((X) + 3) & ~3)
867
6cfc7210 868/* Convert fron bytes to ints. */
e9d7b180 869#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210
NC
870
871/* The number of (integer) registers required to hold a quantity of type MODE. */
e9d7b180
JD
872#define ARM_NUM_REGS(MODE) \
873 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
874
875/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
876#define ARM_NUM_REGS2(MODE, TYPE) \
877 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 878 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
879
880/* The number of (integer) argument register available. */
d5b7b3ae 881#define NUM_ARG_REGS 4
6cfc7210
NC
882
883/* Return the regiser number of the N'th (integer) argument. */
d5b7b3ae 884#define ARG_REGISTER(N) (N - 1)
6cfc7210 885
e04546dc
NC
886#if 0 /* FIXME: The ARM backend has special code to handle structure
887 returns, and will reserve its own hidden first argument. So
888 if this macro is enabled a *second* hidden argument will be
d6a7951f 889 reserved, which will break binary compatibility with old
e04546dc
NC
890 toolchains and also thunk handling. One day this should be
891 fixed. */
64a7723d 892/* RTX for structure returns. NULL means use a hidden first argument. */
31448271 893#define STRUCT_VALUE 0
e04546dc
NC
894#else
895/* Register in which address to store a structure value
896 is passed to a function. */
897#define STRUCT_VALUE_REGNUM ARG_REGISTER (1)
898#endif
6cfc7210 899
d5b7b3ae
RE
900/* Specify the registers used for certain standard purposes.
901 The values of these macros are register numbers. */
35d965d5 902
d5b7b3ae
RE
903/* The number of the last argument register. */
904#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 905
d5b7b3ae 906/* The number of the last "lo" register (thumb). */
6d3d9133
NC
907#define LAST_LO_REGNUM 7
908
909/* The register that holds the return address in exception handlers. */
910#define EXCEPTION_LR_REGNUM 2
35d965d5 911
d5b7b3ae
RE
912/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
913 as an invisible last argument (possible since varargs don't exist in
914 Pascal), so the following is not true. */
68dfd979 915#define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
35d965d5 916
d5b7b3ae
RE
917/* Define this to be where the real frame pointer is if it is not possible to
918 work out the offset between the frame pointer and the automatic variables
919 until after register allocation has taken place. FRAME_POINTER_REGNUM
920 should point to a special register that we will make sure is eliminated.
921
922 For the Thumb we have another problem. The TPCS defines the frame pointer
923 as r11, and GCC belives that it is always possible to use the frame pointer
924 as base register for addressing purposes. (See comments in
925 find_reloads_address()). But - the Thumb does not allow high registers,
926 including r11, to be used as base address registers. Hence our problem.
927
928 The solution used here, and in the old thumb port is to use r7 instead of
929 r11 as the hard frame pointer and to have special code to generate
930 backtrace structures on the stack (if required to do so via a command line
931 option) using r11. This is the only 'user visable' use of r11 as a frame
932 pointer. */
933#define ARM_HARD_FRAME_POINTER_REGNUM 11
934#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 935
b15bca31
RE
936#define HARD_FRAME_POINTER_REGNUM \
937 (TARGET_ARM \
938 ? ARM_HARD_FRAME_POINTER_REGNUM \
939 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 940
b15bca31 941#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 942
b15bca31
RE
943/* Register to use for pushing function arguments. */
944#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae
RE
945
946/* ARM floating pointer registers. */
947#define FIRST_ARM_FP_REGNUM 16
948#define LAST_ARM_FP_REGNUM 23
949
35d965d5 950/* Base register for access to local variables of the function. */
ff9940b0
RE
951#define FRAME_POINTER_REGNUM 25
952
d5b7b3ae
RE
953/* Base register for access to arguments of the function. */
954#define ARG_POINTER_REGNUM 26
62b10bbc 955
d5b7b3ae
RE
956/* The number of hard registers is 16 ARM + 8 FPU + 1 CC + 1 SFP. */
957#define FIRST_PSEUDO_REGISTER 27
62b10bbc 958
35d965d5
RS
959/* Value should be nonzero if functions must have frame pointers.
960 Zero means the frame pointer need not be set up (and parms may be accessed
ff9940b0
RE
961 via the stack pointer) in functions that seem suitable.
962 If we have to have a frame pointer we might as well make use of it.
963 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 964 functions, or simple tail call functions. */
7b8b8ade
NC
965#define FRAME_POINTER_REQUIRED \
966 (current_function_has_nonlocal_label \
d5b7b3ae 967 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
35d965d5 968
d5b7b3ae
RE
969/* Return number of consecutive hard regs needed starting at reg REGNO
970 to hold something of mode MODE.
971 This is ordinarily the length in words of a value of mode MODE
972 but can be less for certain modes in special long registers.
35d965d5 973
d5b7b3ae
RE
974 On the ARM regs are UNITS_PER_WORD bits wide; FPU regs can hold any FP
975 mode. */
976#define HARD_REGNO_NREGS(REGNO, MODE) \
977 ((TARGET_ARM \
978 && REGNO >= FIRST_ARM_FP_REGNUM \
979 && REGNO != FRAME_POINTER_REGNUM \
980 && REGNO != ARG_POINTER_REGNUM) \
e9d7b180 981 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 982
4b02997f 983/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 984#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 985 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 986
d5b7b3ae
RE
987/* Value is 1 if it is a good idea to tie two pseudo registers
988 when one has mode MODE1 and one has mode MODE2.
989 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
990 for any hard reg, then this must be 0 for correct output. */
991#define MODES_TIEABLE_P(MODE1, MODE2) \
992 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
ff9940b0 993
35d965d5 994/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
995 since no saving is required (though calls clobber it) and it never contains
996 function parameters. It is quite good to use lr since other calls may
997 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
998 least likely to contain a function parameter; in addition results are
d5b7b3ae 999 returned in r0. */
ff73fb53 1000#define REG_ALLOC_ORDER \
35d965d5 1001{ \
ff73fb53
NC
1002 3, 2, 1, 0, 12, 14, 4, 5, \
1003 6, 7, 8, 10, 9, 11, 13, 15, \
ff9940b0 1004 16, 17, 18, 19, 20, 21, 22, 23, \
ff73fb53 1005 24, 25, 26 \
35d965d5 1006}
9338ffe6
PB
1007
1008/* Interrupt functions can only use registers that have already been
1009 saved by the prologue, even if they would normally be
1010 call-clobbered. */
1011#define HARD_REGNO_RENAME_OK(SRC, DST) \
1012 (! IS_INTERRUPT (cfun->machine->func_type) || \
1013 regs_ever_live[DST])
35d965d5
RS
1014\f
1015/* Register and constant classes. */
1016
d5b7b3ae 1017/* Register classes: used to be simple, just all ARM regs or all FPU regs
d6a7951f 1018 Now that the Thumb is involved it has become more complicated. */
35d965d5
RS
1019enum reg_class
1020{
1021 NO_REGS,
1022 FPU_REGS,
d5b7b3ae
RE
1023 LO_REGS,
1024 STACK_REG,
1025 BASE_REGS,
1026 HI_REGS,
1027 CC_REG,
35d965d5
RS
1028 GENERAL_REGS,
1029 ALL_REGS,
1030 LIM_REG_CLASSES
1031};
1032
1033#define N_REG_CLASSES (int) LIM_REG_CLASSES
1034
1035/* Give names of register classes as strings for dump file. */
1036#define REG_CLASS_NAMES \
1037{ \
1038 "NO_REGS", \
1039 "FPU_REGS", \
d5b7b3ae
RE
1040 "LO_REGS", \
1041 "STACK_REG", \
1042 "BASE_REGS", \
1043 "HI_REGS", \
1044 "CC_REG", \
35d965d5
RS
1045 "GENERAL_REGS", \
1046 "ALL_REGS", \
1047}
1048
1049/* Define which registers fit in which classes.
1050 This is an initializer for a vector of HARD_REG_SET
1051 of length N_REG_CLASSES. */
aec3cfba
NC
1052#define REG_CLASS_CONTENTS \
1053{ \
1054 { 0x0000000 }, /* NO_REGS */ \
1055 { 0x0FF0000 }, /* FPU_REGS */ \
d5b7b3ae
RE
1056 { 0x00000FF }, /* LO_REGS */ \
1057 { 0x0002000 }, /* STACK_REG */ \
1058 { 0x00020FF }, /* BASE_REGS */ \
1059 { 0x000FF00 }, /* HI_REGS */ \
1060 { 0x1000000 }, /* CC_REG */ \
aec3cfba
NC
1061 { 0x200FFFF }, /* GENERAL_REGS */ \
1062 { 0x2FFFFFF } /* ALL_REGS */ \
35d965d5 1063}
4b02997f 1064
35d965d5
RS
1065/* The same information, inverted:
1066 Return the class number of the smallest class containing
1067 reg number REGNO. This could be a conditional expression
1068 or could index an array. */
d5b7b3ae 1069#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5
RS
1070
1071/* The class value for index registers, and the one for base regs. */
d5b7b3ae
RE
1072#define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
1073#define BASE_REG_CLASS (TARGET_THUMB ? BASE_REGS : GENERAL_REGS)
1074
3dcc68a4
NC
1075/* For the Thumb the high registers cannot be used as base
1076 registers when addressing quanitities in QI or HI mode. */
1077#define MODE_BASE_REG_CLASS(MODE) \
1078 (TARGET_ARM ? BASE_REGS : \
1079 (((MODE) == QImode || (MODE) == HImode || (MODE) == VOIDmode) \
1080 ? LO_REGS : BASE_REGS))
1081
d5b7b3ae
RE
1082/* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1083 registers explicitly used in the rtl to be used as spill registers
1084 but prevents the compiler from extending the lifetime of these
1085 registers. */
1086#define SMALL_REGISTER_CLASSES TARGET_THUMB
35d965d5
RS
1087
1088/* Get reg_class from a letter such as appears in the machine description.
d5b7b3ae
RE
1089 We only need constraint `f' for FPU_REGS (`r' == GENERAL_REGS) for the
1090 ARM, but several more letters for the Thumb. */
1091#define REG_CLASS_FROM_LETTER(C) \
1092 ( (C) == 'f' ? FPU_REGS \
1093 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1094 : TARGET_ARM ? NO_REGS \
1095 : (C) == 'h' ? HI_REGS \
1096 : (C) == 'b' ? BASE_REGS \
1097 : (C) == 'k' ? STACK_REG \
1098 : (C) == 'c' ? CC_REG \
1099 : NO_REGS)
35d965d5
RS
1100
1101/* The letters I, J, K, L and M in a register constraint string
1102 can be used to stand for particular ranges of immediate operands.
1103 This macro defines what the ranges are.
1104 C is the letter, and VALUE is a constant value.
1105 Return 1 if VALUE is in the range specified by C.
b4ac57ab 1106 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
ff9940b0 1107 J: valid indexing constants.
aef1764c 1108 K: ~value ok in rhs argument of data operand.
3967692c
RE
1109 L: -value ok in rhs argument of data operand.
1110 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
d5b7b3ae 1111#define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
aef1764c
RE
1112 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1113 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1114 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
3967692c
RE
1115 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1116 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1117 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1118 : 0)
ff9940b0 1119
d5b7b3ae
RE
1120#define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1121 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1122 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1123 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1124 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1125 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1126 && ((VAL) & 3) == 0) : \
1127 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1128 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1129 : 0)
1130
1131#define CONST_OK_FOR_LETTER_P(VALUE, C) \
1132 (TARGET_ARM ? \
1133 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
1134
1135/* Constant letter 'G' for the FPU immediate constants.
1136 'H' means the same constant negated. */
1137#define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
1138 ((C) == 'G' ? const_double_rtx_ok_for_fpu (X) : \
1139 (C) == 'H' ? neg_const_double_rtx_ok_for_fpu (X) : 0)
1140
1141#define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1142 (TARGET_ARM ? \
1143 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1144
ff9940b0
RE
1145/* For the ARM, `Q' means that this is a memory operand that is just
1146 an offset from a register.
1147 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1148 address. This means that the symbol is in the text segment and can be
1149 accessed without using a load. */
1150
d5b7b3ae
RE
1151#define EXTRA_CONSTRAINT_ARM(OP, C) \
1152 ((C) == 'Q' ? GET_CODE (OP) == MEM && GET_CODE (XEXP (OP, 0)) == REG : \
1153 (C) == 'R' ? (GET_CODE (OP) == MEM \
1154 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1155 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1156 (C) == 'S' ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) \
7a801826 1157 : 0)
ff9940b0 1158
d5b7b3ae
RE
1159#define EXTRA_CONSTRAINT_THUMB(X, C) \
1160 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1161 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1162
1163#define EXTRA_CONSTRAINT(X, C) \
1164 (TARGET_ARM ? \
1165 EXTRA_CONSTRAINT_ARM (X, C) : EXTRA_CONSTRAINT_THUMB (X, C))
35d965d5
RS
1166
1167/* Given an rtx X being reloaded into a reg required to be
1168 in class CLASS, return the class of reg to actually use.
d5b7b3ae
RE
1169 In general this is just CLASS, but for the Thumb we prefer
1170 a LO_REGS class or a subset. */
1171#define PREFERRED_RELOAD_CLASS(X, CLASS) \
1172 (TARGET_ARM ? (CLASS) : \
1173 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1174
1175/* Must leave BASE_REGS reloads alone */
1176#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1177 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1178 ? ((true_regnum (X) == -1 ? LO_REGS \
1179 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1180 : NO_REGS)) \
1181 : NO_REGS)
1182
1183#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1184 ((CLASS) != LO_REGS \
1185 ? ((true_regnum (X) == -1 ? LO_REGS \
1186 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1187 : NO_REGS)) \
1188 : NO_REGS)
35d965d5 1189
ff9940b0
RE
1190/* Return the register class of a scratch register needed to copy IN into
1191 or out of a register in CLASS in MODE. If it can be done directly,
1192 NO_REGS is returned. */
d5b7b3ae
RE
1193#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1194 (TARGET_ARM ? \
1195 (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
1196 ? GENERAL_REGS : NO_REGS) \
1197 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
1198
2ce9c1b9 1199/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae
RE
1200#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1201 (TARGET_ARM ? \
1202 (((MODE) == HImode && ! arm_arch4 && TARGET_MMU_TRAPS \
1203 && (GET_CODE (X) == MEM \
1204 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1205 && true_regnum (X) == -1))) \
1206 ? GENERAL_REGS : NO_REGS) \
1207 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X))
2ce9c1b9 1208
6f734908
RE
1209/* Try a machine-dependent way of reloading an illegitimate address
1210 operand. If we find one, push the reload and jump to WIN. This
1211 macro is used in only one place: `find_reloads_address' in reload.c.
1212
1213 For the ARM, we wish to handle large displacements off a base
1214 register by splitting the addend across a MOV and the mem insn.
d5b7b3ae
RE
1215 This can cut the number of reloads needed. */
1216#define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1217 do \
1218 { \
1219 if (GET_CODE (X) == PLUS \
1220 && GET_CODE (XEXP (X, 0)) == REG \
1221 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1222 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1223 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1224 { \
1225 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1226 HOST_WIDE_INT low, high; \
1227 \
1228 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
1229 low = ((val & 0xf) ^ 0x8) - 0x8; \
1230 else if (MODE == SImode \
1231 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
1232 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1233 /* Need to be careful, -4096 is not a valid offset. */ \
1234 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1235 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1236 /* Need to be careful, -256 is not a valid offset. */ \
1237 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1238 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
1239 && TARGET_HARD_FLOAT) \
1240 /* Need to be careful, -1024 is not a valid offset. */ \
1241 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1242 else \
1243 break; \
1244 \
30cf4896
KG
1245 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1246 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1247 - (unsigned HOST_WIDE_INT) 0x80000000); \
d5b7b3ae
RE
1248 /* Check for overflow or zero */ \
1249 if (low == 0 || high == 0 || (high + low != val)) \
1250 break; \
1251 \
1252 /* Reload the high part into a base reg; leave the low part \
1253 in the mem. */ \
1254 X = gen_rtx_PLUS (GET_MODE (X), \
1255 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1256 GEN_INT (high)), \
1257 GEN_INT (low)); \
df4ae160 1258 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
4a692617
NC
1259 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1260 VOIDmode, 0, 0, OPNUM, TYPE); \
d5b7b3ae
RE
1261 goto WIN; \
1262 } \
1263 } \
62b10bbc 1264 while (0)
6f734908 1265
d5b7b3ae
RE
1266/* ??? If an HImode FP+large_offset address is converted to an HImode
1267 SP+large_offset address, then reload won't know how to fix it. It sees
1268 only that SP isn't valid for HImode, and so reloads the SP into an index
1269 register, but the resulting address is still invalid because the offset
1270 is too big. We fix it here instead by reloading the entire address. */
1271/* We could probably achieve better results by defining PROMOTE_MODE to help
1272 cope with the variances between the Thumb's signed and unsigned byte and
1273 halfword load instructions. */
1274#define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1275{ \
1276 if (GET_CODE (X) == PLUS \
1277 && GET_MODE_SIZE (MODE) < 4 \
1278 && GET_CODE (XEXP (X, 0)) == REG \
1279 && XEXP (X, 0) == stack_pointer_rtx \
1280 && GET_CODE (XEXP (X, 1)) == CONST_INT \
f1008e52 1281 && ! THUMB_LEGITIMATE_OFFSET (MODE, INTVAL (XEXP (X, 1)))) \
d5b7b3ae
RE
1282 { \
1283 rtx orig_X = X; \
1284 X = copy_rtx (X); \
df4ae160 1285 push_reload (orig_X, NULL_RTX, &X, NULL, \
4a692617 1286 MODE_BASE_REG_CLASS (MODE), \
d5b7b3ae
RE
1287 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1288 goto WIN; \
1289 } \
1290}
1291
1292#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1293 if (TARGET_ARM) \
1294 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1295 else \
1296 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
1297
35d965d5
RS
1298/* Return the maximum number of consecutive registers
1299 needed to represent mode MODE in a register of class CLASS.
1300 ARM regs are UNITS_PER_WORD bits while FPU regs can hold any FP mode */
1301#define CLASS_MAX_NREGS(CLASS, MODE) \
e9d7b180 1302 ((CLASS) == FPU_REGS ? 1 : ARM_NUM_REGS (MODE))
35d965d5 1303
ff9940b0 1304/* Moves between FPU_REGS and GENERAL_REGS are two memory insns. */
cf011243 1305#define REGISTER_MOVE_COST(MODE, FROM, TO) \
d5b7b3ae
RE
1306 (TARGET_ARM ? \
1307 ((FROM) == FPU_REGS && (TO) != FPU_REGS ? 20 : \
1308 (FROM) != FPU_REGS && (TO) == FPU_REGS ? 20 : 2) \
1309 : \
1310 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
35d965d5
RS
1311\f
1312/* Stack layout; function entry, exit and calling. */
1313
1314/* Define this if pushing a word on the stack
1315 makes the stack pointer a smaller address. */
1316#define STACK_GROWS_DOWNWARD 1
1317
1318/* Define this if the nominal address of the stack frame
1319 is at the high-address end of the local variables;
1320 that is, each additional local variable allocated
1321 goes at a more negative offset in the frame. */
1322#define FRAME_GROWS_DOWNWARD 1
1323
1324/* Offset within stack frame to start allocating local variables at.
1325 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1326 first local allocated. Otherwise, it is the offset to the BEGINNING
1327 of the first local allocated. */
1328#define STARTING_FRAME_OFFSET 0
1329
1330/* If we generate an insn to push BYTES bytes,
1331 this says how many the stack pointer really advances by. */
d5b7b3ae
RE
1332/* The push insns do not do this rounding implicitly.
1333 So don't define this. */
1334/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP (NPUSHED) */
18543a22
ILT
1335
1336/* Define this if the maximum size of all the outgoing args is to be
1337 accumulated and pushed during the prologue. The amount can be
1338 found in the variable current_function_outgoing_args_size. */
6cfc7210 1339#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1340
1341/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1342#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5
RS
1343
1344/* Value is the number of byte of arguments automatically
1345 popped when returning from a subroutine call.
8b109b37 1346 FUNDECL is the declaration node of the function (as a tree),
35d965d5
RS
1347 FUNTYPE is the data type of the function (as a tree),
1348 or for a library call it is an identifier node for the subroutine name.
1349 SIZE is the number of bytes of arguments passed on the stack.
1350
1351 On the ARM, the caller does not pop any of its arguments that were passed
1352 on the stack. */
6cfc7210 1353#define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
35d965d5
RS
1354
1355/* Define how to find the value returned by a library function
1356 assuming the value has mode MODE. */
1357#define LIBCALL_VALUE(MODE) \
d5b7b3ae
RE
1358 (TARGET_ARM && TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1359 ? gen_rtx_REG (MODE, FIRST_ARM_FP_REGNUM) \
1360 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
35d965d5 1361
6cfc7210
NC
1362/* Define how to find the value returned by a function.
1363 VALTYPE is the data type of the value (as a tree).
1364 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1365 otherwise, FUNC is 0. */
d5b7b3ae 1366#define FUNCTION_VALUE(VALTYPE, FUNC) \
6cfc7210
NC
1367 LIBCALL_VALUE (TYPE_MODE (VALTYPE))
1368
35d965d5
RS
1369/* 1 if N is a possible register number for a function value.
1370 On the ARM, only r0 and f0 can return results. */
1371#define FUNCTION_VALUE_REGNO_P(REGNO) \
d5b7b3ae
RE
1372 ((REGNO) == ARG_REGISTER (1) \
1373 || (TARGET_ARM && ((REGNO) == FIRST_ARM_FP_REGNUM) && TARGET_HARD_FLOAT))
35d965d5 1374
11c1a207
RE
1375/* How large values are returned */
1376/* A C expression which can inhibit the returning of certain function values
1377 in registers, based on the type of value. */
f5a1b0d2 1378#define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
11c1a207
RE
1379
1380/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1381 values must be in memory. On the ARM, they need only do so if larger
1382 than a word, or if they contain elements offset from zero in the struct. */
1383#define DEFAULT_PCC_STRUCT_RETURN 0
1384
d5b7b3ae
RE
1385/* Flags for the call/call_value rtl operations set up by function_arg. */
1386#define CALL_NORMAL 0x00000000 /* No special processing. */
1387#define CALL_LONG 0x00000001 /* Always call indirect. */
1388#define CALL_SHORT 0x00000002 /* Never call indirect. */
1389
6d3d9133
NC
1390/* These bits describe the different types of function supported
1391 by the ARM backend. They are exclusive. ie a function cannot be both a
1392 normal function and an interworked function, for example. Knowing the
1393 type of a function is important for determining its prologue and
1394 epilogue sequences.
1395 Note value 7 is currently unassigned. Also note that the interrupt
1396 function types all have bit 2 set, so that they can be tested for easily.
1397 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1398 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1399 default to unknown. This will force the first use of arm_current_func_type
1400 to call arm_compute_func_type. */
1401#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1402#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1403#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
1404#define ARM_FT_EXCEPTION_HANDLER 3 /* A C++ exception handler. */
1405#define ARM_FT_ISR 4 /* An interrupt service routine. */
1406#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1407#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1408
1409#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1410
1411/* In addition functions can have several type modifiers,
1412 outlined by these bit masks: */
1413#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1414#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1415#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
1416#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
1417
1418/* Some macros to test these flags. */
1419#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1420#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1421#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1422#define IS_NAKED(t) (t & ARM_FT_NAKED)
1423#define IS_NESTED(t) (t & ARM_FT_NESTED)
1424
1425/* A C structure for machine-specific, per-function data.
1426 This is added to the cfun structure. */
e2500fed 1427typedef struct machine_function GTY(())
d5b7b3ae 1428{
d5b7b3ae 1429 /* Additionsl stack adjustment in __builtin_eh_throw. */
e2500fed 1430 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1431 /* Records if LR has to be saved for far jumps. */
1432 int far_jump_used;
1433 /* Records if ARG_POINTER was ever live. */
1434 int arg_pointer_live;
6f7ebcbb
NC
1435 /* Records if the save of LR has been eliminated. */
1436 int lr_save_eliminated;
6d3d9133
NC
1437 /* Records the type of the current function. */
1438 unsigned long func_type;
3cb66fd7
NC
1439 /* Record if the function has a variable argument list. */
1440 int uses_anonymous_args;
6d3d9133
NC
1441}
1442machine_function;
d5b7b3ae 1443
82e9d970
PB
1444/* A C type for declaring a variable that is used as the first argument of
1445 `FUNCTION_ARG' and other related values. For some target machines, the
1446 type `int' suffices and can hold the number of bytes of argument so far. */
1447typedef struct
1448{
d5b7b3ae 1449 /* This is the number of registers of arguments scanned so far. */
82e9d970 1450 int nregs;
d5b7b3ae 1451 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT . */
82e9d970 1452 int call_cookie;
d5b7b3ae 1453} CUMULATIVE_ARGS;
82e9d970 1454
35d965d5
RS
1455/* Define where to put the arguments to a function.
1456 Value is zero to push the argument on the stack,
1457 or a hard register in which to store the argument.
1458
1459 MODE is the argument's machine mode.
1460 TYPE is the data type of the argument (as a tree).
1461 This is null for libcalls where that information may
1462 not be available.
1463 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1464 the preceding args and about the function being called.
1465 NAMED is nonzero if this argument is a named parameter
1466 (otherwise it is an extra parameter matching an ellipsis).
1467
1468 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1469 other arguments are passed on the stack. If (NAMED == 0) (which happens
1470 only in assign_parms, since SETUP_INCOMING_VARARGS is defined), say it is
1471 passed in the stack (function_prologue will indeed make it pass in the
1472 stack if necessary). */
82e9d970
PB
1473#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1474 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
35d965d5
RS
1475
1476/* For an arg passed partly in registers and partly in memory,
1477 this is the number of registers used.
1478 For args passed entirely in registers or entirely in memory, zero. */
6cfc7210 1479#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
82e9d970 1480 ( NUM_ARG_REGS > (CUM).nregs \
e9d7b180 1481 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE))) \
82e9d970 1482 ? NUM_ARG_REGS - (CUM).nregs : 0)
35d965d5
RS
1483
1484/* Initialize a variable CUM of type CUMULATIVE_ARGS
1485 for a call to a function whose data type is FNTYPE.
1486 For a library call, FNTYPE is 0.
1487 On the ARM, the offset starts at 0. */
82e9d970
PB
1488#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, INDIRECT) \
1489 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (INDIRECT))
35d965d5
RS
1490
1491/* Update the data in CUM to advance over an argument
1492 of mode MODE and data type TYPE.
1493 (TYPE is null for libcalls where that information may not be available.) */
6cfc7210 1494#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
e9d7b180 1495 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
35d965d5
RS
1496
1497/* 1 if N is a possible register number for function argument passing.
1498 On the ARM, r0-r3 are used to pass args. */
5297e085 1499#define FUNCTION_ARG_REGNO_P(REGNO) (IN_RANGE ((REGNO), 0, 3))
35d965d5 1500
f99fce0c
RE
1501\f
1502/* Tail calling. */
1503
1504/* A C expression that evaluates to true if it is ok to perform a sibling
1505 call to DECL. */
1506#define FUNCTION_OK_FOR_SIBCALL(DECL) arm_function_ok_for_sibcall ((DECL))
1507
35d965d5
RS
1508/* Perform any actions needed for a function that is receiving a variable
1509 number of arguments. CUM is as above. MODE and TYPE are the mode and type
1510 of the current parameter. PRETEND_SIZE is a variable that should be set to
1511 the amount of stack that must be pushed by the prolog to pretend that our
1512 caller pushed it.
1513
1514 Normally, this macro will push all remaining incoming registers on the
1515 stack and set PRETEND_SIZE to the length of the registers pushed.
1516
1517 On the ARM, PRETEND_SIZE is set in order to have the prologue push the last
1518 named arg and all anonymous args onto the stack.
1519 XXX I know the prologue shouldn't be pushing registers, but it is faster
1520 that way. */
6cfc7210 1521#define SETUP_INCOMING_VARARGS(CUM, MODE, TYPE, PRETEND_SIZE, NO_RTL) \
35d965d5 1522{ \
3cb66fd7 1523 cfun->machine->uses_anonymous_args = 1; \
82e9d970
PB
1524 if ((CUM).nregs < NUM_ARG_REGS) \
1525 (PRETEND_SIZE) = (NUM_ARG_REGS - (CUM).nregs) * UNITS_PER_WORD; \
35d965d5
RS
1526}
1527
afef3d7a
NC
1528/* If your target environment doesn't prefix user functions with an
1529 underscore, you may wish to re-define this to prevent any conflicts.
1530 e.g. AOF may prefix mcount with an underscore. */
1531#ifndef ARM_MCOUNT_NAME
1532#define ARM_MCOUNT_NAME "*mcount"
1533#endif
1534
1535/* Call the function profiler with a given profile label. The Acorn
1536 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1537 On the ARM the full profile code will look like:
1538 .data
1539 LP1
1540 .word 0
1541 .text
1542 mov ip, lr
1543 bl mcount
1544 .word LP1
1545
1546 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1547 will output the .text section.
1548
1549 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
1550 ``prof'' doesn't seem to mind about this! */
be393ecf 1551#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1552#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1553{ \
1554 char temp[20]; \
1555 rtx sym; \
1556 \
dd18ae56 1557 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1558 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1559 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1560 fputc ('\n', STREAM); \
1561 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
1562 sym = gen_rtx (SYMBOL_REF, Pmode, temp); \
301d03af 1563 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1564}
be393ecf 1565#endif
35d965d5 1566
cf8002d0 1567#ifndef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1568#define THUMB_FUNCTION_PROFILER(STREAM, LABELNO) \
1569{ \
89632846 1570 fprintf (STREAM, "\tmov\tip, lr\n"); \
d5b7b3ae
RE
1571 fprintf (STREAM, "\tbl\tmcount\n"); \
1572 fprintf (STREAM, "\t.word\tLP%d\n", LABELNO); \
1573}
cf8002d0 1574#endif
d5b7b3ae
RE
1575
1576#define FUNCTION_PROFILER(STREAM, LABELNO) \
1577 if (TARGET_ARM) \
1578 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1579 else \
1580 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
1581
35d965d5
RS
1582/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1583 the stack pointer does not matter. The value is tested only in
1584 functions that have frame pointers.
1585 No definition is equivalent to always zero.
1586
1587 On the ARM, the function epilogue recovers the stack pointer from the
1588 frame. */
1589#define EXIT_IGNORE_STACK 1
1590
c7861455
RE
1591#define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1592
35d965d5
RS
1593/* Determine if the epilogue should be output as RTL.
1594 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae
RE
1595#define USE_RETURN_INSN(ISCOND) \
1596 (TARGET_ARM ? use_return_insn (ISCOND) : 0)
ff9940b0
RE
1597
1598/* Definitions for register eliminations.
1599
1600 This is an array of structures. Each structure initializes one pair
1601 of eliminable registers. The "from" register number is given first,
1602 followed by "to". Eliminations of the same "from" register are listed
1603 in order of preference.
1604
1605 We have two registers that can be eliminated on the ARM. First, the
1606 arg pointer register can often be eliminated in favor of the stack
1607 pointer register. Secondly, the pseudo frame pointer register can always
1608 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1609 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1610 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1611
d5b7b3ae
RE
1612#define ELIMINABLE_REGS \
1613{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1614 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1615 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1616 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1617 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1618 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1619 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1620
d5b7b3ae
RE
1621/* Given FROM and TO register numbers, say whether this elimination is
1622 allowed. Frame pointer elimination is automatically handled.
ff9940b0
RE
1623
1624 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
abc95ed3 1625 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
ff9940b0 1626 pointer, we must eliminate FRAME_POINTER_REGNUM into
d5b7b3ae
RE
1627 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1628 ARG_POINTER_REGNUM. */
1629#define CAN_ELIMINATE(FROM, TO) \
1630 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1631 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1632 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1633 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1634 1)
aeaf4d25
AN
1635
1636#define THUMB_REG_PUSHED_P(reg) \
1637 (regs_ever_live [reg] \
1638 && (! call_used_regs [reg] \
1639 || (flag_pic && (reg) == PIC_OFFSET_TABLE_REGNUM)) \
1640 && !(TARGET_SINGLE_PIC_BASE && ((reg) == arm_pic_register)))
1641
d5b7b3ae
RE
1642/* Define the offset between two registers, one to be eliminated, and the
1643 other its replacement, at the start of a routine. */
1644#define ARM_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
095bb276 1645 do \
ff9940b0 1646 { \
095bb276 1647 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
ff9940b0 1648 } \
095bb276 1649 while (0)
35d965d5 1650
d5b7b3ae
RE
1651/* Note: This macro must match the code in thumb_function_prologue(). */
1652#define THUMB_INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1653{ \
1654 (OFFSET) = 0; \
1655 if ((FROM) == ARG_POINTER_REGNUM) \
1656 { \
1657 int count_regs = 0; \
1658 int regno; \
1659 for (regno = 8; regno < 13; regno ++) \
aeaf4d25
AN
1660 if (THUMB_REG_PUSHED_P (regno)) \
1661 count_regs ++; \
d5b7b3ae
RE
1662 if (count_regs) \
1663 (OFFSET) += 4 * count_regs; \
1664 count_regs = 0; \
1665 for (regno = 0; regno <= LAST_LO_REGNUM; regno ++) \
aeaf4d25 1666 if (THUMB_REG_PUSHED_P (regno)) \
d5b7b3ae
RE
1667 count_regs ++; \
1668 if (count_regs || ! leaf_function_p () || thumb_far_jump_used_p (0))\
1669 (OFFSET) += 4 * (count_regs + 1); \
1670 if (TARGET_BACKTRACE) \
1671 { \
1672 if ((count_regs & 0xFF) == 0 && (regs_ever_live[3] != 0)) \
1673 (OFFSET) += 20; \
1674 else \
1675 (OFFSET) += 16; \
1676 } \
1677 } \
1678 if ((TO) == STACK_POINTER_REGNUM) \
1679 { \
1680 (OFFSET) += current_function_outgoing_args_size; \
1681 (OFFSET) += ROUND_UP (get_frame_size ()); \
1682 } \
1683}
1684
1685#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1686 if (TARGET_ARM) \
095bb276 1687 ARM_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET); \
d5b7b3ae
RE
1688 else \
1689 THUMB_INITIAL_ELIMINATION_OFFSET (FROM, TO, OFFSET)
1690
1691/* Special case handling of the location of arguments passed on the stack. */
1692#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
1693
1694/* Initialize data used by insn expanders. This is called from insn_emit,
1695 once for every function before code is generated. */
1696#define INIT_EXPANDERS arm_init_expanders ()
1697
35d965d5
RS
1698/* Output assembler code for a block containing the constant parts
1699 of a trampoline, leaving space for the variable parts.
1700
1701 On the ARM, (if r8 is the static chain regnum, and remembering that
1702 referencing pc adds an offset of 8) the trampoline looks like:
1703 ldr r8, [pc, #0]
1704 ldr pc, [pc]
1705 .word static chain value
11c1a207
RE
1706 .word function's address
1707 ??? FIXME: When the trampoline returns, r8 will be clobbered. */
301d03af
RS
1708#define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1709{ \
1710 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1711 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1712 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1713 PC_REGNUM, PC_REGNUM); \
1714 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1715 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
d5b7b3ae
RE
1716}
1717
1718/* On the Thumb we always switch into ARM mode to execute the trampoline.
1719 Why - because it is easier. This code will always be branched to via
1720 a BX instruction and since the compiler magically generates the address
1721 of the function the linker has no opportunity to ensure that the
1722 bottom bit is set. Thus the processor will be in ARM mode when it
1723 reaches this code. So we duplicate the ARM trampoline code and add
1724 a switch into Thumb mode as well. */
1725#define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1726{ \
1727 fprintf (FILE, "\t.code 32\n"); \
1728 fprintf (FILE, ".Ltrampoline_start:\n"); \
1729 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1730 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1731 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1732 IP_REGNUM, PC_REGNUM); \
1733 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1734 IP_REGNUM, IP_REGNUM); \
1735 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1736 fprintf (FILE, "\t.word\t0\n"); \
1737 fprintf (FILE, "\t.word\t0\n"); \
1738 fprintf (FILE, "\t.code 16\n"); \
35d965d5
RS
1739}
1740
d5b7b3ae
RE
1741#define TRAMPOLINE_TEMPLATE(FILE) \
1742 if (TARGET_ARM) \
1743 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1744 else \
1745 THUMB_TRAMPOLINE_TEMPLATE (FILE)
1746
35d965d5 1747/* Length in units of the trampoline for entering a nested function. */
d5b7b3ae 1748#define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
35d965d5 1749
006946e4
JM
1750/* Alignment required for a trampoline in bits. */
1751#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1752
1753/* Emit RTL insns to initialize the variable parts of a trampoline.
1754 FNADDR is an RTX for the address of the function's pure code.
1755 CXT is an RTX for the static chain value for the function. */
d5b7b3ae
RE
1756#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1757{ \
1758 emit_move_insn \
1759 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 8 : 16)), CXT); \
1760 emit_move_insn \
1761 (gen_rtx_MEM (SImode, plus_constant (TRAMP, TARGET_ARM ? 12 : 20)), FNADDR); \
35d965d5
RS
1762}
1763
35d965d5
RS
1764\f
1765/* Addressing modes, and classification of registers for them. */
35d965d5 1766#define HAVE_POST_INCREMENT 1
d5b7b3ae
RE
1767#define HAVE_PRE_INCREMENT TARGET_ARM
1768#define HAVE_POST_DECREMENT TARGET_ARM
1769#define HAVE_PRE_DECREMENT TARGET_ARM
35d965d5
RS
1770
1771/* Macros to check register numbers against specific register classes. */
1772
1773/* These assume that REGNO is a hard or pseudo reg number.
1774 They give nonzero only if REGNO is a hard reg of the suitable class
1775 or a pseudo reg currently allocated to a suitable hard reg.
1776 Since they use reg_renumber, they are safe only once reg_renumber
d5b7b3ae
RE
1777 has been allocated, which happens in local-alloc.c. */
1778#define TEST_REGNO(R, TEST, VALUE) \
1779 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1780
1781/* On the ARM, don't allow the pc to be used. */
f1008e52
RE
1782#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1783 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1784 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1785 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1786
1787#define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1788 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1789 || (GET_MODE_SIZE (MODE) >= 4 \
1790 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1791
1792#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1793 (TARGET_THUMB \
1794 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
1795 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1796
1797/* For ARM code, we don't care about the mode, but for Thumb, the index
1798 must be suitable for use in a QImode load. */
d5b7b3ae
RE
1799#define REGNO_OK_FOR_INDEX_P(REGNO) \
1800 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
35d965d5
RS
1801
1802/* Maximum number of registers that can appear in a valid memory address.
ff9940b0 1803 Shifts in addresses can't be by a register. */
ff9940b0 1804#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1805
1806/* Recognize any constant value that is a valid address. */
1807/* XXX We can address any constant, eventually... */
11c1a207
RE
1808
1809#ifdef AOF_ASSEMBLER
1810
1811#define CONSTANT_ADDRESS_P(X) \
d5b7b3ae 1812 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
11c1a207
RE
1813
1814#else
35d965d5 1815
008cf58a
RE
1816#define CONSTANT_ADDRESS_P(X) \
1817 (GET_CODE (X) == SYMBOL_REF \
1818 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1819 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1820
11c1a207
RE
1821#endif /* AOF_ASSEMBLER */
1822
35d965d5
RS
1823/* Nonzero if the constant value X is a legitimate general operand.
1824 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
1825
1826 On the ARM, allow any integer (invalid ones are removed later by insn
1827 patterns), nice doubles and symbol_refs which refer to the function's
d5b7b3ae 1828 constant pool XXX.
82e9d970
PB
1829
1830 When generating pic allow anything. */
d5b7b3ae
RE
1831#define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
1832
1833#define THUMB_LEGITIMATE_CONSTANT_P(X) \
1834 ( GET_CODE (X) == CONST_INT \
1835 || GET_CODE (X) == CONST_DOUBLE \
7b8781c8
PB
1836 || CONSTANT_ADDRESS_P (X) \
1837 || flag_pic)
d5b7b3ae
RE
1838
1839#define LEGITIMATE_CONSTANT_P(X) \
1840 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
1841
c27ba912
DM
1842/* Special characters prefixed to function names
1843 in order to encode attribute like information.
1844 Note, '@' and '*' have already been taken. */
1845#define SHORT_CALL_FLAG_CHAR '^'
1846#define LONG_CALL_FLAG_CHAR '#'
1847
1848#define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
1849 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
1850
1851#define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
1852 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
1853
1854#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1855#define SUBTARGET_NAME_ENCODING_LENGTHS
1856#endif
1857
1858/* This is a C fragement for the inside of a switch statement.
1859 Each case label should return the number of characters to
1860 be stripped from the start of a function's name, if that
1861 name starts with the indicated character. */
1862#define ARM_NAME_ENCODING_LENGTHS \
1863 case SHORT_CALL_FLAG_CHAR: return 1; \
1864 case LONG_CALL_FLAG_CHAR: return 1; \
00fdafef 1865 case '*': return 1; \
c27ba912
DM
1866 SUBTARGET_NAME_ENCODING_LENGTHS
1867
c27ba912
DM
1868/* This is how to output a reference to a user-level label named NAME.
1869 `assemble_name' uses this. */
e5951263 1870#undef ASM_OUTPUT_LABELREF
c27ba912 1871#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1872 arm_asm_output_labelref (FILE, NAME)
c27ba912 1873
c27ba912
DM
1874#define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
1875 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
1876
35d965d5
RS
1877/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1878 and check its validity for a certain class.
1879 We have two alternate definitions for each of them.
1880 The usual definition accepts all pseudo regs; the other rejects
1881 them unless they have been allocated suitable hard regs.
1882 The symbol REG_OK_STRICT causes the latter definition to be used. */
1883#ifndef REG_OK_STRICT
ff9940b0 1884
f1008e52
RE
1885#define ARM_REG_OK_FOR_BASE_P(X) \
1886 (REGNO (X) <= LAST_ARM_REGNUM \
1887 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1888 || REGNO (X) == FRAME_POINTER_REGNUM \
1889 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1890
f1008e52
RE
1891#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1892 (REGNO (X) <= LAST_LO_REGNUM \
1893 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1894 || (GET_MODE_SIZE (MODE) >= 4 \
1895 && (REGNO (X) == STACK_POINTER_REGNUM \
1896 || (X) == hard_frame_pointer_rtx \
1897 || (X) == arg_pointer_rtx)))
ff9940b0 1898
d5b7b3ae 1899#else /* REG_OK_STRICT */
ff9940b0 1900
f1008e52
RE
1901#define ARM_REG_OK_FOR_BASE_P(X) \
1902 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1903
f1008e52
RE
1904#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1905 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1906
d5b7b3ae 1907#endif /* REG_OK_STRICT */
f1008e52
RE
1908
1909/* Now define some helpers in terms of the above. */
1910
1911#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
1912 (TARGET_THUMB \
1913 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
1914 : ARM_REG_OK_FOR_BASE_P (X))
1915
1916#define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
1917
1918/* For Thumb, a valid index register is anything that can be used in
1919 a byte load instruction. */
1920#define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
1921
1922/* Nonzero if X is a hard reg that can be used as an index
1923 or if it is a pseudo reg. On the Thumb, the stack pointer
1924 is not suitable. */
1925#define REG_OK_FOR_INDEX_P(X) \
1926 (TARGET_THUMB \
1927 ? THUMB_REG_OK_FOR_INDEX_P (X) \
1928 : ARM_REG_OK_FOR_INDEX_P (X))
1929
35d965d5
RS
1930\f
1931/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
1932 that is a valid memory address for an instruction.
1933 The MODE argument is the machine mode for the MEM expression
1934 that wants to use this address.
1935
d5b7b3ae
RE
1936 The other macros defined here are used only in GO_IF_LEGITIMATE_ADDRESS. */
1937
1938/* --------------------------------arm version----------------------------- */
f1008e52
RE
1939#define ARM_BASE_REGISTER_RTX_P(X) \
1940 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1941
f1008e52
RE
1942#define ARM_INDEX_REGISTER_RTX_P(X) \
1943 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5
RS
1944
1945/* A C statement (sans semicolon) to jump to LABEL for legitimate index RTXs
1946 used by the macro GO_IF_LEGITIMATE_ADDRESS. Floating point indices can
1947 only be small constants. */
f1008e52
RE
1948#define ARM_GO_IF_LEGITIMATE_INDEX(MODE, BASE_REGNO, INDEX, LABEL) \
1949 do \
35d965d5 1950 { \
f1008e52
RE
1951 HOST_WIDE_INT range; \
1952 enum rtx_code code = GET_CODE (INDEX); \
35d965d5 1953 \
f1008e52
RE
1954 if (TARGET_HARD_FLOAT && GET_MODE_CLASS (MODE) == MODE_FLOAT) \
1955 { \
1956 if (code == CONST_INT && INTVAL (INDEX) < 1024 \
1957 && INTVAL (INDEX) > -1024 \
1958 && (INTVAL (INDEX) & 3) == 0) \
1959 goto LABEL; \
1960 } \
1961 else \
1962 { \
1963 if (ARM_INDEX_REGISTER_RTX_P (INDEX) \
1964 && GET_MODE_SIZE (MODE) <= 4) \
1965 goto LABEL; \
1966 if (GET_MODE_SIZE (MODE) <= 4 && code == MULT \
1967 && (! arm_arch4 || (MODE) != HImode)) \
1968 { \
1969 rtx xiop0 = XEXP (INDEX, 0); \
1970 rtx xiop1 = XEXP (INDEX, 1); \
1971 if (ARM_INDEX_REGISTER_RTX_P (xiop0) \
1972 && power_of_two_operand (xiop1, SImode)) \
1973 goto LABEL; \
1974 if (ARM_INDEX_REGISTER_RTX_P (xiop1) \
1975 && power_of_two_operand (xiop0, SImode)) \
1976 goto LABEL; \
1977 } \
1978 if (GET_MODE_SIZE (MODE) <= 4 \
1979 && (code == LSHIFTRT || code == ASHIFTRT \
1980 || code == ASHIFT || code == ROTATERT) \
1981 && (! arm_arch4 || (MODE) != HImode)) \
1982 { \
1983 rtx op = XEXP (INDEX, 1); \
1984 if (ARM_INDEX_REGISTER_RTX_P (XEXP (INDEX, 0)) \
1985 && GET_CODE (op) == CONST_INT && INTVAL (op) > 0 \
1986 && INTVAL (op) <= 31) \
1987 goto LABEL; \
1988 } \
1989 /* NASTY: Since this limits the addressing of unsigned \
1990 byte loads. */ \
1991 range = ((MODE) == HImode || (MODE) == QImode) \
1992 ? (arm_arch4 ? 256 : 4095) : 4096; \
1993 if (code == CONST_INT && INTVAL (INDEX) < range \
1994 && INTVAL (INDEX) > -range) \
1995 goto LABEL; \
1996 } \
35d965d5 1997 } \
f1008e52
RE
1998 while (0)
1999
2000/* Jump to LABEL if X is a valid address RTX. This must take
2001 REG_OK_STRICT into account when deciding about valid registers.
2002
2003 Allow REG, REG+REG, REG+INDEX, INDEX+REG, REG-INDEX, and non
2004 floating SYMBOL_REF to the constant pool. Allow REG-only and
2005 AUTINC-REG if handling TImode or HImode. Other symbol refs must be
2006 forced though a static cell to ensure addressability. */
d19fb8e3
NC
2007#define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE, X, LABEL) \
2008{ \
2009 if (ARM_BASE_REGISTER_RTX_P (X)) \
2010 goto LABEL; \
2011 else if ((GET_CODE (X) == POST_INC || GET_CODE (X) == PRE_DEC) \
2012 && GET_CODE (XEXP (X, 0)) == REG \
2013 && ARM_REG_OK_FOR_BASE_P (XEXP (X, 0))) \
2014 goto LABEL; \
2015 else if (GET_MODE_SIZE (MODE) >= 4 && reload_completed \
2016 && (GET_CODE (X) == LABEL_REF \
2017 || (GET_CODE (X) == CONST \
2018 && GET_CODE (XEXP ((X), 0)) == PLUS \
2019 && GET_CODE (XEXP (XEXP ((X), 0), 0)) == LABEL_REF \
2020 && GET_CODE (XEXP (XEXP ((X), 0), 1)) == CONST_INT)))\
2021 goto LABEL; \
2022 else if ((MODE) == TImode) \
2023 ; \
2024 else if ((MODE) == DImode || (TARGET_SOFT_FLOAT && (MODE) == DFmode)) \
2025 { \
2026 if (GET_CODE (X) == PLUS && ARM_BASE_REGISTER_RTX_P (XEXP (X, 0)) \
2027 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
2028 { \
2029 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
2030 if (val == 4 || val == -4 || val == -8) \
2031 goto LABEL; \
2032 } \
2033 } \
2034 else if (GET_CODE (X) == PLUS) \
2035 { \
2036 rtx xop0 = XEXP (X, 0); \
2037 rtx xop1 = XEXP (X, 1); \
2038 \
2039 if (ARM_BASE_REGISTER_RTX_P (xop0)) \
2040 ARM_GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop0), xop1, LABEL); \
2041 else if (ARM_BASE_REGISTER_RTX_P (xop1)) \
2042 ARM_GO_IF_LEGITIMATE_INDEX (MODE, REGNO (xop1), xop0, LABEL); \
2043 } \
2044 /* Reload currently can't handle MINUS, so disable this for now */ \
2045 /* else if (GET_CODE (X) == MINUS) \
2046 { \
2047 rtx xop0 = XEXP (X,0); \
2048 rtx xop1 = XEXP (X,1); \
2049 \
2050 if (ARM_BASE_REGISTER_RTX_P (xop0)) \
2051 ARM_GO_IF_LEGITIMATE_INDEX (MODE, -1, xop1, LABEL); \
2052 } */ \
2053 else if (GET_MODE_CLASS (MODE) != MODE_FLOAT \
2054 && GET_CODE (X) == SYMBOL_REF \
2055 && CONSTANT_POOL_ADDRESS_P (X) \
2056 && ! (flag_pic \
2057 && symbol_mentioned_p (get_pool_constant (X)))) \
2058 goto LABEL; \
2059 else if ((GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_DEC) \
2060 && (GET_MODE_SIZE (MODE) <= 4) \
2061 && GET_CODE (XEXP (X, 0)) == REG \
2062 && ARM_REG_OK_FOR_BASE_P (XEXP (X, 0))) \
2063 goto LABEL; \
35d965d5 2064}
d5b7b3ae
RE
2065
2066/* ---------------------thumb version----------------------------------*/
f1008e52 2067#define THUMB_LEGITIMATE_OFFSET(MODE, VAL) \
d5b7b3ae
RE
2068 (GET_MODE_SIZE (MODE) == 1 ? ((unsigned HOST_WIDE_INT) (VAL) < 32) \
2069 : GET_MODE_SIZE (MODE) == 2 ? ((unsigned HOST_WIDE_INT) (VAL) < 64 \
2070 && ((VAL) & 1) == 0) \
2071 : ((VAL) >= 0 && ((VAL) + GET_MODE_SIZE (MODE)) <= 128 \
2072 && ((VAL) & 3) == 0))
2073
2074/* The AP may be eliminated to either the SP or the FP, so we use the
2075 least common denominator, e.g. SImode, and offsets from 0 to 64. */
2076
2077/* ??? Verify whether the above is the right approach. */
2078
2079/* ??? Also, the FP may be eliminated to the SP, so perhaps that
2080 needs special handling also. */
2081
2082/* ??? Look at how the mips16 port solves this problem. It probably uses
2083 better ways to solve some of these problems. */
2084
2085/* Although it is not incorrect, we don't accept QImode and HImode
f1008e52
RE
2086 addresses based on the frame pointer or arg pointer until the
2087 reload pass starts. This is so that eliminating such addresses
2088 into stack based ones won't produce impossible code. */
d5b7b3ae
RE
2089#define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2090{ \
2091/* ??? Not clear if this is right. Experiment. */ \
2092 if (GET_MODE_SIZE (MODE) < 4 \
2093 && ! (reload_in_progress || reload_completed) \
2094 && ( reg_mentioned_p (frame_pointer_rtx, X) \
2095 || reg_mentioned_p (arg_pointer_rtx, X) \
2096 || reg_mentioned_p (virtual_incoming_args_rtx, X) \
2097 || reg_mentioned_p (virtual_outgoing_args_rtx, X) \
2098 || reg_mentioned_p (virtual_stack_dynamic_rtx, X) \
2099 || reg_mentioned_p (virtual_stack_vars_rtx, X))) \
2100 ; \
2101 /* Accept any base register. SP only in SImode or larger. */ \
f1008e52
RE
2102 else if (GET_CODE (X) == REG \
2103 && THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE)) \
d5b7b3ae
RE
2104 goto WIN; \
2105 /* This is PC relative data before MACHINE_DEPENDENT_REORG runs. */ \
2106 else if (GET_MODE_SIZE (MODE) >= 4 && CONSTANT_P (X) \
48f6efae
NC
2107 && GET_CODE (X) == SYMBOL_REF \
2108 && CONSTANT_POOL_ADDRESS_P (X) && ! flag_pic) \
d5b7b3ae
RE
2109 goto WIN; \
2110 /* This is PC relative data after MACHINE_DEPENDENT_REORG runs. */ \
2111 else if (GET_MODE_SIZE (MODE) >= 4 && reload_completed \
2112 && (GET_CODE (X) == LABEL_REF \
2113 || (GET_CODE (X) == CONST \
2114 && GET_CODE (XEXP (X, 0)) == PLUS \
2115 && GET_CODE (XEXP (XEXP (X, 0), 0)) == LABEL_REF \
2116 && GET_CODE (XEXP (XEXP (X, 0), 1)) == CONST_INT))) \
2117 goto WIN; \
2118 /* Post-inc indexing only supported for SImode and larger. */ \
2119 else if (GET_CODE (X) == POST_INC && GET_MODE_SIZE (MODE) >= 4 \
2120 && GET_CODE (XEXP (X, 0)) == REG \
f1008e52 2121 && THUMB_REG_OK_FOR_INDEX_P (XEXP (X, 0))) \
d5b7b3ae
RE
2122 goto WIN; \
2123 else if (GET_CODE (X) == PLUS) \
2124 { \
2125 /* REG+REG address can be any two index registers. */ \
2126 /* We disallow FRAME+REG addressing since we know that FRAME \
2127 will be replaced with STACK, and SP relative addressing only \
2128 permits SP+OFFSET. */ \
2129 if (GET_MODE_SIZE (MODE) <= 4 \
2130 && GET_CODE (XEXP (X, 0)) == REG \
2131 && GET_CODE (XEXP (X, 1)) == REG \
2132 && XEXP (X, 0) != frame_pointer_rtx \
2133 && XEXP (X, 1) != frame_pointer_rtx \
2134 && XEXP (X, 0) != virtual_stack_vars_rtx \
2135 && XEXP (X, 1) != virtual_stack_vars_rtx \
f1008e52
RE
2136 && THUMB_REG_OK_FOR_INDEX_P (XEXP (X, 0)) \
2137 && THUMB_REG_OK_FOR_INDEX_P (XEXP (X, 1))) \
d5b7b3ae
RE
2138 goto WIN; \
2139 /* REG+const has 5-7 bit offset for non-SP registers. */ \
2140 else if (GET_CODE (XEXP (X, 0)) == REG \
f1008e52 2141 && (THUMB_REG_OK_FOR_INDEX_P (XEXP (X, 0)) \
d5b7b3ae
RE
2142 || XEXP (X, 0) == arg_pointer_rtx) \
2143 && GET_CODE (XEXP (X, 1)) == CONST_INT \
f1008e52 2144 && THUMB_LEGITIMATE_OFFSET (MODE, INTVAL (XEXP (X, 1)))) \
d5b7b3ae
RE
2145 goto WIN; \
2146 /* REG+const has 10 bit offset for SP, but only SImode and \
2147 larger is supported. */ \
2148 /* ??? Should probably check for DI/DFmode overflow here \
2149 just like GO_IF_LEGITIMATE_OFFSET does. */ \
2150 else if (GET_CODE (XEXP (X, 0)) == REG \
2151 && REGNO (XEXP (X, 0)) == STACK_POINTER_REGNUM \
2152 && GET_MODE_SIZE (MODE) >= 4 \
2153 && GET_CODE (XEXP (X, 1)) == CONST_INT \
2154 && ((unsigned HOST_WIDE_INT) INTVAL (XEXP (X, 1)) \
2155 + GET_MODE_SIZE (MODE)) <= 1024 \
2156 && (INTVAL (XEXP (X, 1)) & 3) == 0) \
2157 goto WIN; \
2158 else if (GET_CODE (XEXP (X, 0)) == REG \
2159 && REGNO (XEXP (X, 0)) == FRAME_POINTER_REGNUM \
2160 && GET_MODE_SIZE (MODE) >= 4 \
2161 && GET_CODE (XEXP (X, 1)) == CONST_INT \
2162 && (INTVAL (XEXP (X, 1)) & 3) == 0) \
2163 goto WIN; \
2164 } \
2165 else if (GET_MODE_CLASS (MODE) != MODE_FLOAT \
2166 && GET_CODE (X) == SYMBOL_REF \
2167 && CONSTANT_POOL_ADDRESS_P (X) \
2168 && ! (flag_pic \
2169 && symbol_mentioned_p (get_pool_constant (X)))) \
2170 goto WIN; \
2171}
2172
2173/* ------------------------------------------------------------------- */
2174#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2175 if (TARGET_ARM) \
2176 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2177 else /* if (TARGET_THUMB) */ \
2178 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
2179/* ------------------------------------------------------------------- */
35d965d5
RS
2180\f
2181/* Try machine-dependent ways of modifying an illegitimate address
2182 to be legitimate. If we find one, return the new, valid address.
2183 This macro is used in only one place: `memory_address' in explow.c.
2184
2185 OLDX is the address as it was before break_out_memory_refs was called.
2186 In some cases it is useful to look at this to decide what needs to be done.
2187
2188 MODE and WIN are passed so that this macro can use
2189 GO_IF_LEGITIMATE_ADDRESS.
2190
2191 It is always safe for this macro to do nothing. It exists to recognize
2192 opportunities to optimize the output.
2193
2194 On the ARM, try to convert [REG, #BIGCONST]
2195 into ADD BASE, REG, #UPPERCONST and [BASE, #VALIDCONST],
2196 where VALIDCONST == 0 in case of TImode. */
d5b7b3ae 2197#define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
3967692c
RE
2198{ \
2199 if (GET_CODE (X) == PLUS) \
2200 { \
2201 rtx xop0 = XEXP (X, 0); \
2202 rtx xop1 = XEXP (X, 1); \
2203 \
11c1a207 2204 if (CONSTANT_P (xop0) && ! symbol_mentioned_p (xop0)) \
3967692c 2205 xop0 = force_reg (SImode, xop0); \
11c1a207 2206 if (CONSTANT_P (xop1) && ! symbol_mentioned_p (xop1)) \
3967692c 2207 xop1 = force_reg (SImode, xop1); \
f1008e52
RE
2208 if (ARM_BASE_REGISTER_RTX_P (xop0) \
2209 && GET_CODE (xop1) == CONST_INT) \
3967692c
RE
2210 { \
2211 HOST_WIDE_INT n, low_n; \
2212 rtx base_reg, val; \
2213 n = INTVAL (xop1); \
2214 \
11c1a207 2215 if (MODE == DImode || (TARGET_SOFT_FLOAT && MODE == DFmode)) \
3967692c
RE
2216 { \
2217 low_n = n & 0x0f; \
2218 n &= ~0x0f; \
2219 if (low_n > 4) \
2220 { \
2221 n += 16; \
2222 low_n -= 16; \
2223 } \
2224 } \
2225 else \
2226 { \
2227 low_n = ((MODE) == TImode ? 0 \
2228 : n >= 0 ? (n & 0xfff) : -((-n) & 0xfff)); \
2229 n -= low_n; \
2230 } \
2231 base_reg = gen_reg_rtx (SImode); \
43cffd11
RE
2232 val = force_operand (gen_rtx_PLUS (SImode, xop0, \
2233 GEN_INT (n)), NULL_RTX); \
3967692c
RE
2234 emit_move_insn (base_reg, val); \
2235 (X) = (low_n == 0 ? base_reg \
43cffd11 2236 : gen_rtx_PLUS (SImode, base_reg, GEN_INT (low_n))); \
3967692c
RE
2237 } \
2238 else if (xop0 != XEXP (X, 0) || xop1 != XEXP (x, 1)) \
43cffd11 2239 (X) = gen_rtx_PLUS (SImode, xop0, xop1); \
3967692c
RE
2240 } \
2241 else if (GET_CODE (X) == MINUS) \
2242 { \
2243 rtx xop0 = XEXP (X, 0); \
2244 rtx xop1 = XEXP (X, 1); \
2245 \
2246 if (CONSTANT_P (xop0)) \
2247 xop0 = force_reg (SImode, xop0); \
11c1a207 2248 if (CONSTANT_P (xop1) && ! symbol_mentioned_p (xop1)) \
3967692c
RE
2249 xop1 = force_reg (SImode, xop1); \
2250 if (xop0 != XEXP (X, 0) || xop1 != XEXP (X, 1)) \
43cffd11 2251 (X) = gen_rtx_MINUS (SImode, xop0, xop1); \
3967692c 2252 } \
7a801826
RE
2253 if (flag_pic) \
2254 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX); \
3967692c
RE
2255 if (memory_address_p (MODE, X)) \
2256 goto WIN; \
35d965d5
RS
2257}
2258
d5b7b3ae
RE
2259#define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2260 if (flag_pic) \
2261 (X) = legitimize_pic_address (OLDX, MODE, NULL_RTX);
2262
2263#define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2264 if (TARGET_ARM) \
2265 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN) \
2266 else \
2267 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN)
2268
35d965d5
RS
2269/* Go to LABEL if ADDR (a legitimate address expression)
2270 has an effect that depends on the machine mode it is used for. */
d5b7b3ae 2271#define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
35d965d5 2272{ \
d5b7b3ae
RE
2273 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2274 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
35d965d5
RS
2275 goto LABEL; \
2276}
d5b7b3ae
RE
2277
2278/* Nothing helpful to do for the Thumb */
2279#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2280 if (TARGET_ARM) \
2281 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
35d965d5 2282\f
d5b7b3ae 2283
35d965d5
RS
2284/* Specify the machine mode that this machine uses
2285 for the index in the tablejump instruction. */
d5b7b3ae 2286#define CASE_VECTOR_MODE Pmode
35d965d5 2287
18543a22
ILT
2288/* Define as C expression which evaluates to nonzero if the tablejump
2289 instruction expects the table to contain offsets from the address of the
2290 table.
2291 Do not define this if the table should contain absolute addresses. */
2292/* #define CASE_VECTOR_PC_RELATIVE 1 */
35d965d5 2293
ff9940b0
RE
2294/* signed 'char' is most compatible, but RISC OS wants it unsigned.
2295 unsigned is probably best, but may break some code. */
2296#ifndef DEFAULT_SIGNED_CHAR
3967692c 2297#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
2298#endif
2299
2300/* Don't cse the address of the function being compiled. */
2301#define NO_RECURSIVE_FUNCTION_CSE 1
2302
2303/* Max number of bytes we can move from memory to memory
d17ce9af
TG
2304 in one reasonably fast instruction. */
2305#define MOVE_MAX 4
35d965d5 2306
d19fb8e3
NC
2307#undef MOVE_RATIO
2308#define MOVE_RATIO (arm_is_xscale ? 4 : 2)
2309
ff9940b0
RE
2310/* Define if operations between registers always perform the operation
2311 on the full register even if a narrower mode is specified. */
2312#define WORD_REGISTER_OPERATIONS
2313
2314/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2315 will either zero-extend or sign-extend. The value of this macro should
2316 be the code that says which one of the two operations is implicitly
2317 done, NIL if none. */
9c872872 2318#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
2319 (TARGET_THUMB ? ZERO_EXTEND : \
2320 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
2321 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : NIL)))
ff9940b0 2322
35d965d5
RS
2323/* Nonzero if access to memory by bytes is slow and undesirable. */
2324#define SLOW_BYTE_ACCESS 0
2325
d5b7b3ae
RE
2326#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
2327
35d965d5
RS
2328/* Immediate shift counts are truncated by the output routines (or was it
2329 the assembler?). Shift counts in a register are truncated by ARM. Note
2330 that the native compiler puts too large (> 32) immediate shift counts
2331 into a register and shifts by the register, letting the ARM decide what
2332 to do instead of doing that itself. */
ff9940b0
RE
2333/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2334 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2335 On the arm, Y in a register is used modulo 256 for the shift. Only for
2336 rotates is modulo 32 used. */
2337/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 2338
35d965d5 2339/* All integers have the same format so truncation is easy. */
d5b7b3ae 2340#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
2341
2342/* Calling from registers is a massive pain. */
2343#define NO_FUNCTION_CSE 1
2344
2345/* Chars and shorts should be passed as ints. */
2346#define PROMOTE_PROTOTYPES 1
2347
35d965d5
RS
2348/* The machine modes of pointers and functions */
2349#define Pmode SImode
2350#define FUNCTION_MODE Pmode
2351
d5b7b3ae
RE
2352#define ARM_FRAME_RTX(X) \
2353 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
2354 || (X) == arg_pointer_rtx)
2355
62b10bbc 2356#define DEFAULT_RTX_COSTS(X, CODE, OUTER_CODE) \
d5b7b3ae 2357 return arm_rtx_costs (X, CODE, OUTER_CODE);
ff9940b0
RE
2358
2359/* Moves to and from memory are quite expensive */
d5b7b3ae
RE
2360#define MEMORY_MOVE_COST(M, CLASS, IN) \
2361 (TARGET_ARM ? 10 : \
2362 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2363 * (CLASS == LO_REGS ? 1 : 2)))
2364
3967692c 2365/* All address computations that can be done are free, but rtx cost returns
ddd5a7c1 2366 the same for practically all of them. So we weight the different types
3967692c
RE
2367 of address here in the order (most pref first):
2368 PRE/POST_INC/DEC, SHIFT or NON-INT sum, INT sum, REG, MEM or LABEL. */
d5b7b3ae 2369#define ARM_ADDRESS_COST(X) \
3967692c
RE
2370 (10 - ((GET_CODE (X) == MEM || GET_CODE (X) == LABEL_REF \
2371 || GET_CODE (X) == SYMBOL_REF) \
2372 ? 0 \
2373 : ((GET_CODE (X) == PRE_INC || GET_CODE (X) == PRE_DEC \
2374 || GET_CODE (X) == POST_INC || GET_CODE (X) == POST_DEC) \
2375 ? 10 \
2376 : (((GET_CODE (X) == PLUS || GET_CODE (X) == MINUS) \
2377 ? 6 + (GET_CODE (XEXP (X, 1)) == CONST_INT ? 2 \
2378 : ((GET_RTX_CLASS (GET_CODE (XEXP (X, 0))) == '2' \
2379 || GET_RTX_CLASS (GET_CODE (XEXP (X, 0))) == 'c' \
2380 || GET_RTX_CLASS (GET_CODE (XEXP (X, 1))) == '2' \
2381 || GET_RTX_CLASS (GET_CODE (XEXP (X, 1))) == 'c') \
2382 ? 1 : 0)) \
2383 : 4)))))
d5b7b3ae
RE
2384
2385#define THUMB_ADDRESS_COST(X) \
2386 ((GET_CODE (X) == REG \
2387 || (GET_CODE (X) == PLUS && GET_CODE (XEXP (X, 0)) == REG \
2388 && GET_CODE (XEXP (X, 1)) == CONST_INT)) \
2389 ? 1 : 2)
2390
2391#define ADDRESS_COST(X) \
2392 (TARGET_ARM ? ARM_ADDRESS_COST (X) : THUMB_ADDRESS_COST (X))
2393
ff9940b0
RE
2394/* Try to generate sequences that don't involve branches, we can then use
2395 conditional instructions */
d5b7b3ae
RE
2396#define BRANCH_COST \
2397 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
7a801826
RE
2398\f
2399/* Position Independent Code. */
2400/* We decide which register to use based on the compilation options and
2401 the assembler in use; this is more general than the APCS restriction of
2402 using sb (r9) all the time. */
2403extern int arm_pic_register;
2404
ed0e6530
PB
2405/* Used when parsing command line option -mpic-register=. */
2406extern const char * arm_pic_register_string;
2407
7a801826
RE
2408/* The register number of the register used to address a table of static
2409 data addresses in memory. */
2410#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2411
c1163e75 2412#define FINALIZE_PIC arm_finalize_pic (1)
7a801826 2413
f5a1b0d2
NC
2414/* We can't directly access anything that contains a symbol,
2415 nor can we indirect via the constant pool. */
82e9d970 2416#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
2417 (!(symbol_mentioned_p (X) \
2418 || label_mentioned_p (X) \
2419 || (GET_CODE (X) == SYMBOL_REF \
2420 && CONSTANT_POOL_ADDRESS_P (X) \
2421 && (symbol_mentioned_p (get_pool_constant (X)) \
2422 || label_mentioned_p (get_pool_constant (X))))))
2423
13bd191d
PB
2424/* We need to know when we are making a constant pool; this determines
2425 whether data needs to be in the GOT or can be referenced via a GOT
2426 offset. */
2427extern int making_const_table;
82e9d970 2428\f
c27ba912 2429/* Handle pragmas for compatibility with Intel's compilers. */
8b97c5f8
ZW
2430#define REGISTER_TARGET_PRAGMAS(PFILE) do { \
2431 cpp_register_pragma (PFILE, 0, "long_calls", arm_pr_long_calls); \
2432 cpp_register_pragma (PFILE, 0, "no_long_calls", arm_pr_no_long_calls); \
2433 cpp_register_pragma (PFILE, 0, "long_calls_off", arm_pr_long_calls_off); \
2434} while (0)
2435
ff9940b0
RE
2436/* Condition code information. */
2437/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2438 return the mode to be used for the comparison. */
d5b7b3ae
RE
2439
2440#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2441
008cf58a
RE
2442#define REVERSIBLE_CC_MODE(MODE) ((MODE) != CCFPEmode)
2443
62b10bbc
NC
2444#define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2445 do \
2446 { \
2447 if (GET_CODE (OP1) == CONST_INT \
2448 && ! (const_ok_for_arm (INTVAL (OP1)) \
2449 || (const_ok_for_arm (- INTVAL (OP1))))) \
2450 { \
2451 rtx const_op = OP1; \
2452 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2453 OP1 = const_op; \
2454 } \
2455 } \
2456 while (0)
62dd06ea 2457
ff9940b0
RE
2458#define STORE_FLAG_VALUE 1
2459
35d965d5 2460\f
35d965d5 2461
11c1a207
RE
2462/* Gcc puts the pool in the wrong place for ARM, since we can only
2463 load addresses a limited distance around the pc. We do some
2464 special munging to move the constant pool values to the correct
2465 point in the code. */
d5b7b3ae
RE
2466#define MACHINE_DEPENDENT_REORG(INSN) \
2467 arm_reorg (INSN); \
2468
2469#undef ASM_APP_OFF
2470#define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
35d965d5 2471
35d965d5 2472/* Output an internal label definition. */
b355a481 2473#ifndef ASM_OUTPUT_INTERNAL_LABEL
62b10bbc
NC
2474#define ASM_OUTPUT_INTERNAL_LABEL(STREAM, PREFIX, NUM) \
2475 do \
2476 { \
2a5307b1 2477 char * s = (char *) alloca (40 + strlen (PREFIX)); \
62b10bbc
NC
2478 \
2479 if (arm_ccfsm_state == 3 && arm_target_label == (NUM) \
2480 && !strcmp (PREFIX, "L")) \
18543a22 2481 { \
62b10bbc 2482 arm_ccfsm_state = 0; \
18543a22
ILT
2483 arm_target_insn = NULL; \
2484 } \
62b10bbc
NC
2485 ASM_GENERATE_INTERNAL_LABEL (s, (PREFIX), (NUM)); \
2486 ASM_OUTPUT_LABEL (STREAM, s); \
2487 } \
2488 while (0)
b355a481 2489#endif
2a5307b1 2490
35d965d5 2491/* Output a push or a pop instruction (only used when profiling). */
d5b7b3ae
RE
2492#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
2493 if (TARGET_ARM) \
2494 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2495 STACK_POINTER_REGNUM, REGNO); \
2496 else \
2497 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO)
2498
2499
2500#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
2501 if (TARGET_ARM) \
2502 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2503 STACK_POINTER_REGNUM, REGNO); \
2504 else \
2505 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO)
2506
2507/* This is how to output a label which precedes a jumptable. Since
2508 Thumb instructions are 2 bytes, we may need explicit alignment here. */
be393ecf 2509#undef ASM_OUTPUT_CASE_LABEL
d5b7b3ae
RE
2510#define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2511 do \
2512 { \
2513 if (TARGET_THUMB) \
2514 ASM_OUTPUT_ALIGN (FILE, 2); \
2515 ASM_OUTPUT_INTERNAL_LABEL (FILE, PREFIX, NUM); \
2516 } \
2517 while (0)
35d965d5 2518
6cfc7210
NC
2519#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2520 do \
2521 { \
d5b7b3ae
RE
2522 if (TARGET_THUMB) \
2523 { \
2524 if (is_called_in_ARM_mode (DECL)) \
2525 fprintf (STREAM, "\t.code 32\n") ; \
2526 else \
2527 fprintf (STREAM, "\t.thumb_func\n") ; \
2528 } \
6cfc7210 2529 if (TARGET_POKE_FUNCTION_NAME) \
6354dc9b 2530 arm_poke_function_name (STREAM, (char *) NAME); \
6cfc7210
NC
2531 } \
2532 while (0)
35d965d5 2533
d5b7b3ae
RE
2534/* For aliases of functions we use .thumb_set instead. */
2535#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2536 do \
2537 { \
91ea4f8d
KG
2538 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2539 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2540 \
2541 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2542 { \
2543 fprintf (FILE, "\t.thumb_set "); \
2544 assemble_name (FILE, LABEL1); \
2545 fprintf (FILE, ","); \
2546 assemble_name (FILE, LABEL2); \
2547 fprintf (FILE, "\n"); \
2548 } \
2549 else \
2550 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2551 } \
2552 while (0)
2553
fdc2d3b0
NC
2554#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2555/* To support -falign-* switches we need to use .p2align so
2556 that alignment directives in code sections will be padded
2557 with no-op instructions, rather than zeroes. */
2558#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE,LOG,MAX_SKIP) \
2559 if ((LOG) != 0) \
2560 { \
2561 if ((MAX_SKIP) == 0) \
2562 fprintf ((FILE), "\t.p2align %d\n", (LOG)); \
2563 else \
2564 fprintf ((FILE), "\t.p2align %d,,%d\n", \
2565 (LOG), (MAX_SKIP)); \
2566 }
2567#endif
35d965d5 2568\f
35d965d5
RS
2569/* Only perform branch elimination (by making instructions conditional) if
2570 we're optimising. Otherwise it's of no use anyway. */
d5b7b3ae
RE
2571#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2572 if (TARGET_ARM && optimize) \
2573 arm_final_prescan_insn (INSN); \
2574 else if (TARGET_THUMB) \
2575 thumb_final_prescan_insn (INSN)
35d965d5 2576
7bc7696c 2577#define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
d5b7b3ae
RE
2578 (CODE == '@' || CODE == '|' \
2579 || (TARGET_ARM && (CODE == '?')) \
2580 || (TARGET_THUMB && (CODE == '_')))
6cfc7210 2581
7bc7696c 2582/* Output an operand of an instruction. */
35d965d5 2583#define PRINT_OPERAND(STREAM, X, CODE) \
7bc7696c
RE
2584 arm_print_operand (STREAM, X, CODE)
2585
7b8b8ade
NC
2586#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2587 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2588 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2589 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2590 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2591 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2592 : 0))))
35d965d5
RS
2593
2594/* Output the address of an operand. */
d5b7b3ae
RE
2595#define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2596{ \
2597 int is_minus = GET_CODE (X) == MINUS; \
2598 \
2599 if (GET_CODE (X) == REG) \
2600 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2601 else if (GET_CODE (X) == PLUS || is_minus) \
2602 { \
2603 rtx base = XEXP (X, 0); \
2604 rtx index = XEXP (X, 1); \
2605 HOST_WIDE_INT offset = 0; \
2606 if (GET_CODE (base) != REG) \
2607 { \
2608 /* Ensure that BASE is a register */ \
2609 /* (one of them must be). */ \
2610 rtx temp = base; \
2611 base = index; \
2612 index = temp; \
2613 } \
2614 switch (GET_CODE (index)) \
2615 { \
2616 case CONST_INT: \
2617 offset = INTVAL (index); \
2618 if (is_minus) \
2619 offset = -offset; \
2620 asm_fprintf (STREAM, "[%r, #%d]", \
2621 REGNO (base), offset); \
2622 break; \
2623 \
2624 case REG: \
2625 asm_fprintf (STREAM, "[%r, %s%r]", \
2626 REGNO (base), is_minus ? "-" : "", \
2627 REGNO (index)); \
2628 break; \
2629 \
2630 case MULT: \
2631 case ASHIFTRT: \
2632 case LSHIFTRT: \
2633 case ASHIFT: \
2634 case ROTATERT: \
2635 { \
2636 asm_fprintf (STREAM, "[%r, %s%r", \
2637 REGNO (base), is_minus ? "-" : "", \
2638 REGNO (XEXP (index, 0))); \
2639 arm_print_operand (STREAM, index, 'S'); \
2640 fputs ("]", STREAM); \
2641 break; \
2642 } \
2643 \
2644 default: \
2645 abort(); \
2646 } \
2647 } \
2648 else if ( GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC\
2649 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC)\
2650 { \
2651 extern int output_memory_reference_mode; \
2652 \
2653 if (GET_CODE (XEXP (X, 0)) != REG) \
2654 abort (); \
2655 \
2656 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2657 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2658 REGNO (XEXP (X, 0)), \
2659 GET_CODE (X) == PRE_DEC ? "-" : "", \
2660 GET_MODE_SIZE (output_memory_reference_mode));\
2661 else \
2662 asm_fprintf (STREAM, "[%r], #%s%d", \
2663 REGNO (XEXP (X, 0)), \
2664 GET_CODE (X) == POST_DEC ? "-" : "", \
2665 GET_MODE_SIZE (output_memory_reference_mode));\
2666 } \
2667 else output_addr_const (STREAM, X); \
35d965d5 2668}
62dd06ea 2669
d5b7b3ae
RE
2670#define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2671{ \
2672 if (GET_CODE (X) == REG) \
2673 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2674 else if (GET_CODE (X) == POST_INC) \
2675 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2676 else if (GET_CODE (X) == PLUS) \
2677 { \
2678 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
2679 asm_fprintf (STREAM, "[%r, #%d]", \
2680 REGNO (XEXP (X, 0)), \
2681 (int) INTVAL (XEXP (X, 1))); \
2682 else \
2683 asm_fprintf (STREAM, "[%r, %r]", \
2684 REGNO (XEXP (X, 0)), \
2685 REGNO (XEXP (X, 1))); \
2686 } \
2687 else \
2688 output_addr_const (STREAM, X); \
2689}
2690
2691#define PRINT_OPERAND_ADDRESS(STREAM, X) \
2692 if (TARGET_ARM) \
2693 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2694 else \
2695 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
2696
62dd06ea
RE
2697/* Output code to add DELTA to the first argument, and then jump to FUNCTION.
2698 Used for C++ multiple inheritance. */
62b10bbc
NC
2699#define ASM_OUTPUT_MI_THUNK(FILE, THUNK_FNDECL, DELTA, FUNCTION) \
2700 do \
2701 { \
2702 int mi_delta = (DELTA); \
27c38fbe 2703 const char *const mi_op = mi_delta < 0 ? "sub" : "add"; \
62b10bbc
NC
2704 int shift = 0; \
2705 int this_regno = (aggregate_value_p (TREE_TYPE (TREE_TYPE (FUNCTION))) \
2706 ? 1 : 0); \
b1801c02
NC
2707 if (mi_delta < 0) \
2708 mi_delta = - mi_delta; \
62b10bbc
NC
2709 while (mi_delta != 0) \
2710 { \
b1801c02 2711 if ((mi_delta & (3 << shift)) == 0) \
62b10bbc
NC
2712 shift += 2; \
2713 else \
2714 { \
dd18ae56
NC
2715 asm_fprintf (FILE, "\t%s\t%r, %r, #%d\n", \
2716 mi_op, this_regno, this_regno, \
6cfc7210 2717 mi_delta & (0xff << shift)); \
62b10bbc
NC
2718 mi_delta &= ~(0xff << shift); \
2719 shift += 8; \
2720 } \
2721 } \
2722 fputs ("\tb\t", FILE); \
2723 assemble_name (FILE, XSTR (XEXP (DECL_RTL (FUNCTION), 0), 0)); \
dd18ae56 2724 if (NEED_PLT_RELOC) \
62b10bbc
NC
2725 fputs ("(PLT)", FILE); \
2726 fputc ('\n', FILE); \
2727 } \
2728 while (0)
39950dff 2729
6a5d7526
MS
2730/* A C expression whose value is RTL representing the value of the return
2731 address for the frame COUNT steps up from the current frame. */
2732
d5b7b3ae
RE
2733#define RETURN_ADDR_RTX(COUNT, FRAME) \
2734 arm_return_addr (COUNT, FRAME)
2735
2736/* Mask of the bits in the PC that contain the real return address
2737 when running in 26-bit mode. */
2738#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2739
2c849145
JM
2740/* Pick up the return address upon entry to a procedure. Used for
2741 dwarf2 unwind information. This also enables the table driven
2742 mechanism. */
2c849145
JM
2743#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2744#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2745
39950dff
MS
2746/* Used to mask out junk bits from the return address, such as
2747 processor state, interrupt status, condition codes and the like. */
2748#define MASK_RETURN_ADDR \
2749 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2750 in 26 bit mode, the condition codes must be masked out of the \
2751 return address. This does not apply to ARM6 and later processors \
2752 when running in 32 bit mode. */ \
fcd53748
JT
2753 ((!TARGET_APCS_32) ? (gen_int_mode (RETURN_ADDR_MASK26, Pmode)) \
2754 : (arm_arch4 || TARGET_THUMB) ? \
2755 (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
2756 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2757
2758\f
2759/* Define the codes that are matched by predicates in arm.c */
2760#define PREDICATE_CODES \
2761 {"s_register_operand", {SUBREG, REG}}, \
b15bca31 2762 {"arm_hard_register_operand", {REG}}, \
d5b7b3ae
RE
2763 {"f_register_operand", {SUBREG, REG}}, \
2764 {"arm_add_operand", {SUBREG, REG, CONST_INT}}, \
2765 {"fpu_add_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2766 {"fpu_rhs_operand", {SUBREG, REG, CONST_DOUBLE}}, \
2767 {"arm_rhs_operand", {SUBREG, REG, CONST_INT}}, \
2768 {"arm_not_operand", {SUBREG, REG, CONST_INT}}, \
2769 {"reg_or_int_operand", {SUBREG, REG, CONST_INT}}, \
2770 {"index_operand", {SUBREG, REG, CONST_INT}}, \
2771 {"thumb_cmp_operand", {SUBREG, REG, CONST_INT}}, \
2772 {"offsettable_memory_operand", {MEM}}, \
2773 {"bad_signed_byte_operand", {MEM}}, \
2774 {"alignable_memory_operand", {MEM}}, \
2775 {"shiftable_operator", {PLUS, MINUS, AND, IOR, XOR}}, \
2776 {"minmax_operator", {SMIN, SMAX, UMIN, UMAX}}, \
2777 {"shift_operator", {ASHIFT, ASHIFTRT, LSHIFTRT, ROTATERT, MULT}}, \
2778 {"di_operand", {SUBREG, REG, CONST_INT, CONST_DOUBLE, MEM}}, \
2779 {"nonimmediate_di_operand", {SUBREG, REG, MEM}}, \
2780 {"soft_df_operand", {SUBREG, REG, CONST_DOUBLE, MEM}}, \
2781 {"nonimmediate_soft_df_operand", {SUBREG, REG, MEM}}, \
2782 {"load_multiple_operation", {PARALLEL}}, \
2783 {"store_multiple_operation", {PARALLEL}}, \
2784 {"equality_operator", {EQ, NE}}, \
e45b72c4
RE
2785 {"arm_comparison_operator", {EQ, NE, LE, LT, GE, GT, GEU, GTU, LEU, \
2786 LTU, UNORDERED, ORDERED, UNLT, UNLE, \
2787 UNGE, UNGT}}, \
d5b7b3ae
RE
2788 {"arm_rhsm_operand", {SUBREG, REG, CONST_INT, MEM}}, \
2789 {"const_shift_operand", {CONST_INT}}, \
2790 {"multi_register_push", {PARALLEL}}, \
2791 {"cc_register", {REG}}, \
2792 {"logical_binary_operator", {AND, IOR, XOR}}, \
2793 {"dominant_cc_register", {REG}},
71791e16 2794
ad027eae
RE
2795/* Define this if you have special predicates that know special things
2796 about modes. Genrecog will warn about certain forms of
2797 match_operand without a mode; if the operand predicate is listed in
2798 SPECIAL_MODE_PREDICATES, the warning will be suppressed. */
2799#define SPECIAL_MODE_PREDICATES \
2800 "cc_register", "dominant_cc_register",
2801
d19fb8e3
NC
2802enum arm_builtins
2803{
2804 ARM_BUILTIN_CLZ,
d19fb8e3
NC
2805 ARM_BUILTIN_MAX
2806};
88657302 2807#endif /* ! GCC_ARM_H */