]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
[ARM/FDPIC v6 03/24] [ARM] FDPIC: Force FDPIC related options unless -mno-fdpic is...
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
a5544970 2 Copyright (C) 1991-2019 Free Software Foundation, Inc.
35d965d5 3 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 4 and Martin Simmons (@harleqn.co.uk).
949d79eb 5 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
6 Minor hacks by Nick Clifton (nickc@cygnus.com)
7
4f448245 8 This file is part of GCC.
35d965d5 9
4f448245
NC
10 GCC is free software; you can redistribute it and/or modify it
11 under the terms of the GNU General Public License as published
2f83c7d6 12 by the Free Software Foundation; either version 3, or (at your
4f448245 13 option) any later version.
35d965d5 14
4f448245
NC
15 GCC is distributed in the hope that it will be useful, but WITHOUT
16 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
17 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
18 License for more details.
35d965d5 19
999db125
GJL
20 Under Section 7 of GPL version 3, you are granted additional
21 permissions described in the GCC Runtime Library Exception, version
22 3.1, as published by the Free Software Foundation.
23
c7eca9fe
GJL
24 You should have received a copy of the GNU General Public License and
25 a copy of the GCC Runtime Library Exception along with this program;
26 see the files COPYING3 and COPYING.RUNTIME respectively. If not, see
2f83c7d6 27 <http://www.gnu.org/licenses/>. */
35d965d5 28
88657302
RH
29#ifndef GCC_ARM_H
30#define GCC_ARM_H
b355a481 31
ef4bddc2 32/* We can't use machine_mode inside a generator file because it
46107b99
RE
33 hasn't been created yet; we shouldn't be using any code that
34 needs the real definition though, so this ought to be safe. */
35#ifdef GENERATOR_FILE
36#define MACHMODE int
37#else
38#include "insn-modes.h"
2c0122c9 39#define MACHMODE machine_mode
46107b99
RE
40#endif
41
9403b7f7
RS
42#include "config/vxworks-dummy.h"
43
35fd3193 44/* The architecture define. */
78011587
PB
45extern char arm_arch_name[];
46
e6471be6 47/* Target CPU builtins. */
7049e4eb 48#define TARGET_CPU_CPP_BUILTINS() arm_cpu_cpp_builtins (pfile)
e6471be6 49
b4c522fa
IB
50/* Target CPU versions for D. */
51#define TARGET_D_CPU_VERSIONS arm_d_target_versions
52
ad7be009 53#include "config/arm/arm-opts.h"
9b66ebb1
PB
54
55/* The processor for which instructions should be scheduled. */
56extern enum processor_type arm_tune;
57
d5b7b3ae 58typedef enum arm_cond_code
89c7ca52
RE
59{
60 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
61 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
62}
63arm_cc;
6cfc7210 64
d5b7b3ae 65extern arm_cc arm_current_cc;
ff9940b0 66
d5b7b3ae 67#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 68
cd794ed4 69/* The maximum number of instructions that is beneficial to
b24a2ce5
GY
70 conditionally execute. */
71#undef MAX_CONDITIONAL_EXECUTE
72#define MAX_CONDITIONAL_EXECUTE arm_max_conditional_execute ()
73
6cfc7210
NC
74extern int arm_target_label;
75extern int arm_ccfsm_state;
e2500fed 76extern GTY(()) rtx arm_target_insn;
b76c3c4b
PB
77/* Callback to output language specific object attributes. */
78extern void (*arm_lang_output_object_attributes_hook)(void);
5774b1fa
JG
79
80/* This type is the user-visible __fp16. We need it in a few places in
81 the backend. Defined in arm-builtins.c. */
82extern tree arm_fp16_type_node;
83
35d965d5 84\f
5742588d 85#undef CPP_SPEC
78011587 86#define CPP_SPEC "%(subtarget_cpp_spec) \
5e1b4d5a
JM
87%{mfloat-abi=soft:%{mfloat-abi=hard: \
88 %e-mfloat-abi=soft and -mfloat-abi=hard may not be used together}} \
e6471be6
NB
89%{mbig-endian:%{mlittle-endian: \
90 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 91
be393ecf 92#ifndef CC1_SPEC
dfa08768 93#define CC1_SPEC ""
be393ecf 94#endif
7a801826
RE
95
96/* This macro defines names of additional specifications to put in the specs
97 that can be used in various specifications like CC1_SPEC. Its definition
98 is an initializer with a subgrouping for each command option.
99
100 Each subgrouping contains a string constant, that defines the
4f448245 101 specification name, and a string constant that used by the GCC driver
7a801826
RE
102 program.
103
104 Do not define this macro if it does not need to do anything. */
105#define EXTRA_SPECS \
38fc909b 106 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
54e73f88 107 { "asm_cpu_spec", ASM_CPU_SPEC }, \
7a801826
RE
108 SUBTARGET_EXTRA_SPECS
109
914a3b8c 110#ifndef SUBTARGET_EXTRA_SPECS
7a801826 111#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
112#endif
113
6cfc7210 114#ifndef SUBTARGET_CPP_SPEC
38fc909b 115#define SUBTARGET_CPP_SPEC ""
6cfc7210 116#endif
35d965d5 117\f
1a7ae4ce 118/* Tree Target Specification. */
08793a38
CB
119#define TARGET_ARM_P(flags) (!TARGET_THUMB_P (flags))
120#define TARGET_THUMB1_P(flags) (TARGET_THUMB_P (flags) && !arm_arch_thumb2)
121#define TARGET_THUMB2_P(flags) (TARGET_THUMB_P (flags) && arm_arch_thumb2)
5797378a 122#define TARGET_32BIT_P(flags) (TARGET_ARM_P (flags) || TARGET_THUMB2_P (flags))
08793a38 123
35d965d5 124/* Run-time Target Specification. */
48528842
RR
125/* Use hardware floating point instructions. -mgeneral-regs-only prevents
126the use of floating point instructions and registers but does not prevent
127emission of floating point pcs attributes. */
128#define TARGET_HARD_FLOAT_SUB (arm_float_abi != ARM_FLOAT_ABI_SOFT \
2e17e319 129 && bitmap_bit_p (arm_active_target.isa, \
ec5e6814
TP
130 isa_bit_vfpv2) \
131 && TARGET_32BIT)
48528842
RR
132
133#define TARGET_HARD_FLOAT (TARGET_HARD_FLOAT_SUB \
134 && !TARGET_GENERAL_REGS_ONLY)
135
136#define TARGET_SOFT_FLOAT (!TARGET_HARD_FLOAT_SUB)
2e17e319
RE
137/* User has permitted use of FP instructions, if they exist for this
138 target. */
139#define TARGET_MAYBE_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
72cdc543
PB
140/* Use hardware floating point calling convention. */
141#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
5a9335ef 142#define TARGET_IWMMXT (arm_arch_iwmmxt)
8fd03515 143#define TARGET_IWMMXT2 (arm_arch_iwmmxt2)
48528842
RR
144#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_32BIT \
145 && !TARGET_GENERAL_REGS_ONLY)
146#define TARGET_REALLY_IWMMXT2 (TARGET_IWMMXT2 && TARGET_32BIT \
147 && !TARGET_GENERAL_REGS_ONLY)
5b3e6663 148#define TARGET_IWMMXT_ABI (TARGET_32BIT && arm_abi == ARM_ABI_IWMMXT)
d5b7b3ae
RE
149#define TARGET_ARM (! TARGET_THUMB)
150#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
a3038e19 151#define TARGET_BACKTRACE (crtl->is_leaf \
c54c7322
RS
152 ? TARGET_TPCS_LEAF_FRAME \
153 : TARGET_TPCS_FRAME)
b6685939
PB
154#define TARGET_AAPCS_BASED \
155 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 156
d3585b76
DJ
157#define TARGET_HARD_TP (target_thread_pointer == TP_CP15)
158#define TARGET_SOFT_TP (target_thread_pointer == TP_SOFT)
ccdc2164 159#define TARGET_GNU2_TLS (target_tls_dialect == TLS_GNU2)
d3585b76 160
5b3e6663
PB
161/* Only 16-bit thumb code. */
162#define TARGET_THUMB1 (TARGET_THUMB && !arm_arch_thumb2)
163/* Arm or Thumb-2 32-bit code. */
164#define TARGET_32BIT (TARGET_ARM || arm_arch_thumb2)
165/* 32-bit Thumb-2 code. */
166#define TARGET_THUMB2 (TARGET_THUMB && arm_arch_thumb2)
bf98ec6c
PB
167/* Thumb-1 only. */
168#define TARGET_THUMB1_ONLY (TARGET_THUMB1 && !arm_arch_notm)
5b3e6663 169
c3f808d3 170#define TARGET_LDRD (arm_arch5te && ARM_DOUBLEWORD_ALIGN \
3383b7fa
GY
171 && !TARGET_THUMB1)
172
582e2e43
KT
173#define TARGET_CRC32 (arm_arch_crc)
174
88f77cba 175/* The following two macros concern the ability to execute coprocessor
302c3d8e
PB
176 instructions for VFPv3 or NEON. TARGET_VFP3/TARGET_VFPD32 are currently
177 only ever tested when we know we are generating for VFP hardware; we need
178 to be more careful with TARGET_NEON as noted below. */
88f77cba 179
302c3d8e 180/* FPU is has the full VFPv3/NEON register file of 32 D registers. */
091df649 181#define TARGET_VFPD32 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_d32))
302c3d8e
PB
182
183/* FPU supports VFPv3 instructions. */
bdb0828f 184#define TARGET_VFP3 (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv3))
302c3d8e 185
2f6403f1 186/* FPU supports FPv5 instructions. */
bdb0828f 187#define TARGET_VFP5 (bitmap_bit_p (arm_active_target.isa, isa_bit_fpv5))
2f6403f1 188
e0dc3601 189/* FPU only supports VFP single-precision instructions. */
091df649 190#define TARGET_VFP_SINGLE (!TARGET_VFP_DOUBLE)
e0dc3601
PB
191
192/* FPU supports VFP double-precision instructions. */
091df649 193#define TARGET_VFP_DOUBLE (bitmap_bit_p (arm_active_target.isa, isa_bit_fp_dbl))
e0dc3601
PB
194
195/* FPU supports half-precision floating-point with NEON element load/store. */
00ea1506 196#define TARGET_NEON_FP16 \
091df649
RE
197 (bitmap_bit_p (arm_active_target.isa, isa_bit_neon) \
198 && bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
0fd8c3ad 199
091df649
RE
200/* FPU supports VFP half-precision floating-point conversions. */
201#define TARGET_FP16 (bitmap_bit_p (arm_active_target.isa, isa_bit_fp16conv))
e0dc3601 202
5e0f10a0
JG
203/* FPU supports converting between HFmode and DFmode in a single hardware
204 step. */
205#define TARGET_FP16_TO_DOUBLE \
f65112f6 206 (TARGET_HARD_FLOAT && TARGET_FP16 && TARGET_VFP5 && TARGET_VFP_DOUBLE)
5e0f10a0 207
9e94a7fc 208/* FPU supports fused-multiply-add operations. */
bdb0828f 209#define TARGET_FMA (bitmap_bit_p (arm_active_target.isa, isa_bit_vfpv4))
9e94a7fc 210
595fefee 211/* FPU supports Crypto extensions. */
091df649 212#define TARGET_CRYPTO (bitmap_bit_p (arm_active_target.isa, isa_bit_crypto))
595fefee 213
88f77cba
JB
214/* FPU supports Neon instructions. The setting of this macro gets
215 revealed via __ARM_NEON__ so we add extra guards upon TARGET_32BIT
216 and TARGET_HARD_FLOAT to ensure that NEON instructions are
217 available. */
cafd2e45 218#define TARGET_NEON \
00ea1506 219 (TARGET_32BIT && TARGET_HARD_FLOAT \
091df649 220 && bitmap_bit_p (arm_active_target.isa, isa_bit_neon))
cafd2e45 221
252e03b5
MW
222/* FPU supports ARMv8.1 Adv.SIMD extensions. */
223#define TARGET_NEON_RDMA (TARGET_NEON && arm_arch8_1)
224
82896b22 225/* Supports the Dot Product AdvSIMD extensions. */
427071d4 226#define TARGET_DOTPROD (TARGET_NEON && TARGET_VFP5 \
ba09dd21 227 && bitmap_bit_p (arm_active_target.isa, \
82896b22
TC
228 isa_bit_dotprod) \
229 && arm_arch8_2)
ba09dd21 230
c2b7062d
TC
231/* Supports the Armv8.3-a Complex number AdvSIMD extensions. */
232#define TARGET_COMPLEX (TARGET_NEON && arm_arch8_3)
233
06e95715
KT
234/* FPU supports the floating point FP16 instructions for ARMv8.2-A
235 and later. */
4040b89a 236#define TARGET_VFP_FP16INST \
c8d61ab8 237 (TARGET_32BIT && TARGET_HARD_FLOAT && TARGET_VFP5 && arm_fp16_inst)
4040b89a 238
06e95715
KT
239/* Target supports the floating point FP16 instructions from ARMv8.2-A
240 and later. */
241#define TARGET_FP16FML (TARGET_NEON \
242 && bitmap_bit_p (arm_active_target.isa, \
243 isa_bit_fp16fml) \
244 && arm_arch8_2)
245
4040b89a
MW
246/* FPU supports the AdvSIMD FP16 instructions for ARMv8.2 and later. */
247#define TARGET_NEON_FP16INST (TARGET_VFP_FP16INST && TARGET_NEON_RDMA)
248
9e94a7fc 249/* Q-bit is present. */
c8b6aa7c 250#define TARGET_ARM_QBIT \
c3f808d3 251 (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7))
9e94a7fc 252/* Saturation operation, e.g. SSAT. */
c8b6aa7c
CB
253#define TARGET_ARM_SAT \
254 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7))
5b3e6663 255/* "DSP" multiply instructions, eg. SMULxy. */
c8b6aa7c 256#define TARGET_DSP_MULTIPLY \
c3f808d3 257 (TARGET_32BIT && arm_arch5te && (arm_arch_notm || arm_arch7em))
5b3e6663 258/* Integer SIMD instructions, and extend-accumulate instructions. */
c8b6aa7c
CB
259#define TARGET_INT_SIMD \
260 (TARGET_32BIT && arm_arch6 && (arm_arch_notm || arm_arch7em))
5b3e6663 261
571191af 262/* Should MOVW/MOVT be used in preference to a constant pool. */
7ec70105 263#define TARGET_USE_MOVT \
33427b46 264 (TARGET_HAVE_MOVT \
02231c13
TG
265 && (arm_disable_literal_pool \
266 || (!optimize_size && !current_tune->prefer_constant_pool)))
571191af 267
029e79eb 268/* Nonzero if this chip provides the DMB instruction. */
9e2a6301 269#define TARGET_HAVE_DMB (arm_arch6m || arm_arch7)
029e79eb
MS
270
271/* Nonzero if this chip implements a memory barrier via CP15. */
80651d8e
DAG
272#define TARGET_HAVE_DMB_MCR (arm_arch6 && ! TARGET_HAVE_DMB \
273 && ! TARGET_THUMB1)
029e79eb
MS
274
275/* Nonzero if this chip implements a memory barrier instruction. */
276#define TARGET_HAVE_MEMORY_BARRIER (TARGET_HAVE_DMB || TARGET_HAVE_DMB_MCR)
277
278/* Nonzero if this chip supports ldrex and strex */
ddb92ab9
TP
279#define TARGET_HAVE_LDREX ((arm_arch6 && TARGET_ARM) \
280 || arm_arch7 \
281 || (arm_arch8 && !arm_arch_notm))
029e79eb 282
74a00288 283/* Nonzero if this chip supports LPAE. */
bf634d1c 284#define TARGET_HAVE_LPAE (arm_arch_lpae)
74a00288 285
cfe52743 286/* Nonzero if this chip supports ldrex{bh} and strex{bh}. */
ddb92ab9
TP
287#define TARGET_HAVE_LDREXBH ((arm_arch6k && TARGET_ARM) \
288 || arm_arch7 \
289 || (arm_arch8 && !arm_arch_notm))
cfe52743
DAG
290
291/* Nonzero if this chip supports ldrexd and strexd. */
c8b6aa7c
CB
292#define TARGET_HAVE_LDREXD (((arm_arch6k && TARGET_ARM) \
293 || arm_arch7) && arm_arch_notm)
5b3e6663 294
5ad29f12 295/* Nonzero if this chip supports load-acquire and store-release. */
ddb92ab9 296#define TARGET_HAVE_LDACQ (TARGET_ARM_ARCH >= 8)
d62b809c
TP
297
298/* Nonzero if this chip supports LDAEXD and STLEXD. */
299#define TARGET_HAVE_LDACQEXD (TARGET_ARM_ARCH >= 8 \
300 && TARGET_32BIT \
301 && arm_arch_notm)
5ad29f12 302
2b9509a3
TP
303/* Nonzero if this chip provides the MOVW and MOVT instructions. */
304#define TARGET_HAVE_MOVT (arm_arch_thumb2 || arm_arch8)
33427b46 305
5ce15300
TP
306/* Nonzero if this chip provides the CBZ and CBNZ instructions. */
307#define TARGET_HAVE_CBZ (arm_arch_thumb2 || arm_arch8)
308
572070ef 309/* Nonzero if integer division instructions supported. */
c8b6aa7c 310#define TARGET_IDIV ((TARGET_ARM && arm_arch_arm_hwdiv) \
5ce15300 311 || (TARGET_THUMB && arm_arch_thumb_hwdiv))
572070ef 312
afe006ad
TG
313/* Nonzero if disallow volatile memory access in IT block. */
314#define TARGET_NO_VOLATILE_CE (arm_arch_no_volatile_ce)
315
26c66656
KV
316/* Should constant I be slplit for OP. */
317#define DONT_EARLY_SPLIT_CONSTANT(i, op) \
318 ((optimize >= 2) \
319 && can_create_pseudo_p () \
320 && !const_ok_for_op (i, op))
321
b3f8d95d
MM
322/* True iff the full BPABI is being used. If TARGET_BPABI is true,
323 then TARGET_AAPCS_BASED must be true -- but the converse does not
324 hold. TARGET_BPABI implies the use of the BPABI runtime library,
325 etc., in addition to just the AAPCS calling conventions. */
326#ifndef TARGET_BPABI
327#define TARGET_BPABI false
f676971a 328#endif
b3f8d95d 329
2f7d18dd
CB
330/* Transform lane numbers on big endian targets. This is used to allow for the
331 endianness difference between NEON architectural lane numbers and those
332 used in RTL */
333#define NEON_ENDIAN_LANE_N(mode, n) \
334 (BYTES_BIG_ENDIAN ? GET_MODE_NUNITS (mode) - 1 - n : n)
335
7816bea0
DJ
336/* Support for a compile-time default CPU, et cetera. The rules are:
337 --with-arch is ignored if -march or -mcpu are specified.
338 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
339 by --with-arch.
340 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
341 by -march).
5e1b4d5a 342 --with-float is ignored if -mfloat-abi is specified.
5848830f 343 --with-fpu is ignored if -mfpu is specified.
ccdc2164
NS
344 --with-abi is ignored if -mabi is specified.
345 --with-tls is ignored if -mtls-dialect is specified. */
7816bea0
DJ
346#define OPTION_DEFAULT_SPECS \
347 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
348 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
349 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
5e1b4d5a 350 {"float", "%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}" }, \
5848830f 351 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
3cf94279 352 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"}, \
ccdc2164 353 {"mode", "%{!marm:%{!mthumb:-m%(VALUE)}}"}, \
7cf13d1f 354 {"tls", "%{!mtls-dialect=*:-mtls-dialect=%(VALUE)}"},
7816bea0 355
d79f3032
PB
356extern const struct arm_fpu_desc
357{
358 const char *name;
066416da 359 enum isa_feature isa_bits[isa_num_bits];
19708abc
CB
360} all_fpus[];
361
d79f3032
PB
362/* Which floating point hardware to schedule for. */
363extern int arm_fpu_attr;
71791e16 364
3d8532aa
PB
365#ifndef TARGET_DEFAULT_FLOAT_ABI
366#define TARGET_DEFAULT_FLOAT_ABI ARM_FLOAT_ABI_SOFT
367#endif
368
5848830f
PB
369#ifndef ARM_DEFAULT_ABI
370#define ARM_DEFAULT_ABI ARM_ABI_APCS
371#endif
372
1ca92bdc
SH
373/* AAPCS based ABIs use short enums by default. */
374#ifndef ARM_DEFAULT_SHORT_ENUMS
375#define ARM_DEFAULT_SHORT_ENUMS \
376 (TARGET_AAPCS_BASED && arm_abi != ARM_ABI_AAPCS_LINUX)
377#endif
378
9e94a7fc
MGD
379/* Map each of the micro-architecture variants to their corresponding
380 major architecture revision. */
381
382enum base_architecture
383{
384 BASE_ARCH_0 = 0,
385 BASE_ARCH_2 = 2,
386 BASE_ARCH_3 = 3,
387 BASE_ARCH_3M = 3,
388 BASE_ARCH_4 = 4,
389 BASE_ARCH_4T = 4,
9e94a7fc
MGD
390 BASE_ARCH_5T = 5,
391 BASE_ARCH_5TE = 5,
392 BASE_ARCH_5TEJ = 5,
393 BASE_ARCH_6 = 6,
394 BASE_ARCH_6J = 6,
39c12541 395 BASE_ARCH_6KZ = 6,
9e94a7fc
MGD
396 BASE_ARCH_6K = 6,
397 BASE_ARCH_6T2 = 6,
398 BASE_ARCH_6M = 6,
399 BASE_ARCH_6Z = 6,
400 BASE_ARCH_7 = 7,
401 BASE_ARCH_7A = 7,
402 BASE_ARCH_7R = 7,
403 BASE_ARCH_7M = 7,
595fefee 404 BASE_ARCH_7EM = 7,
05a437c1
TP
405 BASE_ARCH_8A = 8,
406 BASE_ARCH_8M_BASE = 8,
9296dd9b
TP
407 BASE_ARCH_8M_MAIN = 8,
408 BASE_ARCH_8R = 8
9e94a7fc
MGD
409};
410
411/* The major revision number of the ARM Architecture implemented by the target. */
412extern enum base_architecture arm_base_arch;
413
9b66ebb1 414/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
415extern int arm_arch4;
416
68d560d4
RE
417/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
418extern int arm_arch4t;
419
c3f808d3
KT
420/* Nonzero if this chip supports the ARM Architecture 5T extensions. */
421extern int arm_arch5t;
62b10bbc 422
c3f808d3
KT
423/* Nonzero if this chip supports the ARM Architecture 5TE extensions. */
424extern int arm_arch5te;
b15bca31 425
9b66ebb1
PB
426/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
427extern int arm_arch6;
428
029e79eb
MS
429/* Nonzero if this chip supports the ARM Architecture 6k extensions. */
430extern int arm_arch6k;
431
9e2a6301
TG
432/* Nonzero if instructions present in ARMv6-M can be used. */
433extern int arm_arch6m;
434
029e79eb
MS
435/* Nonzero if this chip supports the ARM Architecture 7 extensions. */
436extern int arm_arch7;
437
5b3e6663
PB
438/* Nonzero if instructions not present in the 'M' profile can be used. */
439extern int arm_arch_notm;
440
60bd3528
PB
441/* Nonzero if instructions present in ARMv7E-M can be used. */
442extern int arm_arch7em;
443
595fefee
MGD
444/* Nonzero if this chip supports the ARM Architecture 8 extensions. */
445extern int arm_arch8;
446
252e03b5
MW
447/* Nonzero if this chip supports the ARM Architecture 8.1 extensions. */
448extern int arm_arch8_1;
449
4040b89a
MW
450/* Nonzero if this chip supports the ARM Architecture 8.2 extensions. */
451extern int arm_arch8_2;
452
c2b7062d
TC
453/* Nonzero if this chip supports the ARM Architecture 8.3 extensions. */
454extern int arm_arch8_3;
455
456/* Nonzero if this chip supports the ARM Architecture 8.4 extensions. */
457extern int arm_arch8_4;
458
4040b89a
MW
459/* Nonzero if this chip supports the FP16 instructions extension of ARM
460 Architecture 8.2. */
461extern int arm_fp16_inst;
462
f5a1b0d2
NC
463/* Nonzero if this chip can benefit from load scheduling. */
464extern int arm_ld_sched;
465
466/* Nonzero if this chip is a StrongARM. */
abac3b49 467extern int arm_tune_strongarm;
f5a1b0d2 468
5a9335ef
NC
469/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
470extern int arm_arch_iwmmxt;
471
8fd03515
XQ
472/* Nonzero if this chip supports Intel Wireless MMX2 technology. */
473extern int arm_arch_iwmmxt2;
474
d19fb8e3 475/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
476extern int arm_arch_xscale;
477
abac3b49 478/* Nonzero if tuning for XScale. */
4b3c2e48 479extern int arm_tune_xscale;
d19fb8e3 480
abac3b49
RE
481/* Nonzero if tuning for stores via the write buffer. */
482extern int arm_tune_wbuf;
f5a1b0d2 483
7612f14d
PB
484/* Nonzero if tuning for Cortex-A9. */
485extern int arm_tune_cortex_a9;
486
2ad4dcf9 487/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 488 preprocessor.
2ad4dcf9
RE
489 XXX This is a bit of a hack, it's intended to help work around
490 problems in GLD which doesn't understand that armv5t code is
491 interworking clean. */
492extern int arm_cpp_interwork;
493
52545641
TP
494/* Nonzero if chip supports Thumb 1. */
495extern int arm_arch_thumb1;
496
5b3e6663
PB
497/* Nonzero if chip supports Thumb 2. */
498extern int arm_arch_thumb2;
499
572070ef
PB
500/* Nonzero if chip supports integer division instruction in ARM mode. */
501extern int arm_arch_arm_hwdiv;
502
503/* Nonzero if chip supports integer division instruction in Thumb mode. */
504extern int arm_arch_thumb_hwdiv;
5b3e6663 505
afe006ad
TG
506/* Nonzero if chip disallows volatile memory access in IT block. */
507extern int arm_arch_no_volatile_ce;
508
02231c13
TG
509/* Nonzero if we shouldn't use literal pools. */
510#ifndef USED_FOR_TARGET
511extern bool arm_disable_literal_pool;
512#endif
513
582e2e43
KT
514/* Nonzero if chip supports the ARMv8 CRC instructions. */
515extern int arm_arch_crc;
516
de7b5723
AV
517/* Nonzero if chip supports the ARMv8-M Security Extensions. */
518extern int arm_arch_cmse;
519
2ce9c1b9 520#ifndef TARGET_DEFAULT
c54c7322 521#define TARGET_DEFAULT (MASK_APCS_FRAME)
2ce9c1b9 522#endif
35d965d5 523
86efdc8e
PB
524/* Nonzero if PIC code requires explicit qualifiers to generate
525 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
526 Subtargets can override these if required. */
527#ifndef NEED_GOT_RELOC
528#define NEED_GOT_RELOC 0
529#endif
530#ifndef NEED_PLT_RELOC
531#define NEED_PLT_RELOC 0
e2723c62 532#endif
84306176 533
32d6e6c0
JY
534#ifndef TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE
535#define TARGET_DEFAULT_PIC_DATA_IS_TEXT_RELATIVE 1
536#endif
537
84306176
PB
538/* Nonzero if we need to refer to the GOT with a PC-relative
539 offset. In other words, generate
540
f676971a 541 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
542
543 rather than
544
545 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
546
f676971a 547 The default is true, which matches NetBSD. Subtargets can
84306176
PB
548 override this if required. */
549#ifndef GOT_PCREL
550#define GOT_PCREL 1
551#endif
35d965d5
RS
552\f
553/* Target machine storage Layout. */
554
ff9940b0
RE
555
556/* Define this macro if it is advisable to hold scalars in registers
557 in a wider mode than that declared by the program. In such cases,
558 the value is constrained to be within the bounds of the declared
559 type, but kept valid in the wider mode. The signedness of the
560 extension may differ from that of the type. */
561
6cfc7210 562#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
563 if (GET_MODE_CLASS (MODE) == MODE_INT \
564 && GET_MODE_SIZE (MODE) < 4) \
565 { \
2ce9c1b9 566 (MODE) = SImode; \
ff9940b0
RE
567 }
568
35d965d5
RS
569/* Define this if most significant bit is lowest numbered
570 in instructions that operate on numbered bit-fields. */
571#define BITS_BIG_ENDIAN 0
572
f676971a 573/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
574 Most ARM processors are run in little endian mode, so that is the default.
575 If you want to have it run-time selectable, change the definition in a
576 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 577#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
578
579/* Define this if most significant word of a multiword number is the lowest
8adb5dc7
KT
580 numbered. */
581#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN)
ddee6aba 582
35d965d5
RS
583#define UNITS_PER_WORD 4
584
5848830f 585/* True if natural alignment is used for doubleword types. */
b6685939
PB
586#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
587
5848830f 588#define DOUBLEWORD_ALIGNMENT 64
35d965d5 589
5848830f 590#define PARM_BOUNDARY 32
5a9335ef 591
5848830f 592#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 593
5848830f
PB
594#define PREFERRED_STACK_BOUNDARY \
595 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 596
63b0cb04
CB
597#define FUNCTION_BOUNDARY_P(flags) (TARGET_THUMB_P (flags) ? 16 : 32)
598#define FUNCTION_BOUNDARY (FUNCTION_BOUNDARY_P (target_flags))
35d965d5 599
92928d71
AO
600/* The lowest bit is used to indicate Thumb-mode functions, so the
601 vbit must go into the delta field of pointers to member
602 functions. */
603#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
604
35d965d5
RS
605#define EMPTY_FIELD_BOUNDARY 32
606
5848830f 607#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 608
f276d31d
BE
609#define MALLOC_ABI_ALIGNMENT BIGGEST_ALIGNMENT
610
27847754
NC
611/* XXX Blah -- this macro is used directly by libobjc. Since it
612 supports no vector modes, cut out the complexity and fall back
613 on BIGGEST_FIELD_ALIGNMENT. */
614#ifdef IN_TARGET_LIBS
8fca31a2 615#define BIGGEST_FIELD_ALIGNMENT 64
27847754 616#endif
5a9335ef 617
96339268
RE
618/* Align definitions of arrays, unions and structures so that
619 initializations and copies can be made more efficient. This is not
620 ABI-changing, so it only affects places where we can see the
0c86e0dd
CLT
621 definition. Increasing the alignment tends to introduce padding,
622 so don't do this when optimizing for size/conserving stack space. */
623#define ARM_EXPAND_ALIGNMENT(COND, EXP, ALIGN) \
624 (((COND) && ((ALIGN) < BITS_PER_WORD) \
96339268
RE
625 && (TREE_CODE (EXP) == ARRAY_TYPE \
626 || TREE_CODE (EXP) == UNION_TYPE \
627 || TREE_CODE (EXP) == RECORD_TYPE)) ? BITS_PER_WORD : (ALIGN))
628
0c86e0dd
CLT
629/* Align global data. */
630#define DATA_ALIGNMENT(EXP, ALIGN) \
631 ARM_EXPAND_ALIGNMENT(!optimize_size, EXP, ALIGN)
632
96339268 633/* Similarly, make sure that objects on the stack are sensibly aligned. */
0c86e0dd
CLT
634#define LOCAL_ALIGNMENT(EXP, ALIGN) \
635 ARM_EXPAND_ALIGNMENT(!flag_conserve_stack, EXP, ALIGN)
96339268 636
723ae7c1
NC
637/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
638 value set in previous versions of this toolchain was 8, which produces more
639 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 640 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 641 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
642 0020D) page 2-20 says "Structures are aligned on word boundaries".
643 The AAPCS specifies a value of 8. */
6ead9ba5 644#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
723ae7c1 645
4912a07c 646/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 647 particular arm target wants to change the default value it should change
6bc82793 648 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
649 for an example of this. */
650#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
651#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 652#endif
2a5307b1 653
825dda42 654/* Nonzero if move instructions will actually fail to work
ff9940b0 655 when given unaligned data. */
35d965d5 656#define STRICT_ALIGNMENT 1
b6685939
PB
657
658/* wchar_t is unsigned under the AAPCS. */
659#ifndef WCHAR_TYPE
660#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
661
662#define WCHAR_TYPE_SIZE BITS_PER_WORD
663#endif
664
655b30bf
JB
665/* Sized for fixed-point types. */
666
667#define SHORT_FRACT_TYPE_SIZE 8
668#define FRACT_TYPE_SIZE 16
669#define LONG_FRACT_TYPE_SIZE 32
670#define LONG_LONG_FRACT_TYPE_SIZE 64
671
672#define SHORT_ACCUM_TYPE_SIZE 16
673#define ACCUM_TYPE_SIZE 32
674#define LONG_ACCUM_TYPE_SIZE 64
675#define LONG_LONG_ACCUM_TYPE_SIZE 64
676
677#define MAX_FIXED_MODE_SIZE 64
678
b6685939
PB
679#ifndef SIZE_TYPE
680#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
681#endif
d81d0bdd 682
077fc835
KH
683#ifndef PTRDIFF_TYPE
684#define PTRDIFF_TYPE (TARGET_AAPCS_BASED ? "int" : "long int")
685#endif
686
d81d0bdd
PB
687/* AAPCS requires that structure alignment is affected by bitfields. */
688#ifndef PCC_BITFIELD_TYPE_MATTERS
689#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
690#endif
691
82a19768
AT
692/* The maximum size of the sync library functions supported. */
693#ifndef MAX_SYNC_LIBFUNC_SIZE
5357406f 694#define MAX_SYNC_LIBFUNC_SIZE (2 * UNITS_PER_WORD)
82a19768
AT
695#endif
696
35d965d5
RS
697\f
698/* Standard register usage. */
699
0be8bd1a 700/* Register allocation in ARM Procedure Call Standard
3c5a5b93 701 (S - saved over call, F - Frame-related).
35d965d5
RS
702
703 r0 * argument word/integer result
704 r1-r3 argument word
705
706 r4-r8 S register variable
707 r9 S (rfp) register variable (real frame pointer)
f676971a 708
f5a1b0d2 709 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
710 r11 F S (fp) argument pointer
711 r12 (ip) temp workspace
712 r13 F S (sp) lower end of current stack frame
713 r14 (lr) link address/workspace
714 r15 F (pc) program counter
715
ff9940b0
RE
716 cc This is NOT a real register, but is used internally
717 to represent things that use or set the condition
718 codes.
719 sfp This isn't either. It is used during rtl generation
720 since the offset between the frame pointer and the
721 auto's isn't known until after register allocation.
722 afp Nor this, we only need this because of non-local
723 goto. Without it fp appears to be used and the
724 elimination code won't get rid of sfp. It tracks
725 fp exactly at all times.
726
5efd84c5 727 *: See TARGET_CONDITIONAL_REGISTER_USAGE */
35d965d5 728
9b66ebb1
PB
729/* s0-s15 VFP scratch (aka d0-d7).
730 s16-s31 S VFP variable (aka d8-d15).
731 vfpcc Not a real register. Represents the VFP condition
732 code flags. */
733
ff9940b0
RE
734/* The stack backtrace structure is as follows:
735 fp points to here: | save code pointer | [fp]
736 | return link value | [fp, #-4]
737 | return sp value | [fp, #-8]
738 | return fp value | [fp, #-12]
739 [| saved r10 value |]
740 [| saved r9 value |]
741 [| saved r8 value |]
742 [| saved r7 value |]
743 [| saved r6 value |]
744 [| saved r5 value |]
745 [| saved r4 value |]
746 [| saved r3 value |]
747 [| saved r2 value |]
748 [| saved r1 value |]
749 [| saved r0 value |]
ff9940b0
RE
750 r0-r3 are not normally saved in a C function. */
751
35d965d5
RS
752/* 1 for registers that have pervasive standard uses
753 and are not available for the register allocator. */
0be8bd1a
RE
754#define FIXED_REGISTERS \
755{ \
756 /* Core regs. */ \
757 0,0,0,0,0,0,0,0, \
758 0,0,0,0,0,1,0,1, \
759 /* VFP regs. */ \
760 1,1,1,1,1,1,1,1, \
761 1,1,1,1,1,1,1,1, \
762 1,1,1,1,1,1,1,1, \
763 1,1,1,1,1,1,1,1, \
764 1,1,1,1,1,1,1,1, \
765 1,1,1,1,1,1,1,1, \
766 1,1,1,1,1,1,1,1, \
767 1,1,1,1,1,1,1,1, \
768 /* IWMMXT regs. */ \
769 1,1,1,1,1,1,1,1, \
770 1,1,1,1,1,1,1,1, \
771 1,1,1,1, \
772 /* Specials. */ \
773 1,1,1,1 \
35d965d5
RS
774}
775
776/* 1 for registers not available across function calls.
777 These must include the FIXED_REGISTERS and also any
778 registers that can be used without being saved.
779 The latter must include the registers where values are returned
780 and the register where structure-value addresses are passed.
ff9940b0 781 Aside from that, you can include as many other registers as you like.
f676971a 782 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 783 easier to assume this for all. SFP is preserved, since FP is. */
0be8bd1a
RE
784#define CALL_USED_REGISTERS \
785{ \
786 /* Core regs. */ \
787 1,1,1,1,0,0,0,0, \
788 0,0,0,0,1,1,1,1, \
789 /* VFP Regs. */ \
790 1,1,1,1,1,1,1,1, \
791 1,1,1,1,1,1,1,1, \
792 1,1,1,1,1,1,1,1, \
793 1,1,1,1,1,1,1,1, \
794 1,1,1,1,1,1,1,1, \
795 1,1,1,1,1,1,1,1, \
796 1,1,1,1,1,1,1,1, \
797 1,1,1,1,1,1,1,1, \
798 /* IWMMXT regs. */ \
799 1,1,1,1,1,1,1,1, \
800 1,1,1,1,1,1,1,1, \
801 1,1,1,1, \
802 /* Specials. */ \
803 1,1,1,1 \
35d965d5
RS
804}
805
6cc8c0b3
NC
806#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
807#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
808#endif
809
6bc82793 810/* These are a couple of extensions to the formats accepted
dd18ae56
NC
811 by asm_fprintf:
812 %@ prints out ASM_COMMENT_START
813 %r prints out REGISTER_PREFIX reg_names[arg] */
814#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
815 case '@': \
816 fputs (ASM_COMMENT_START, FILE); \
817 break; \
818 \
819 case 'r': \
820 fputs (REGISTER_PREFIX, FILE); \
821 fputs (reg_names [va_arg (ARGS, int)], FILE); \
822 break;
823
d5b7b3ae 824/* Round X up to the nearest word. */
0c2ca901 825#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 826
6cfc7210 827/* Convert fron bytes to ints. */
e9d7b180 828#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 829
9b66ebb1
PB
830/* The number of (integer) registers required to hold a quantity of type MODE.
831 Also used for VFP registers. */
e9d7b180
JD
832#define ARM_NUM_REGS(MODE) \
833 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
834
835/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
836#define ARM_NUM_REGS2(MODE, TYPE) \
837 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 838 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
839
840/* The number of (integer) argument register available. */
d5b7b3ae 841#define NUM_ARG_REGS 4
6cfc7210 842
390b17c2
RE
843/* And similarly for the VFP. */
844#define NUM_VFP_ARG_REGS 16
845
093354e0 846/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 847#define ARG_REGISTER(N) (N - 1)
6cfc7210 848
d5b7b3ae
RE
849/* Specify the registers used for certain standard purposes.
850 The values of these macros are register numbers. */
35d965d5 851
d5b7b3ae
RE
852/* The number of the last argument register. */
853#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 854
c769a35d
RE
855/* The numbers of the Thumb register ranges. */
856#define FIRST_LO_REGNUM 0
6d3d9133 857#define LAST_LO_REGNUM 7
c769a35d
RE
858#define FIRST_HI_REGNUM 8
859#define LAST_HI_REGNUM 11
6d3d9133 860
f0a0390e
RH
861/* Overridden by config/arm/bpabi.h. */
862#ifndef ARM_UNWIND_INFO
863#define ARM_UNWIND_INFO 0
617a1b71
PB
864#endif
865
c9ca9b88
PB
866/* Use r0 and r1 to pass exception handling information. */
867#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
868
6d3d9133 869/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
870#define ARM_EH_STACKADJ_REGNUM 2
871#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 872
1e874273
PB
873#ifndef ARM_TARGET2_DWARF_FORMAT
874#define ARM_TARGET2_DWARF_FORMAT DW_EH_PE_pcrel
3f2f838e 875#endif
1e874273
PB
876
877/* ttype entries (the only interesting data references used)
878 use TARGET2 relocations. */
879#define ASM_PREFERRED_EH_DATA_FORMAT(code, data) \
880 (((code) == 0 && (data) == 1 && ARM_UNWIND_INFO) ? ARM_TARGET2_DWARF_FORMAT \
881 : DW_EH_PE_absptr)
1e874273 882
d5b7b3ae
RE
883/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
884 as an invisible last argument (possible since varargs don't exist in
885 Pascal), so the following is not true. */
5b3e6663 886#define STATIC_CHAIN_REGNUM 12
35d965d5 887
d5b7b3ae
RE
888/* Define this to be where the real frame pointer is if it is not possible to
889 work out the offset between the frame pointer and the automatic variables
890 until after register allocation has taken place. FRAME_POINTER_REGNUM
891 should point to a special register that we will make sure is eliminated.
892
893 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 894 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
895 as base register for addressing purposes. (See comments in
896 find_reloads_address()). But - the Thumb does not allow high registers,
897 including r11, to be used as base address registers. Hence our problem.
898
899 The solution used here, and in the old thumb port is to use r7 instead of
900 r11 as the hard frame pointer and to have special code to generate
901 backtrace structures on the stack (if required to do so via a command line
6bc82793 902 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
903 pointer. */
904#define ARM_HARD_FRAME_POINTER_REGNUM 11
905#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 906
b15bca31
RE
907#define HARD_FRAME_POINTER_REGNUM \
908 (TARGET_ARM \
909 ? ARM_HARD_FRAME_POINTER_REGNUM \
910 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 911
e3339d0f
JM
912#define HARD_FRAME_POINTER_IS_FRAME_POINTER 0
913#define HARD_FRAME_POINTER_IS_ARG_POINTER 0
914
b15bca31 915#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 916
b15bca31
RE
917/* Register to use for pushing function arguments. */
918#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae 919
0be8bd1a
RE
920#define FIRST_IWMMXT_REGNUM (LAST_HI_VFP_REGNUM + 1)
921#define LAST_IWMMXT_REGNUM (FIRST_IWMMXT_REGNUM + 15)
a76213b9
XQ
922
923/* Need to sync with WCGR in iwmmxt.md. */
0be8bd1a
RE
924#define FIRST_IWMMXT_GR_REGNUM (LAST_IWMMXT_REGNUM + 1)
925#define LAST_IWMMXT_GR_REGNUM (FIRST_IWMMXT_GR_REGNUM + 3)
d5b7b3ae 926
5a9335ef
NC
927#define IS_IWMMXT_REGNUM(REGNUM) \
928 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
929#define IS_IWMMXT_GR_REGNUM(REGNUM) \
930 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
931
35d965d5 932/* Base register for access to local variables of the function. */
0be8bd1a 933#define FRAME_POINTER_REGNUM 102
ff9940b0 934
d5b7b3ae 935/* Base register for access to arguments of the function. */
0be8bd1a 936#define ARG_POINTER_REGNUM 103
62b10bbc 937
0be8bd1a
RE
938#define FIRST_VFP_REGNUM 16
939#define D7_VFP_REGNUM (FIRST_VFP_REGNUM + 15)
f1adb0a9 940#define LAST_VFP_REGNUM \
302c3d8e 941 (TARGET_VFPD32 ? LAST_HI_VFP_REGNUM : LAST_LO_VFP_REGNUM)
f1adb0a9 942
9b66ebb1
PB
943#define IS_VFP_REGNUM(REGNUM) \
944 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
945
f1adb0a9
JB
946/* VFP registers are split into two types: those defined by VFP versions < 3
947 have D registers overlaid on consecutive pairs of S registers. VFP version 3
948 defines 16 new D registers (d16-d31) which, for simplicity and correctness
949 in various parts of the backend, we implement as "fake" single-precision
950 registers (which would be S32-S63, but cannot be used in that way). The
951 following macros define these ranges of registers. */
0be8bd1a
RE
952#define LAST_LO_VFP_REGNUM (FIRST_VFP_REGNUM + 31)
953#define FIRST_HI_VFP_REGNUM (LAST_LO_VFP_REGNUM + 1)
954#define LAST_HI_VFP_REGNUM (FIRST_HI_VFP_REGNUM + 31)
f1adb0a9
JB
955
956#define VFP_REGNO_OK_FOR_SINGLE(REGNUM) \
957 ((REGNUM) <= LAST_LO_VFP_REGNUM)
958
959/* DFmode values are only valid in even register pairs. */
960#define VFP_REGNO_OK_FOR_DOUBLE(REGNUM) \
961 ((((REGNUM) - FIRST_VFP_REGNUM) & 1) == 0)
962
88f77cba
JB
963/* Neon Quad values must start at a multiple of four registers. */
964#define NEON_REGNO_OK_FOR_QUAD(REGNUM) \
965 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0)
966
967/* Neon structures of vectors must be in even register pairs and there
968 must be enough registers available. Because of various patterns
969 requiring quad registers, we require them to start at a multiple of
970 four. */
971#define NEON_REGNO_OK_FOR_NREGS(REGNUM, N) \
972 ((((REGNUM) - FIRST_VFP_REGNUM) & 3) == 0 \
973 && (LAST_VFP_REGNUM - (REGNUM) >= 2 * (N) - 1))
974
0be8bd1a 975/* The number of hard registers is 16 ARM + 1 CC + 1 SFP + 1 AFP. */
5a9335ef 976/* Intel Wireless MMX Technology registers add 16 + 4 more. */
0be8bd1a
RE
977/* VFP (VFP3) adds 32 (64) + 1 VFPCC. */
978#define FIRST_PSEUDO_REGISTER 104
62b10bbc 979
2fa330b2
PB
980#define DBX_REGISTER_NUMBER(REGNO) arm_dbx_register_number (REGNO)
981
35d965d5
RS
982/* Value should be nonzero if functions must have frame pointers.
983 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 984 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
985 If we have to have a frame pointer we might as well make use of it.
986 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 987 functions, or simple tail call functions. */
a15900b5
DJ
988
989#ifndef SUBTARGET_FRAME_POINTER_REQUIRED
990#define SUBTARGET_FRAME_POINTER_REQUIRED 0
991#endif
992
5a9335ef 993#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 994 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 995
88f77cba
JB
996/* Modes valid for Neon D registers. */
997#define VALID_NEON_DREG_MODE(MODE) \
998 ((MODE) == V2SImode || (MODE) == V4HImode || (MODE) == V8QImode \
5819f96f 999 || (MODE) == V4HFmode || (MODE) == V2SFmode || (MODE) == DImode)
88f77cba
JB
1000
1001/* Modes valid for Neon Q registers. */
1002#define VALID_NEON_QREG_MODE(MODE) \
1003 ((MODE) == V4SImode || (MODE) == V8HImode || (MODE) == V16QImode \
cd1c19a5 1004 || (MODE) == V8HFmode || (MODE) == V4SFmode || (MODE) == V2DImode)
88f77cba
JB
1005
1006/* Structure modes valid for Neon registers. */
1007#define VALID_NEON_STRUCT_MODE(MODE) \
1008 ((MODE) == TImode || (MODE) == EImode || (MODE) == OImode \
1009 || (MODE) == CImode || (MODE) == XImode)
1010
37119410
BS
1011/* The register numbers in sequence, for passing to arm_gen_load_multiple. */
1012extern int arm_regs_in_sequence[];
1013
35d965d5 1014/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1015 since no saving is required (though calls clobber it) and it never contains
1016 function parameters. It is quite good to use lr since other calls may
f676971a 1017 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1018 least likely to contain a function parameter; in addition results are
f1adb0a9
JB
1019 returned in r0.
1020 For VFP/VFPv3, allocate D16-D31 first, then caller-saved registers (D0-D7),
1021 then D8-D15. The reason for doing this is to attempt to reduce register
1022 pressure when both single- and double-precision registers are used in a
1023 function. */
1024
0be8bd1a
RE
1025#define VREG(X) (FIRST_VFP_REGNUM + (X))
1026#define WREG(X) (FIRST_IWMMXT_REGNUM + (X))
1027#define WGREG(X) (FIRST_IWMMXT_GR_REGNUM + (X))
1028
f1adb0a9
JB
1029#define REG_ALLOC_ORDER \
1030{ \
0be8bd1a
RE
1031 /* General registers. */ \
1032 3, 2, 1, 0, 12, 14, 4, 5, \
1033 6, 7, 8, 9, 10, 11, \
1034 /* High VFP registers. */ \
1035 VREG(32), VREG(33), VREG(34), VREG(35), \
1036 VREG(36), VREG(37), VREG(38), VREG(39), \
1037 VREG(40), VREG(41), VREG(42), VREG(43), \
1038 VREG(44), VREG(45), VREG(46), VREG(47), \
1039 VREG(48), VREG(49), VREG(50), VREG(51), \
1040 VREG(52), VREG(53), VREG(54), VREG(55), \
1041 VREG(56), VREG(57), VREG(58), VREG(59), \
1042 VREG(60), VREG(61), VREG(62), VREG(63), \
1043 /* VFP argument registers. */ \
1044 VREG(15), VREG(14), VREG(13), VREG(12), \
1045 VREG(11), VREG(10), VREG(9), VREG(8), \
1046 VREG(7), VREG(6), VREG(5), VREG(4), \
1047 VREG(3), VREG(2), VREG(1), VREG(0), \
1048 /* VFP call-saved registers. */ \
1049 VREG(16), VREG(17), VREG(18), VREG(19), \
1050 VREG(20), VREG(21), VREG(22), VREG(23), \
1051 VREG(24), VREG(25), VREG(26), VREG(27), \
1052 VREG(28), VREG(29), VREG(30), VREG(31), \
1053 /* IWMMX registers. */ \
1054 WREG(0), WREG(1), WREG(2), WREG(3), \
1055 WREG(4), WREG(5), WREG(6), WREG(7), \
1056 WREG(8), WREG(9), WREG(10), WREG(11), \
1057 WREG(12), WREG(13), WREG(14), WREG(15), \
1058 WGREG(0), WGREG(1), WGREG(2), WGREG(3), \
1059 /* Registers not for general use. */ \
1060 CC_REGNUM, VFPCC_REGNUM, \
1061 FRAME_POINTER_REGNUM, ARG_POINTER_REGNUM, \
1062 SP_REGNUM, PC_REGNUM \
35d965d5 1063}
9338ffe6 1064
795dc4fc 1065/* Use different register alloc ordering for Thumb. */
5a733826
BS
1066#define ADJUST_REG_ALLOC_ORDER arm_order_regs_for_local_alloc ()
1067
1068/* Tell IRA to use the order we define rather than messing it up with its
1069 own cost calculations. */
ed15c598 1070#define HONOR_REG_ALLOC_ORDER 1
795dc4fc 1071
9338ffe6
PB
1072/* Interrupt functions can only use registers that have already been
1073 saved by the prologue, even if they would normally be
1074 call-clobbered. */
1075#define HARD_REGNO_RENAME_OK(SRC, DST) \
1076 (! IS_INTERRUPT (cfun->machine->func_type) || \
6fb5fa3c 1077 df_regs_ever_live_p (DST))
35d965d5
RS
1078\f
1079/* Register and constant classes. */
1080
0be8bd1a 1081/* Register classes. */
35d965d5
RS
1082enum reg_class
1083{
1084 NO_REGS,
0be8bd1a
RE
1085 LO_REGS,
1086 STACK_REG,
1087 BASE_REGS,
1088 HI_REGS,
9adcfa3c 1089 CALLER_SAVE_REGS,
0be8bd1a
RE
1090 GENERAL_REGS,
1091 CORE_REGS,
f1adb0a9
JB
1092 VFP_D0_D7_REGS,
1093 VFP_LO_REGS,
1094 VFP_HI_REGS,
9b66ebb1 1095 VFP_REGS,
5a9335ef 1096 IWMMXT_REGS,
0be8bd1a 1097 IWMMXT_GR_REGS,
d5b7b3ae 1098 CC_REG,
9b66ebb1 1099 VFPCC_REG,
0be8bd1a
RE
1100 SFP_REG,
1101 AFP_REG,
35d965d5
RS
1102 ALL_REGS,
1103 LIM_REG_CLASSES
1104};
1105
1106#define N_REG_CLASSES (int) LIM_REG_CLASSES
1107
d6b4baa4 1108/* Give names of register classes as strings for dump file. */
35d965d5
RS
1109#define REG_CLASS_NAMES \
1110{ \
1111 "NO_REGS", \
0be8bd1a
RE
1112 "LO_REGS", \
1113 "STACK_REG", \
1114 "BASE_REGS", \
1115 "HI_REGS", \
9adcfa3c 1116 "CALLER_SAVE_REGS", \
0be8bd1a
RE
1117 "GENERAL_REGS", \
1118 "CORE_REGS", \
f1adb0a9
JB
1119 "VFP_D0_D7_REGS", \
1120 "VFP_LO_REGS", \
1121 "VFP_HI_REGS", \
9b66ebb1 1122 "VFP_REGS", \
5a9335ef 1123 "IWMMXT_REGS", \
0be8bd1a 1124 "IWMMXT_GR_REGS", \
d5b7b3ae 1125 "CC_REG", \
5384443a 1126 "VFPCC_REG", \
9f4f1735
JJ
1127 "SFP_REG", \
1128 "AFP_REG", \
1129 "ALL_REGS" \
35d965d5
RS
1130}
1131
1132/* Define which registers fit in which classes.
1133 This is an initializer for a vector of HARD_REG_SET
1134 of length N_REG_CLASSES. */
f1adb0a9
JB
1135#define REG_CLASS_CONTENTS \
1136{ \
1137 { 0x00000000, 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
f1adb0a9
JB
1138 { 0x000000FF, 0x00000000, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1139 { 0x00002000, 0x00000000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1140 { 0x000020FF, 0x00000000, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
0be8bd1a 1141 { 0x00005F00, 0x00000000, 0x00000000, 0x00000000 }, /* HI_REGS */ \
9adcfa3c 1142 { 0x0000100F, 0x00000000, 0x00000000, 0x00000000 }, /* CALLER_SAVE_REGS */ \
0be8bd1a
RE
1143 { 0x00005FFF, 0x00000000, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1144 { 0x00007FFF, 0x00000000, 0x00000000, 0x00000000 }, /* CORE_REGS */ \
1145 { 0xFFFF0000, 0x00000000, 0x00000000, 0x00000000 }, /* VFP_D0_D7_REGS */ \
1146 { 0xFFFF0000, 0x0000FFFF, 0x00000000, 0x00000000 }, /* VFP_LO_REGS */ \
1147 { 0x00000000, 0xFFFF0000, 0x0000FFFF, 0x00000000 }, /* VFP_HI_REGS */ \
1148 { 0xFFFF0000, 0xFFFFFFFF, 0x0000FFFF, 0x00000000 }, /* VFP_REGS */ \
1149 { 0x00000000, 0x00000000, 0xFFFF0000, 0x00000000 }, /* IWMMXT_REGS */ \
1150 { 0x00000000, 0x00000000, 0x00000000, 0x0000000F }, /* IWMMXT_GR_REGS */ \
1151 { 0x00000000, 0x00000000, 0x00000000, 0x00000010 }, /* CC_REG */ \
1152 { 0x00000000, 0x00000000, 0x00000000, 0x00000020 }, /* VFPCC_REG */ \
1153 { 0x00000000, 0x00000000, 0x00000000, 0x00000040 }, /* SFP_REG */ \
1154 { 0x00000000, 0x00000000, 0x00000000, 0x00000080 }, /* AFP_REG */ \
d8484d41 1155 { 0xFFFF7FFF, 0xFFFFFFFF, 0xFFFFFFFF, 0x0000000F } /* ALL_REGS */ \
35d965d5 1156}
4b02997f 1157
f1adb0a9
JB
1158/* Any of the VFP register classes. */
1159#define IS_VFP_CLASS(X) \
1160 ((X) == VFP_D0_D7_REGS || (X) == VFP_LO_REGS \
1161 || (X) == VFP_HI_REGS || (X) == VFP_REGS)
1162
35d965d5
RS
1163/* The same information, inverted:
1164 Return the class number of the smallest class containing
1165 reg number REGNO. This could be a conditional expression
1166 or could index an array. */
d5b7b3ae 1167#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5
RS
1168
1169/* The class value for index registers, and the one for base regs. */
5b3e6663 1170#define INDEX_REG_CLASS (TARGET_THUMB1 ? LO_REGS : GENERAL_REGS)
f5c630c3 1171#define BASE_REG_CLASS (TARGET_THUMB1 ? LO_REGS : CORE_REGS)
d5b7b3ae 1172
b93a0fe6 1173/* For the Thumb the high registers cannot be used as base registers
6bc82793 1174 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1175 mode, then we must be conservative. */
c896d4b4
MW
1176#define MODE_BASE_REG_CLASS(MODE) \
1177 (TARGET_32BIT ? CORE_REGS \
1178 : GET_MODE_SIZE (MODE) >= 4 ? BASE_REGS \
1179 : LO_REGS)
888d2cd6 1180
67914693 1181/* For Thumb we cannot support SP+reg addressing, so we return LO_REGS
888d2cd6
DJ
1182 instead of BASE_REGS. */
1183#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1184
42db504c 1185/* When this hook returns true for MODE, the compiler allows
d5b7b3ae
RE
1186 registers explicitly used in the rtl to be used as spill registers
1187 but prevents the compiler from extending the lifetime of these
d6b4baa4 1188 registers. */
42db504c
SB
1189#define TARGET_SMALL_REGISTER_CLASSES_FOR_MODE_P \
1190 arm_small_register_classes_for_mode_p
35d965d5 1191
d5b7b3ae
RE
1192/* Must leave BASE_REGS reloads alone */
1193#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
78a14aa8
YR
1194 (lra_in_progress ? NO_REGS \
1195 : ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1196 ? ((true_regnum (X) == -1 ? LO_REGS \
a93072ca 1197 : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
78a14aa8
YR
1198 : NO_REGS)) \
1199 : NO_REGS))
d5b7b3ae
RE
1200
1201#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
1fc017b6
VM
1202 (lra_in_progress ? NO_REGS \
1203 : (CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1204 ? ((true_regnum (X) == -1 ? LO_REGS \
a93072ca 1205 : (true_regnum (X) + hard_regno_nregs (0, MODE) > 8) ? LO_REGS \
1fc017b6
VM
1206 : NO_REGS)) \
1207 : NO_REGS)
35d965d5 1208
ff9940b0
RE
1209/* Return the register class of a scratch register needed to copy IN into
1210 or out of a register in CLASS in MODE. If it can be done directly,
1211 NO_REGS is returned. */
d5b7b3ae 1212#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1213 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1214 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1215 ? coproc_secondary_reload_class (MODE, X, FALSE) \
1216 : (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) \
1217 ? coproc_secondary_reload_class (MODE, X, TRUE) \
5b3e6663 1218 : TARGET_32BIT \
9b66ebb1 1219 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1220 ? GENERAL_REGS : NO_REGS) \
1221 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1222
d6b4baa4 1223/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1224#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
fe2d934b 1225 /* Restrict which direct reloads are allowed for VFP/iWMMXt regs. */ \
00ea1506 1226 ((TARGET_HARD_FLOAT && IS_VFP_CLASS (CLASS)) \
fe2d934b
PB
1227 ? coproc_secondary_reload_class (MODE, X, FALSE) : \
1228 (TARGET_IWMMXT && (CLASS) == IWMMXT_REGS) ? \
1229 coproc_secondary_reload_class (MODE, X, TRUE) : \
0be8bd1a
RE
1230 (TARGET_32BIT ? \
1231 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1232 && CONSTANT_P (X)) \
9b6b54e2 1233 ? GENERAL_REGS : \
0be8bd1a 1234 (((MODE) == HImode && ! arm_arch4 \
d435a4be
KT
1235 && (MEM_P (X) \
1236 || ((REG_P (X) || GET_CODE (X) == SUBREG) \
0be8bd1a
RE
1237 && true_regnum (X) == -1))) \
1238 ? GENERAL_REGS : NO_REGS) \
1239 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1240
35d965d5
RS
1241/* Return the maximum number of consecutive registers
1242 needed to represent mode MODE in a register of class CLASS.
0be8bd1a
RE
1243 ARM regs are UNITS_PER_WORD bits.
1244 FIXME: Is this true for iWMMX? */
35d965d5 1245#define CLASS_MAX_NREGS(CLASS, MODE) \
0be8bd1a 1246 (ARM_NUM_REGS (MODE))
9b6b54e2
NC
1247
1248/* If defined, gives a class of registers that cannot be used as the
1249 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5
RS
1250\f
1251/* Stack layout; function entry, exit and calling. */
1252
1253/* Define this if pushing a word on the stack
1254 makes the stack pointer a smaller address. */
1255#define STACK_GROWS_DOWNWARD 1
1256
a4d05547 1257/* Define this to nonzero if the nominal address of the stack frame
35d965d5
RS
1258 is at the high-address end of the local variables;
1259 that is, each additional local variable allocated
1260 goes at a more negative offset in the frame. */
1261#define FRAME_GROWS_DOWNWARD 1
1262
a2503645
RS
1263/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1264 When present, it is one word in size, and sits at the top of the frame,
1265 between the soft frame pointer and either r7 or r11.
1266
1267 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1268 and only then if some outgoing arguments are passed on the stack. It would
1269 be tempting to also check whether the stack arguments are passed by indirect
1270 calls, but there seems to be no reason in principle why a post-reload pass
1271 couldn't convert a direct call into an indirect one. */
1272#define CALLER_INTERWORKING_SLOT_SIZE \
1273 (TARGET_CALLER_INTERWORKING \
a20c5714 1274 && maybe_ne (crtl->outgoing_args_size, 0) \
a2503645
RS
1275 ? UNITS_PER_WORD : 0)
1276
35d965d5
RS
1277/* If we generate an insn to push BYTES bytes,
1278 this says how many the stack pointer really advances by. */
d5b7b3ae 1279/* The push insns do not do this rounding implicitly.
d6b4baa4 1280 So don't define this. */
0c2ca901 1281/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1282
1283/* Define this if the maximum size of all the outgoing args is to be
1284 accumulated and pushed during the prologue. The amount can be
38173d38 1285 found in the variable crtl->outgoing_args_size. */
6cfc7210 1286#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1287
1288/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1289#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5 1290
9f7bf991
RE
1291/* Amount of memory needed for an untyped call to save all possible return
1292 registers. */
1293#define APPLY_RESULT_SIZE arm_apply_result_size()
1294
11c1a207
RE
1295/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1296 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1297 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1298#define DEFAULT_PCC_STRUCT_RETURN 0
1299
6d3d9133 1300/* These bits describe the different types of function supported
112cdef5 1301 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1302 normal function and an interworked function, for example. Knowing the
1303 type of a function is important for determining its prologue and
1304 epilogue sequences.
1305 Note value 7 is currently unassigned. Also note that the interrupt
1306 function types all have bit 2 set, so that they can be tested for easily.
1307 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1308 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1309 default to unknown. This will force the first use of arm_current_func_type
1310 to call arm_compute_func_type. */
1311#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1312#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1313#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1314#define ARM_FT_ISR 4 /* An interrupt service routine. */
1315#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1316#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1317
1318#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1319
1320/* In addition functions can have several type modifiers,
1321 outlined by these bit masks: */
1322#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1323#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1324#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1325#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
5b3e6663 1326#define ARM_FT_STACKALIGN (1 << 6) /* Called with misaligned stack. */
97b0656d 1327#define ARM_FT_CMSE_ENTRY (1 << 7) /* ARMv8-M non-secure entry function. */
6d3d9133
NC
1328
1329/* Some macros to test these flags. */
1330#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1331#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1332#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1333#define IS_NAKED(t) (t & ARM_FT_NAKED)
1334#define IS_NESTED(t) (t & ARM_FT_NESTED)
5b3e6663 1335#define IS_STACKALIGN(t) (t & ARM_FT_STACKALIGN)
97b0656d 1336#define IS_CMSE_ENTRY(t) (t & ARM_FT_CMSE_ENTRY)
6d3d9133 1337
5848830f
PB
1338
1339/* Structure used to hold the function stack frame layout. Offsets are
1340 relative to the stack pointer on function entry. Positive offsets are
1341 in the direction of stack growth.
1342 Only soft_frame is used in thumb mode. */
1343
d1b38208 1344typedef struct GTY(()) arm_stack_offsets
5848830f
PB
1345{
1346 int saved_args; /* ARG_POINTER_REGNUM. */
1347 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1348 int saved_regs;
1349 int soft_frame; /* FRAME_POINTER_REGNUM. */
2591db65 1350 int locals_base; /* THUMB_HARD_FRAME_POINTER_REGNUM. */
5848830f 1351 int outgoing_args; /* STACK_POINTER_REGNUM. */
954954d1 1352 unsigned int saved_regs_mask;
5848830f
PB
1353}
1354arm_stack_offsets;
1355
2c0122c9 1356#if !defined(GENERATOR_FILE) && !defined (USED_FOR_TARGET)
6d3d9133
NC
1357/* A C structure for machine-specific, per-function data.
1358 This is added to the cfun structure. */
d1b38208 1359typedef struct GTY(()) machine_function
d5b7b3ae 1360{
6bc82793 1361 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1362 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1363 /* Records if LR has to be saved for far jumps. */
1364 int far_jump_used;
1365 /* Records if ARG_POINTER was ever live. */
1366 int arg_pointer_live;
6f7ebcbb
NC
1367 /* Records if the save of LR has been eliminated. */
1368 int lr_save_eliminated;
0977774b 1369 /* The size of the stack frame. Only valid after reload. */
5848830f 1370 arm_stack_offsets stack_offsets;
6d3d9133
NC
1371 /* Records the type of the current function. */
1372 unsigned long func_type;
3cb66fd7
NC
1373 /* Record if the function has a variable argument list. */
1374 int uses_anonymous_args;
5a9335ef
NC
1375 /* Records if sibcalls are blocked because an argument
1376 register is needed to preserve stack alignment. */
1377 int sibcall_blocked;
020a4035
RE
1378 /* The PIC register for this function. This might be a pseudo. */
1379 rtx pic_reg;
b12a00f1 1380 /* Labels for per-function Thumb call-via stubs. One per potential calling
57ecec57
PB
1381 register. We can never call via LR or PC. We can call via SP if a
1382 trampoline happens to be on the top of the stack. */
1383 rtx call_via[14];
934c2060
RR
1384 /* Set to 1 when a return insn is output, this means that the epilogue
1385 is not needed. */
1386 int return_used_this_function;
906668bb
BS
1387 /* When outputting Thumb-1 code, record the last insn that provides
1388 information about condition codes, and the comparison operands. */
1389 rtx thumb1_cc_insn;
1390 rtx thumb1_cc_op0;
1391 rtx thumb1_cc_op1;
1392 /* Also record the CC mode that is supported. */
ef4bddc2 1393 machine_mode thumb1_cc_mode;
b0419491
TG
1394 /* Set to 1 after arm_reorg has started. */
1395 int after_arm_reorg;
bb4ac03b
SD
1396 /* The number of bytes used to store the static chain register on the
1397 stack, above the stack frame. */
1398 int static_chain_stack_bytes;
6d3d9133
NC
1399}
1400machine_function;
906668bb 1401#endif
d5b7b3ae 1402
b12a00f1 1403/* As in the machine_function, a global set of call-via labels, for code
d6b5193b 1404 that is in text_section. */
57ecec57 1405extern GTY(()) rtx thumb_call_via_label[14];
b12a00f1 1406
390b17c2
RE
1407/* The number of potential ways of assigning to a co-processor. */
1408#define ARM_NUM_COPROC_SLOTS 1
1409
1410/* Enumeration of procedure calling standard variants. We don't really
1411 support all of these yet. */
1412enum arm_pcs
1413{
1414 ARM_PCS_AAPCS, /* Base standard AAPCS. */
1415 ARM_PCS_AAPCS_VFP, /* Use VFP registers for floating point values. */
1416 ARM_PCS_AAPCS_IWMMXT, /* Use iWMMXT registers for vectors. */
1417 /* This must be the last AAPCS variant. */
1418 ARM_PCS_AAPCS_LOCAL, /* Private call within this compilation unit. */
1419 ARM_PCS_ATPCS, /* ATPCS. */
1420 ARM_PCS_APCS, /* APCS (legacy Linux etc). */
1421 ARM_PCS_UNKNOWN
1422};
1423
12ffc7d5
CLT
1424/* Default procedure calling standard of current compilation unit. */
1425extern enum arm_pcs arm_pcs_default;
1426
2c0122c9 1427#if !defined (USED_FOR_TARGET)
82e9d970 1428/* A C type for declaring a variable that is used as the first argument of
390b17c2 1429 `FUNCTION_ARG' and other related values. */
82e9d970
PB
1430typedef struct
1431{
d5b7b3ae 1432 /* This is the number of registers of arguments scanned so far. */
82e9d970 1433 int nregs;
5a9335ef
NC
1434 /* This is the number of iWMMXt register arguments scanned so far. */
1435 int iwmmxt_nregs;
1436 int named_count;
1437 int nargs;
390b17c2
RE
1438 /* Which procedure call variant to use for this call. */
1439 enum arm_pcs pcs_variant;
1440
1441 /* AAPCS related state tracking. */
1442 int aapcs_arg_processed; /* No need to lay out this argument again. */
1443 int aapcs_cprc_slot; /* Index of co-processor rules to handle
1444 this argument, or -1 if using core
1445 registers. */
1446 int aapcs_ncrn;
1447 int aapcs_next_ncrn;
1448 rtx aapcs_reg; /* Register assigned to this argument. */
1449 int aapcs_partial; /* How many bytes are passed in regs (if
1450 split between core regs and stack.
1451 Zero otherwise. */
1452 int aapcs_cprc_failed[ARM_NUM_COPROC_SLOTS];
1453 int can_split; /* Argument can be split between core regs
1454 and the stack. */
1455 /* Private data for tracking VFP register allocation */
1456 unsigned aapcs_vfp_regs_free;
1457 unsigned aapcs_vfp_reg_alloc;
1458 int aapcs_vfp_rcount;
46107b99 1459 MACHMODE aapcs_vfp_rmode;
d5b7b3ae 1460} CUMULATIVE_ARGS;
2c0122c9 1461#endif
82e9d970 1462
866af8a9 1463#define BLOCK_REG_PADDING(MODE, TYPE, FIRST) \
76b0cbf8 1464 (arm_pad_reg_upward (MODE, TYPE, FIRST) ? PAD_UPWARD : PAD_DOWNWARD)
866af8a9
JB
1465
1466/* For AAPCS, padding should never be below the argument. For other ABIs,
1467 * mimic the default. */
1468#define PAD_VARARGS_DOWN \
1469 ((TARGET_AAPCS_BASED) ? 0 : BYTES_BIG_ENDIAN)
1470
35d965d5
RS
1471/* Initialize a variable CUM of type CUMULATIVE_ARGS
1472 for a call to a function whose data type is FNTYPE.
1473 For a library call, FNTYPE is 0.
1474 On the ARM, the offset starts at 0. */
0f6937fe 1475#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1476 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5 1477
35d965d5
RS
1478/* 1 if N is a possible register number for function argument passing.
1479 On the ARM, r0-r3 are used to pass args. */
390b17c2
RE
1480#define FUNCTION_ARG_REGNO_P(REGNO) \
1481 (IN_RANGE ((REGNO), 0, 3) \
00ea1506 1482 || (TARGET_AAPCS_BASED && TARGET_HARD_FLOAT \
390b17c2
RE
1483 && IN_RANGE ((REGNO), FIRST_VFP_REGNUM, FIRST_VFP_REGNUM + 15)) \
1484 || (TARGET_IWMMXT_ABI \
5848830f 1485 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1486
f99fce0c 1487\f
afef3d7a 1488/* If your target environment doesn't prefix user functions with an
96a3900d 1489 underscore, you may wish to re-define this to prevent any conflicts. */
afef3d7a
NC
1490#ifndef ARM_MCOUNT_NAME
1491#define ARM_MCOUNT_NAME "*mcount"
1492#endif
1493
1494/* Call the function profiler with a given profile label. The Acorn
1495 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1496 On the ARM the full profile code will look like:
1497 .data
1498 LP1
1499 .word 0
1500 .text
1501 mov ip, lr
1502 bl mcount
1503 .word LP1
1504
1505 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1506 will output the .text section.
1507
1508 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1509 ``prof'' doesn't seem to mind about this!
1510
1511 Note - this version of the code is designed to work in both ARM and
1512 Thumb modes. */
be393ecf 1513#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1514#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1515{ \
1516 char temp[20]; \
1517 rtx sym; \
1518 \
dd18ae56 1519 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1520 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1521 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1522 fputc ('\n', STREAM); \
1523 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1524 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1525 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1526}
be393ecf 1527#endif
35d965d5 1528
59be6073 1529#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1530#define FUNCTION_PROFILER(STREAM, LABELNO) \
1531 if (TARGET_ARM) \
1532 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1533 else \
1534 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1535#else
1536#define FUNCTION_PROFILER(STREAM, LABELNO) \
1537 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1538#endif
d5b7b3ae 1539
35d965d5
RS
1540/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1541 the stack pointer does not matter. The value is tested only in
1542 functions that have frame pointers.
1543 No definition is equivalent to always zero.
1544
1545 On the ARM, the function epilogue recovers the stack pointer from the
1546 frame. */
1547#define EXIT_IGNORE_STACK 1
1548
2b261262 1549#define EPILOGUE_USES(REGNO) (epilogue_completed && (REGNO) == LR_REGNUM)
c7861455 1550
35d965d5
RS
1551/* Determine if the epilogue should be output as RTL.
1552 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1553#define USE_RETURN_INSN(ISCOND) \
7c19c715 1554 (TARGET_32BIT ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1555
1556/* Definitions for register eliminations.
1557
1558 This is an array of structures. Each structure initializes one pair
1559 of eliminable registers. The "from" register number is given first,
1560 followed by "to". Eliminations of the same "from" register are listed
1561 in order of preference.
1562
1563 We have two registers that can be eliminated on the ARM. First, the
1564 arg pointer register can often be eliminated in favor of the stack
1565 pointer register. Secondly, the pseudo frame pointer register can always
1566 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1567 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1568 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1569
d5b7b3ae
RE
1570#define ELIMINABLE_REGS \
1571{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1572 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1573 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1574 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1575 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1576 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1577 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1578
d5b7b3ae
RE
1579/* Define the offset between two registers, one to be eliminated, and the
1580 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1581#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1582 if (TARGET_ARM) \
5848830f 1583 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1584 else \
5848830f
PB
1585 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1586
d5b7b3ae
RE
1587/* Special case handling of the location of arguments passed on the stack. */
1588#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1589
d5b7b3ae
RE
1590/* Initialize data used by insn expanders. This is called from insn_emit,
1591 once for every function before code is generated. */
1592#define INIT_EXPANDERS arm_init_expanders ()
1593
35d965d5 1594/* Length in units of the trampoline for entering a nested function. */
5b3e6663 1595#define TRAMPOLINE_SIZE (TARGET_32BIT ? 16 : 20)
35d965d5 1596
006946e4
JM
1597/* Alignment required for a trampoline in bits. */
1598#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1599\f
1600/* Addressing modes, and classification of registers for them. */
3cd45774 1601#define HAVE_POST_INCREMENT 1
5b3e6663
PB
1602#define HAVE_PRE_INCREMENT TARGET_32BIT
1603#define HAVE_POST_DECREMENT TARGET_32BIT
1604#define HAVE_PRE_DECREMENT TARGET_32BIT
1605#define HAVE_PRE_MODIFY_DISP TARGET_32BIT
1606#define HAVE_POST_MODIFY_DISP TARGET_32BIT
1607#define HAVE_PRE_MODIFY_REG TARGET_32BIT
1608#define HAVE_POST_MODIFY_REG TARGET_32BIT
35d965d5 1609
8875e939
RR
1610enum arm_auto_incmodes
1611 {
1612 ARM_POST_INC,
1613 ARM_PRE_INC,
1614 ARM_POST_DEC,
1615 ARM_PRE_DEC
1616 };
1617
1618#define ARM_AUTOINC_VALID_FOR_MODE_P(mode, code) \
1619 (TARGET_32BIT && arm_autoinc_modes_ok_p (mode, code))
1620#define USE_LOAD_POST_INCREMENT(mode) \
1621 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_INC)
1622#define USE_LOAD_PRE_INCREMENT(mode) \
1623 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_INC)
1624#define USE_LOAD_POST_DECREMENT(mode) \
1625 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_POST_DEC)
1626#define USE_LOAD_PRE_DECREMENT(mode) \
1627 ARM_AUTOINC_VALID_FOR_MODE_P(mode, ARM_PRE_DEC)
1628
1629#define USE_STORE_PRE_DECREMENT(mode) USE_LOAD_PRE_DECREMENT(mode)
1630#define USE_STORE_PRE_INCREMENT(mode) USE_LOAD_PRE_INCREMENT(mode)
1631#define USE_STORE_POST_DECREMENT(mode) USE_LOAD_POST_DECREMENT(mode)
1632#define USE_STORE_POST_INCREMENT(mode) USE_LOAD_POST_INCREMENT(mode)
1633
35d965d5
RS
1634/* Macros to check register numbers against specific register classes. */
1635
1636/* These assume that REGNO is a hard or pseudo reg number.
1637 They give nonzero only if REGNO is a hard reg of the suitable class
378056b2 1638 or a pseudo reg currently allocated to a suitable hard reg. */
d5b7b3ae 1639#define TEST_REGNO(R, TEST, VALUE) \
3a3a8086
KT
1640 ((R TEST VALUE) \
1641 || (reg_renumber && ((unsigned) reg_renumber[R] TEST VALUE)))
d5b7b3ae 1642
5b3e6663 1643/* Don't allow the pc to be used. */
f1008e52
RE
1644#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1645 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1646 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1647 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1648
5b3e6663 1649#define THUMB1_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
f1008e52
RE
1650 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1651 || (GET_MODE_SIZE (MODE) >= 4 \
1652 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1653
1654#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
5b3e6663
PB
1655 (TARGET_THUMB1 \
1656 ? THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
f1008e52
RE
1657 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
1658
888d2cd6 1659/* Nonzero if X can be the base register in a reg+reg addressing mode.
67914693 1660 For Thumb, we cannot use SP + reg, so reject SP. */
888d2cd6 1661#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
f5c630c3 1662 REGNO_MODE_OK_FOR_BASE_P (X, QImode)
888d2cd6 1663
f1008e52
RE
1664/* For ARM code, we don't care about the mode, but for Thumb, the index
1665 must be suitable for use in a QImode load. */
d5b7b3ae 1666#define REGNO_OK_FOR_INDEX_P(REGNO) \
f5c630c3
PB
1667 (REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode) \
1668 && !TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM))
35d965d5
RS
1669
1670/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 1671 Shifts in addresses can't be by a register. */
ff9940b0 1672#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
1673
1674/* Recognize any constant value that is a valid address. */
1675/* XXX We can address any constant, eventually... */
5b3e6663 1676/* ??? Should the TARGET_ARM here also apply to thumb2? */
008cf58a
RE
1677#define CONSTANT_ADDRESS_P(X) \
1678 (GET_CODE (X) == SYMBOL_REF \
1679 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 1680 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 1681
8426b956
RS
1682/* True if SYMBOL + OFFSET constants must refer to something within
1683 SYMBOL's section. */
1684#define ARM_OFFSETS_MUST_BE_WITHIN_SECTIONS_P 0
1685
571191af
PB
1686/* Nonzero if all target requires all absolute relocations be R_ARM_ABS32. */
1687#ifndef TARGET_DEFAULT_WORD_RELOCATIONS
1688#define TARGET_DEFAULT_WORD_RELOCATIONS 0
1689#endif
1690
c27ba912
DM
1691#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
1692#define SUBTARGET_NAME_ENCODING_LENGTHS
1693#endif
1694
6bc82793 1695/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
1696 Each case label should return the number of characters to
1697 be stripped from the start of a function's name, if that
1698 name starts with the indicated character. */
1699#define ARM_NAME_ENCODING_LENGTHS \
00fdafef 1700 case '*': return 1; \
f676971a 1701 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 1702
c27ba912
DM
1703/* This is how to output a reference to a user-level label named NAME.
1704 `assemble_name' uses this. */
e5951263 1705#undef ASM_OUTPUT_LABELREF
c27ba912 1706#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 1707 arm_asm_output_labelref (FILE, NAME)
c27ba912 1708
7a085dce 1709/* Output IT instructions for conditionally executed Thumb-2 instructions. */
5b3e6663
PB
1710#define ASM_OUTPUT_OPCODE(STREAM, PTR) \
1711 if (TARGET_THUMB2) \
1712 thumb2_asm_output_opcode (STREAM);
1713
7abc66b1
JB
1714/* The EABI specifies that constructors should go in .init_array.
1715 Other targets use .ctors for compatibility. */
88c6057f 1716#ifndef ARM_EABI_CTORS_SECTION_OP
7abc66b1
JB
1717#define ARM_EABI_CTORS_SECTION_OP \
1718 "\t.section\t.init_array,\"aw\",%init_array"
88c6057f
MM
1719#endif
1720#ifndef ARM_EABI_DTORS_SECTION_OP
7abc66b1
JB
1721#define ARM_EABI_DTORS_SECTION_OP \
1722 "\t.section\t.fini_array,\"aw\",%fini_array"
88c6057f 1723#endif
7abc66b1
JB
1724#define ARM_CTORS_SECTION_OP \
1725 "\t.section\t.ctors,\"aw\",%progbits"
1726#define ARM_DTORS_SECTION_OP \
1727 "\t.section\t.dtors,\"aw\",%progbits"
1728
1729/* Define CTORS_SECTION_ASM_OP. */
1730#undef CTORS_SECTION_ASM_OP
1731#undef DTORS_SECTION_ASM_OP
1732#ifndef IN_LIBGCC2
1733# define CTORS_SECTION_ASM_OP \
1734 (TARGET_AAPCS_BASED ? ARM_EABI_CTORS_SECTION_OP : ARM_CTORS_SECTION_OP)
1735# define DTORS_SECTION_ASM_OP \
1736 (TARGET_AAPCS_BASED ? ARM_EABI_DTORS_SECTION_OP : ARM_DTORS_SECTION_OP)
1737#else /* !defined (IN_LIBGCC2) */
1738/* In libgcc, CTORS_SECTION_ASM_OP must be a compile-time constant,
1739 so we cannot use the definition above. */
1740# ifdef __ARM_EABI__
1741/* The .ctors section is not part of the EABI, so we do not define
1742 CTORS_SECTION_ASM_OP when in libgcc; that prevents crtstuff
1743 from trying to use it. We do define it when doing normal
1744 compilation, as .init_array can be used instead of .ctors. */
1745/* There is no need to emit begin or end markers when using
1746 init_array; the dynamic linker will compute the size of the
1747 array itself based on special symbols created by the static
1748 linker. However, we do need to arrange to set up
1749 exception-handling here. */
1750# define CTOR_LIST_BEGIN asm (ARM_EABI_CTORS_SECTION_OP)
1751# define CTOR_LIST_END /* empty */
1752# define DTOR_LIST_BEGIN asm (ARM_EABI_DTORS_SECTION_OP)
1753# define DTOR_LIST_END /* empty */
1754# else /* !defined (__ARM_EABI__) */
1755# define CTORS_SECTION_ASM_OP ARM_CTORS_SECTION_OP
1756# define DTORS_SECTION_ASM_OP ARM_DTORS_SECTION_OP
1757# endif /* !defined (__ARM_EABI__) */
1758#endif /* !defined (IN_LIBCC2) */
1759
1e731102
MM
1760/* True if the operating system can merge entities with vague linkage
1761 (e.g., symbols in COMDAT group) during dynamic linking. */
1762#ifndef TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P
1763#define TARGET_ARM_DYNAMIC_VAGUE_LINKAGE_P true
1764#endif
1765
617a1b71
PB
1766#define ARM_OUTPUT_FN_UNWIND(F, PROLOGUE) arm_output_fn_unwind (F, PROLOGUE)
1767
35d965d5
RS
1768/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
1769 and check its validity for a certain class.
1770 We have two alternate definitions for each of them.
1771 The usual definition accepts all pseudo regs; the other rejects
1772 them unless they have been allocated suitable hard regs.
5b3e6663 1773 The symbol REG_OK_STRICT causes the latter definition to be used.
7a085dce 1774 Thumb-2 has the same restrictions as arm. */
35d965d5 1775#ifndef REG_OK_STRICT
ff9940b0 1776
f1008e52
RE
1777#define ARM_REG_OK_FOR_BASE_P(X) \
1778 (REGNO (X) <= LAST_ARM_REGNUM \
1779 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1780 || REGNO (X) == FRAME_POINTER_REGNUM \
1781 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 1782
f5c630c3
PB
1783#define ARM_REG_OK_FOR_INDEX_P(X) \
1784 ((REGNO (X) <= LAST_ARM_REGNUM \
1785 && REGNO (X) != STACK_POINTER_REGNUM) \
1786 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1787 || REGNO (X) == FRAME_POINTER_REGNUM \
1788 || REGNO (X) == ARG_POINTER_REGNUM)
1789
5b3e6663 1790#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
f1008e52
RE
1791 (REGNO (X) <= LAST_LO_REGNUM \
1792 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
1793 || (GET_MODE_SIZE (MODE) >= 4 \
1794 && (REGNO (X) == STACK_POINTER_REGNUM \
1795 || (X) == hard_frame_pointer_rtx \
1796 || (X) == arg_pointer_rtx)))
ff9940b0 1797
76a318e9
RE
1798#define REG_STRICT_P 0
1799
d5b7b3ae 1800#else /* REG_OK_STRICT */
ff9940b0 1801
f1008e52
RE
1802#define ARM_REG_OK_FOR_BASE_P(X) \
1803 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 1804
f5c630c3
PB
1805#define ARM_REG_OK_FOR_INDEX_P(X) \
1806 ARM_REGNO_OK_FOR_INDEX_P (REGNO (X))
1807
5b3e6663
PB
1808#define THUMB1_REG_MODE_OK_FOR_BASE_P(X, MODE) \
1809 THUMB1_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 1810
76a318e9
RE
1811#define REG_STRICT_P 1
1812
d5b7b3ae 1813#endif /* REG_OK_STRICT */
f1008e52
RE
1814
1815/* Now define some helpers in terms of the above. */
1816
1817#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
5b3e6663
PB
1818 (TARGET_THUMB1 \
1819 ? THUMB1_REG_MODE_OK_FOR_BASE_P (X, MODE) \
f1008e52
RE
1820 : ARM_REG_OK_FOR_BASE_P (X))
1821
5b3e6663 1822/* For 16-bit Thumb, a valid index register is anything that can be used in
f1008e52 1823 a byte load instruction. */
5b3e6663
PB
1824#define THUMB1_REG_OK_FOR_INDEX_P(X) \
1825 THUMB1_REG_MODE_OK_FOR_BASE_P (X, QImode)
f1008e52
RE
1826
1827/* Nonzero if X is a hard reg that can be used as an index
1828 or if it is a pseudo reg. On the Thumb, the stack pointer
1829 is not suitable. */
1830#define REG_OK_FOR_INDEX_P(X) \
5b3e6663
PB
1831 (TARGET_THUMB1 \
1832 ? THUMB1_REG_OK_FOR_INDEX_P (X) \
f1008e52
RE
1833 : ARM_REG_OK_FOR_INDEX_P (X))
1834
888d2cd6 1835/* Nonzero if X can be the base register in a reg+reg addressing mode.
67914693 1836 For Thumb, we cannot use SP + reg, so reject SP. */
888d2cd6
DJ
1837#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
1838 REG_OK_FOR_INDEX_P (X)
35d965d5 1839\f
f1008e52 1840#define ARM_BASE_REGISTER_RTX_P(X) \
d435a4be 1841 (REG_P (X) && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 1842
f1008e52 1843#define ARM_INDEX_REGISTER_RTX_P(X) \
d435a4be 1844 (REG_P (X) && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 1845\f
35d965d5
RS
1846/* Specify the machine mode that this machine uses
1847 for the index in the tablejump instruction. */
d5b7b3ae 1848#define CASE_VECTOR_MODE Pmode
35d965d5 1849
907dd0c7 1850#define CASE_VECTOR_PC_RELATIVE (TARGET_THUMB2 \
83c3a2d8 1851 || (TARGET_THUMB1 \
907dd0c7
RE
1852 && (optimize_size || flag_pic)))
1853
1854#define CASE_VECTOR_SHORTEN_MODE(min, max, body) \
83c3a2d8 1855 (TARGET_THUMB1 \
907dd0c7
RE
1856 ? (min >= 0 && max < 512 \
1857 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, QImode) \
1858 : min >= -256 && max < 256 \
1859 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, QImode) \
1860 : min >= 0 && max < 8192 \
1861 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 1, HImode) \
1862 : min >= -4096 && max < 4096 \
1863 ? (ADDR_DIFF_VEC_FLAGS (body).offset_unsigned = 0, HImode) \
1864 : SImode) \
10c241af 1865 : ((min < 0 || max >= 0x20000 || !TARGET_THUMB2) ? SImode \
907dd0c7
RE
1866 : (max >= 0x200) ? HImode \
1867 : QImode))
5b3e6663 1868
ff9940b0
RE
1869/* signed 'char' is most compatible, but RISC OS wants it unsigned.
1870 unsigned is probably best, but may break some code. */
1871#ifndef DEFAULT_SIGNED_CHAR
3967692c 1872#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
1873#endif
1874
35d965d5 1875/* Max number of bytes we can move from memory to memory
d17ce9af
TG
1876 in one reasonably fast instruction. */
1877#define MOVE_MAX 4
35d965d5 1878
d19fb8e3 1879#undef MOVE_RATIO
e04ad03d 1880#define MOVE_RATIO(speed) (arm_tune_xscale ? 4 : 2)
d19fb8e3 1881
ff9940b0
RE
1882/* Define if operations between registers always perform the operation
1883 on the full register even if a narrower mode is specified. */
9e11bfef 1884#define WORD_REGISTER_OPERATIONS 1
ff9940b0
RE
1885
1886/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
1887 will either zero-extend or sign-extend. The value of this macro should
1888 be the code that says which one of the two operations is implicitly
f822d252 1889 done, UNKNOWN if none. */
9c872872 1890#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
1891 (TARGET_THUMB ? ZERO_EXTEND : \
1892 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 1893 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 1894
35d965d5
RS
1895/* Nonzero if access to memory by bytes is slow and undesirable. */
1896#define SLOW_BYTE_ACCESS 0
1897
1898/* Immediate shift counts are truncated by the output routines (or was it
1899 the assembler?). Shift counts in a register are truncated by ARM. Note
1900 that the native compiler puts too large (> 32) immediate shift counts
1901 into a register and shifts by the register, letting the ARM decide what
1902 to do instead of doing that itself. */
ff9940b0
RE
1903/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
1904 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
1905 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 1906 rotates is modulo 32 used. */
ff9940b0 1907/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 1908
35d965d5
RS
1909/* Calling from registers is a massive pain. */
1910#define NO_FUNCTION_CSE 1
1911
35d965d5
RS
1912/* The machine modes of pointers and functions */
1913#define Pmode SImode
1914#define FUNCTION_MODE Pmode
1915
d5b7b3ae
RE
1916#define ARM_FRAME_RTX(X) \
1917 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
1918 || (X) == arg_pointer_rtx)
1919
ff9940b0 1920/* Try to generate sequences that don't involve branches, we can then use
a51fb17f 1921 conditional instructions. */
227e5798
CL
1922#define BRANCH_COST(speed_p, predictable_p) \
1923 ((arm_branch_cost != -1) ? arm_branch_cost : \
1924 (current_tune->branch_cost (speed_p, predictable_p)))
153668ec 1925
a51fb17f 1926/* False if short circuit operation is preferred. */
52c266ba
RE
1927#define LOGICAL_OP_NON_SHORT_CIRCUIT \
1928 ((optimize_size) \
1929 ? (TARGET_THUMB ? false : true) \
4cbd1e61
RR
1930 : TARGET_THUMB ? static_cast<bool> (current_tune->logical_op_non_short_circuit_thumb) \
1931 : static_cast<bool> (current_tune->logical_op_non_short_circuit_arm))
a51fb17f 1932
7a801826
RE
1933\f
1934/* Position Independent Code. */
1935/* We decide which register to use based on the compilation options and
1936 the assembler in use; this is more general than the APCS restriction of
1937 using sb (r9) all the time. */
020a4035 1938extern unsigned arm_pic_register;
7a801826
RE
1939
1940/* The register number of the register used to address a table of static
1941 data addresses in memory. */
1942#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
1943
f5a1b0d2 1944/* We can't directly access anything that contains a symbol,
d3585b76
DJ
1945 nor can we indirect via the constant pool. One exception is
1946 UNSPEC_TLS, which is always PIC. */
82e9d970 1947#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
1948 (!(symbol_mentioned_p (X) \
1949 || label_mentioned_p (X) \
1950 || (GET_CODE (X) == SYMBOL_REF \
1951 && CONSTANT_POOL_ADDRESS_P (X) \
1952 && (symbol_mentioned_p (get_pool_constant (X)) \
d3585b76
DJ
1953 || label_mentioned_p (get_pool_constant (X))))) \
1954 || tls_mentioned_p (X))
1575c31e 1955
13bd191d
PB
1956/* We need to know when we are making a constant pool; this determines
1957 whether data needs to be in the GOT or can be referenced via a GOT
1958 offset. */
1959extern int making_const_table;
82e9d970 1960\f
c27ba912 1961/* Handle pragmas for compatibility with Intel's compilers. */
b76c3c4b 1962/* Also abuse this to register additional C specific EABI attributes. */
c58b209a
NB
1963#define REGISTER_TARGET_PRAGMAS() do { \
1964 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
1965 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
1966 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
c84f825c
CB
1967 arm_lang_object_attributes_init(); \
1968 arm_register_target_pragmas(); \
8b97c5f8
ZW
1969} while (0)
1970
d6b4baa4 1971/* Condition code information. */
ff9940b0 1972/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 1973 return the mode to be used for the comparison. */
d5b7b3ae
RE
1974
1975#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 1976
880873be
RE
1977#define REVERSIBLE_CC_MODE(MODE) 1
1978
1979#define REVERSE_CONDITION(CODE,MODE) \
1980 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
1981 ? reverse_condition_maybe_unordered (code) \
1982 : reverse_condition (code))
008cf58a 1983
9b227e35 1984#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 1985 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
9b227e35 1986#define CTZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) \
41197ad4 1987 ((VALUE) = GET_MODE_UNIT_BITSIZE (MODE), 2)
35d965d5 1988\f
906668bb
BS
1989#define CC_STATUS_INIT \
1990 do { cfun->machine->thumb1_cc_insn = NULL_RTX; } while (0)
1991
decfc6e1
TG
1992#undef ASM_APP_ON
1993#define ASM_APP_ON (inline_asm_unified ? "\t.syntax unified\n" : \
1994 "\t.syntax divided\n")
1995
d5b7b3ae 1996#undef ASM_APP_OFF
41d14659
RR
1997#define ASM_APP_OFF (TARGET_ARM ? "\t.arm\n\t.syntax unified\n" : \
1998 "\t.thumb\n\t.syntax unified\n")
35d965d5 1999
2ee67fbb
JB
2000/* Output a push or a pop instruction (only used when profiling).
2001 We can't push STATIC_CHAIN_REGNUM (r12) directly with Thumb-1. We know
2002 that ASM_OUTPUT_REG_PUSH will be matched with ASM_OUTPUT_REG_POP, and
2003 that r7 isn't used by the function profiler, so we can use it as a
2004 scratch reg. WARNING: This isn't safe in the general case! It may be
2005 sensitive to future changes in final.c:profile_function. */
d5b7b3ae 2006#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2007 do \
2008 { \
bae4ce0f 2009 if (TARGET_THUMB1 \
2ee67fbb
JB
2010 && (REGNO) == STATIC_CHAIN_REGNUM) \
2011 { \
2012 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2013 asm_fprintf (STREAM, "\tmov\tr7, %r\n", REGNO);\
2014 asm_fprintf (STREAM, "\tpush\t{r7}\n"); \
2015 } \
8a81cc45
RE
2016 else \
2017 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2018 } while (0)
d5b7b3ae
RE
2019
2020
2ee67fbb 2021/* See comment for ASM_OUTPUT_REG_PUSH concerning Thumb-1 issue. */
d5b7b3ae 2022#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2023 do \
2024 { \
bae4ce0f
RR
2025 if (TARGET_THUMB1 \
2026 && (REGNO) == STATIC_CHAIN_REGNUM) \
2ee67fbb
JB
2027 { \
2028 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2029 asm_fprintf (STREAM, "\tmov\t%r, r7\n", REGNO);\
2030 asm_fprintf (STREAM, "\tpop\t{r7}\n"); \
2031 } \
8a81cc45
RE
2032 else \
2033 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2034 } while (0)
d5b7b3ae 2035
b0fe107e
JM
2036#define ADDR_VEC_ALIGN(JUMPTABLE) \
2037 ((TARGET_THUMB && GET_MODE (PATTERN (JUMPTABLE)) == SImode) ? 2 : 0)
2038
2039/* Alignment for case labels comes from ADDR_VEC_ALIGN; avoid the
2040 default alignment from elfos.h. */
2041#undef ASM_OUTPUT_BEFORE_CASE_LABEL
2042#define ASM_OUTPUT_BEFORE_CASE_LABEL(FILE, PREFIX, NUM, TABLE) /* Empty. */
5b3e6663 2043
e75c1617
CB
2044#define LABEL_ALIGN_AFTER_BARRIER(LABEL) \
2045 (GET_CODE (PATTERN (prev_active_insn (LABEL))) == ADDR_DIFF_VEC \
2046 ? 1 : 0)
35d965d5 2047
6cfc7210 2048#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
258619bb 2049 arm_declare_function_name ((STREAM), (NAME), (DECL));
35d965d5 2050
d5b7b3ae
RE
2051/* For aliases of functions we use .thumb_set instead. */
2052#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2053 do \
2054 { \
91ea4f8d
KG
2055 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2056 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2057 \
2058 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2059 { \
2060 fprintf (FILE, "\t.thumb_set "); \
2061 assemble_name (FILE, LABEL1); \
2062 fprintf (FILE, ","); \
2063 assemble_name (FILE, LABEL2); \
2064 fprintf (FILE, "\n"); \
2065 } \
2066 else \
2067 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2068 } \
2069 while (0)
2070
fdc2d3b0
NC
2071#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2072/* To support -falign-* switches we need to use .p2align so
2073 that alignment directives in code sections will be padded
2074 with no-op instructions, rather than zeroes. */
5a9335ef 2075#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2076 if ((LOG) != 0) \
2077 { \
2078 if ((MAX_SKIP) == 0) \
5a9335ef 2079 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2080 else \
2081 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2082 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2083 }
2084#endif
35d965d5 2085\f
5b3e6663
PB
2086/* Add two bytes to the length of conditionally executed Thumb-2
2087 instructions for the IT instruction. */
2088#define ADJUST_INSN_LENGTH(insn, length) \
2089 if (TARGET_THUMB2 && GET_CODE (PATTERN (insn)) == COND_EXEC) \
2090 length += 2;
2091
35d965d5 2092/* Only perform branch elimination (by making instructions conditional) if
5b3e6663
PB
2093 we're optimizing. For Thumb-2 check if any IT instructions need
2094 outputting. */
d5b7b3ae
RE
2095#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2096 if (TARGET_ARM && optimize) \
2097 arm_final_prescan_insn (INSN); \
5b3e6663
PB
2098 else if (TARGET_THUMB2) \
2099 thumb2_final_prescan_insn (INSN); \
2100 else if (TARGET_THUMB1) \
2101 thumb1_final_prescan_insn (INSN)
35d965d5 2102
7b8b8ade
NC
2103#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2104 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2105 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2106 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2107 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2108 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2109 : 0))))
35d965d5 2110
6a5d7526
MS
2111/* A C expression whose value is RTL representing the value of the return
2112 address for the frame COUNT steps up from the current frame. */
2113
d5b7b3ae
RE
2114#define RETURN_ADDR_RTX(COUNT, FRAME) \
2115 arm_return_addr (COUNT, FRAME)
2116
f676971a 2117/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2118 when running in 26-bit mode. */
2119#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2120
2c849145
JM
2121/* Pick up the return address upon entry to a procedure. Used for
2122 dwarf2 unwind information. This also enables the table driven
2123 mechanism. */
2c849145
JM
2124#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2125#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2126
39950dff
MS
2127/* Used to mask out junk bits from the return address, such as
2128 processor state, interrupt status, condition codes and the like. */
2129#define MASK_RETURN_ADDR \
2130 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2131 in 26 bit mode, the condition codes must be masked out of the \
2132 return address. This does not apply to ARM6 and later processors \
2133 when running in 32 bit mode. */ \
61f0ccff
RE
2134 ((arm_arch4 || TARGET_THUMB) \
2135 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2136 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2137
2138\f
978e411f
CD
2139/* Do not emit .note.GNU-stack by default. */
2140#ifndef NEED_INDICATE_EXEC_STACK
2141#define NEED_INDICATE_EXEC_STACK 0
2142#endif
2143
9e94a7fc
MGD
2144#define TARGET_ARM_ARCH \
2145 (arm_base_arch) \
2146
9e94a7fc 2147/* The highest Thumb instruction set version supported by the chip. */
52545641
TP
2148#define TARGET_ARM_ARCH_ISA_THUMB \
2149 (arm_arch_thumb2 ? 2 : (arm_arch_thumb1 ? 1 : 0))
9e94a7fc
MGD
2150
2151/* Expands to an upper-case char of the target's architectural
2152 profile. */
2153#define TARGET_ARM_ARCH_PROFILE \
8afb5358 2154 (arm_active_target.profile)
9e94a7fc
MGD
2155
2156/* Bit-field indicating what size LDREX/STREX loads/stores are available.
2157 Bit 0 for bytes, up to bit 3 for double-words. */
2158#define TARGET_ARM_FEATURE_LDREX \
2159 ((TARGET_HAVE_LDREX ? 4 : 0) \
2160 | (TARGET_HAVE_LDREXBH ? 3 : 0) \
2161 | (TARGET_HAVE_LDREXD ? 8 : 0))
2162
2163/* Set as a bit mask indicating the available widths of hardware floating
2164 point types. Where bit 1 indicates 16-bit support, bit 2 indicates
2165 32-bit support, bit 3 indicates 64-bit support. */
2166#define TARGET_ARM_FP \
29e1d31b
MM
2167 (!TARGET_SOFT_FLOAT ? (TARGET_VFP_SINGLE ? 4 \
2168 : (TARGET_VFP_DOUBLE ? (TARGET_FP16 ? 14 : 12) : 0)) \
2169 : 0)
9e94a7fc
MGD
2170
2171
2172/* Set as a bit mask indicating the available widths of floating point
2173 types for hardware NEON floating point. This is the same as
2174 TARGET_ARM_FP without the 64-bit bit set. */
29e1d31b
MM
2175#define TARGET_NEON_FP \
2176 (TARGET_NEON ? (TARGET_ARM_FP & (0xff ^ 0x08)) \
2177 : 0)
9e94a7fc 2178
11389610
RE
2179/* Name of the automatic fpu-selection option. */
2180#define FPUTYPE_AUTO "auto"
2181
93b338c3
BS
2182/* The maximum number of parallel loads or stores we support in an ldm/stm
2183 instruction. */
2184#define MAX_LDM_STM_OPS 4
2185
b848e289 2186extern const char *arm_rewrite_mcpu (int argc, const char **argv);
86794453 2187extern const char *arm_rewrite_march (int argc, const char **argv);
940269b6 2188extern const char *arm_asm_auto_mfpu (int argc, const char **argv);
86794453
RE
2189#define ASM_CPU_SPEC_FUNCTIONS \
2190 { "rewrite_mcpu", arm_rewrite_mcpu }, \
940269b6
RE
2191 { "rewrite_march", arm_rewrite_march }, \
2192 { "asm_auto_mfpu", arm_asm_auto_mfpu },
b848e289 2193
86794453 2194#define ASM_CPU_SPEC \
940269b6 2195 " %{mfpu=auto:%<mfpu=auto %:asm_auto_mfpu(%{march=*: arch %*})}" \
86794453 2196 " %{mcpu=generic-*:-march=%:rewrite_march(%{mcpu=generic-*:%*});" \
940269b6 2197 " march=*:-march=%:rewrite_march(%{march=*:%*});" \
86794453
RE
2198 " mcpu=*:-mcpu=%:rewrite_mcpu(%{mcpu=*:%*})" \
2199 " }"
54e73f88 2200
70e73d3c 2201extern const char *arm_target_thumb_only (int argc, const char **argv);
86794453 2202#define TARGET_MODE_SPEC_FUNCTIONS \
70e73d3c
TP
2203 { "target_mode_check", arm_target_thumb_only },
2204
33aa08b3
AS
2205/* -mcpu=native handling only makes sense with compiler running on
2206 an ARM chip. */
2207#if defined(__arm__)
2208extern const char *host_detect_local_cpu (int argc, const char **argv);
a646fe9c 2209#define HAVE_LOCAL_CPU_DETECT
86794453
RE
2210# define MCPU_MTUNE_NATIVE_FUNCTIONS \
2211 { "local_cpu_detect", host_detect_local_cpu },
2212# define MCPU_MTUNE_NATIVE_SPECS \
2213 " %{march=native:%<march=native %:local_cpu_detect(arch)}" \
2214 " %{mcpu=native:%<mcpu=native %:local_cpu_detect(cpu)}" \
33aa08b3
AS
2215 " %{mtune=native:%<mtune=native %:local_cpu_detect(tune)}"
2216#else
86794453 2217# define MCPU_MTUNE_NATIVE_FUNCTIONS
33aa08b3
AS
2218# define MCPU_MTUNE_NATIVE_SPECS ""
2219#endif
2220
0b97b8f8
RE
2221const char *arm_canon_arch_option (int argc, const char **argv);
2222
2223#define CANON_ARCH_SPEC_FUNCTION \
2224 { "canon_arch", arm_canon_arch_option },
2225
63d03dce
RE
2226const char *arm_be8_option (int argc, const char **argv);
2227#define BE8_SPEC_FUNCTION \
2228 { "be8_linkopt", arm_be8_option },
2229
86794453
RE
2230# define EXTRA_SPEC_FUNCTIONS \
2231 MCPU_MTUNE_NATIVE_FUNCTIONS \
2232 ASM_CPU_SPEC_FUNCTIONS \
0b97b8f8 2233 CANON_ARCH_SPEC_FUNCTION \
63d03dce
RE
2234 TARGET_MODE_SPEC_FUNCTIONS \
2235 BE8_SPEC_FUNCTION
86794453 2236
70e73d3c
TP
2237/* Automatically add -mthumb for Thumb-only targets if mode isn't specified
2238 via the configuration option --with-mode or via the command line. The
2239 function target_mode_check is called to do the check with either:
2240 - an array of -march values if any is given;
2241 - an array of -mcpu values if any is given;
2242 - an empty array. */
2243#define TARGET_MODE_SPECS \
e53993ef 2244 " %{!marm:%{!mthumb:%:target_mode_check(%{march=*:arch %*;mcpu=*:cpu %*;:})}}"
70e73d3c 2245
0b97b8f8
RE
2246/* Generate a canonical string to represent the architecture selected. */
2247#define ARCH_CANONICAL_SPECS \
2248 " -march=%:canon_arch(%{mcpu=*: cpu %*} " \
2249 " %{march=*: arch %*} " \
2250 " %{mfpu=*: fpu %*} " \
2251 " %{mfloat-abi=*: abi %*}" \
2252 " %<march=*) "
2253
59aab79a
RE
2254/* Complete set of specs for the driver. Commas separate the
2255 individual rules so that any option suppression (%<opt...)is
2256 completed before starting subsequent rules. */
0b97b8f8 2257#define DRIVER_SELF_SPECS \
59aab79a
RE
2258 MCPU_MTUNE_NATIVE_SPECS, \
2259 TARGET_MODE_SPECS, \
0b97b8f8
RE
2260 ARCH_CANONICAL_SPECS
2261
27e83a44 2262#define TARGET_SUPPORTS_WIDE_INT 1
d5524d52
CB
2263
2264/* For switching between functions with different target attributes. */
2265#define SWITCHABLE_TARGET 1
2266
0ee70cc0
AV
2267/* Define SECTION_ARM_PURECODE as the ARM specific section attribute
2268 representation for SHF_ARM_PURECODE in GCC. */
2269#define SECTION_ARM_PURECODE SECTION_MACH_DEP
2270
88657302 2271#endif /* ! GCC_ARM_H */