]> git.ipfire.org Git - thirdparty/gcc.git/blame - gcc/config/arm/arm.h
arm.c (target_float_switch): New variable..
[thirdparty/gcc.git] / gcc / config / arm / arm.h
CommitLineData
f5a1b0d2 1/* Definitions of target machine for GNU compiler, for ARM.
cf011243 2 Copyright (C) 1991, 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000,
f9ba5949 3 2001, 2002, 2003, 2004 Free Software Foundation, Inc.
35d965d5 4 Contributed by Pieter `Tiggr' Schoenmakers (rcpieter@win.tue.nl)
8b109b37 5 and Martin Simmons (@harleqn.co.uk).
949d79eb 6 More major hacks by Richard Earnshaw (rearnsha@arm.com)
6cfc7210
NC
7 Minor hacks by Nick Clifton (nickc@cygnus.com)
8
4f448245 9 This file is part of GCC.
35d965d5 10
4f448245
NC
11 GCC is free software; you can redistribute it and/or modify it
12 under the terms of the GNU General Public License as published
13 by the Free Software Foundation; either version 2, or (at your
14 option) any later version.
35d965d5 15
4f448245
NC
16 GCC is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
35d965d5 20
4f448245
NC
21 You should have received a copy of the GNU General Public License
22 along with GCC; see the file COPYING. If not, write to
23 the Free Software Foundation, 59 Temple Place - Suite 330, Boston,
24 MA 02111-1307, USA. */
35d965d5 25
88657302
RH
26#ifndef GCC_ARM_H
27#define GCC_ARM_H
b355a481 28
78011587
PB
29/* The archetecture define. */
30extern char arm_arch_name[];
31
e6471be6
NB
32/* Target CPU builtins. */
33#define TARGET_CPU_CPP_BUILTINS() \
34 do \
35 { \
9b66ebb1
PB
36 /* Define __arm__ even when in thumb mode, for \
37 consistency with armcc. */ \
38 builtin_define ("__arm__"); \
61f0ccff 39 builtin_define ("__APCS_32__"); \
9b66ebb1 40 if (TARGET_THUMB) \
e6471be6
NB
41 builtin_define ("__thumb__"); \
42 \
43 if (TARGET_BIG_END) \
44 { \
45 builtin_define ("__ARMEB__"); \
46 if (TARGET_THUMB) \
47 builtin_define ("__THUMBEB__"); \
48 if (TARGET_LITTLE_WORDS) \
49 builtin_define ("__ARMWEL__"); \
50 } \
51 else \
52 { \
53 builtin_define ("__ARMEL__"); \
54 if (TARGET_THUMB) \
55 builtin_define ("__THUMBEL__"); \
56 } \
57 \
e6471be6
NB
58 if (TARGET_SOFT_FLOAT) \
59 builtin_define ("__SOFTFP__"); \
60 \
9b66ebb1 61 if (TARGET_VFP) \
b5b620a4
JT
62 builtin_define ("__VFP_FP__"); \
63 \
e6471be6
NB
64 /* Add a define for interworking. \
65 Needed when building libgcc.a. */ \
2ad4dcf9 66 if (arm_cpp_interwork) \
e6471be6
NB
67 builtin_define ("__THUMB_INTERWORK__"); \
68 \
69 builtin_assert ("cpu=arm"); \
70 builtin_assert ("machine=arm"); \
78011587
PB
71 \
72 builtin_define (arm_arch_name); \
73 if (arm_arch_cirrus) \
74 builtin_define ("__MAVERICK__"); \
75 if (arm_arch_xscale) \
76 builtin_define ("__XSCALE__"); \
77 if (arm_arch_iwmmxt) \
78 builtin_define ("__IWMMXT__"); \
4adf3e34
PB
79 if (TARGET_AAPCS_BASED) \
80 builtin_define ("__ARM_EABI__"); \
e6471be6
NB
81 } while (0)
82
9b66ebb1
PB
83/* The various ARM cores. */
84enum processor_type
85{
d98a72fd
RE
86#define ARM_CORE(NAME, IDENT, ARCH, FLAGS, COSTS) \
87 IDENT,
9b66ebb1
PB
88#include "arm-cores.def"
89#undef ARM_CORE
90 /* Used to indicate that no processor has been specified. */
91 arm_none
92};
93
78011587
PB
94enum target_cpus
95{
d98a72fd
RE
96#define ARM_CORE(NAME, IDENT, ARCH, FLAGS, COSTS) \
97 TARGET_CPU_##IDENT,
78011587
PB
98#include "arm-cores.def"
99#undef ARM_CORE
100 TARGET_CPU_generic
101};
102
9b66ebb1
PB
103/* The processor for which instructions should be scheduled. */
104extern enum processor_type arm_tune;
105
d5b7b3ae 106typedef enum arm_cond_code
89c7ca52
RE
107{
108 ARM_EQ = 0, ARM_NE, ARM_CS, ARM_CC, ARM_MI, ARM_PL, ARM_VS, ARM_VC,
109 ARM_HI, ARM_LS, ARM_GE, ARM_LT, ARM_GT, ARM_LE, ARM_AL, ARM_NV
d5b7b3ae
RE
110}
111arm_cc;
6cfc7210 112
d5b7b3ae 113extern arm_cc arm_current_cc;
ff9940b0 114
d5b7b3ae 115#define ARM_INVERSE_CONDITION_CODE(X) ((arm_cc) (((int)X) ^ 1))
89c7ca52 116
6cfc7210
NC
117extern int arm_target_label;
118extern int arm_ccfsm_state;
e2500fed 119extern GTY(()) rtx arm_target_insn;
6cfc7210
NC
120/* Run-time compilation parameters selecting different hardware subsets. */
121extern int target_flags;
9b66ebb1
PB
122/* The floating point mode. */
123extern const char *target_fpu_name;
59b9a953 124/* For backwards compatibility. */
9b66ebb1
PB
125extern const char *target_fpe_name;
126/* Whether to use floating point hardware. */
127extern const char *target_float_abi_name;
5848830f
PB
128/* Which ABI to use. */
129extern const char *target_abi_name;
d5b7b3ae 130/* Define the information needed to generate branch insns. This is
e2500fed
GK
131 stored from the compare operation. */
132extern GTY(()) rtx arm_compare_op0;
133extern GTY(()) rtx arm_compare_op1;
d5b7b3ae 134/* The label of the current constant pool. */
e2500fed 135extern rtx pool_vector_label;
d5b7b3ae 136/* Set to 1 when a return insn is output, this means that the epilogue
d6b4baa4 137 is not needed. */
d5b7b3ae 138extern int return_used_this_function;
e2500fed
GK
139/* Used to produce AOF syntax assembler. */
140extern GTY(()) rtx aof_pic_label;
35d965d5 141\f
d6b4baa4 142/* Just in case configure has failed to define anything. */
7a801826
RE
143#ifndef TARGET_CPU_DEFAULT
144#define TARGET_CPU_DEFAULT TARGET_CPU_generic
145#endif
146
7a801826 147
5742588d 148#undef CPP_SPEC
78011587 149#define CPP_SPEC "%(subtarget_cpp_spec) \
e6471be6
NB
150%{msoft-float:%{mhard-float: \
151 %e-msoft-float and -mhard_float may not be used together}} \
152%{mbig-endian:%{mlittle-endian: \
153 %e-mbig-endian and -mlittle-endian may not be used together}}"
7a801826 154
be393ecf 155#ifndef CC1_SPEC
dfa08768 156#define CC1_SPEC ""
be393ecf 157#endif
7a801826
RE
158
159/* This macro defines names of additional specifications to put in the specs
160 that can be used in various specifications like CC1_SPEC. Its definition
161 is an initializer with a subgrouping for each command option.
162
163 Each subgrouping contains a string constant, that defines the
4f448245 164 specification name, and a string constant that used by the GCC driver
7a801826
RE
165 program.
166
167 Do not define this macro if it does not need to do anything. */
168#define EXTRA_SPECS \
38fc909b 169 { "subtarget_cpp_spec", SUBTARGET_CPP_SPEC }, \
7a801826
RE
170 SUBTARGET_EXTRA_SPECS
171
914a3b8c 172#ifndef SUBTARGET_EXTRA_SPECS
7a801826 173#define SUBTARGET_EXTRA_SPECS
914a3b8c
DM
174#endif
175
6cfc7210 176#ifndef SUBTARGET_CPP_SPEC
38fc909b 177#define SUBTARGET_CPP_SPEC ""
6cfc7210 178#endif
35d965d5
RS
179\f
180/* Run-time Target Specification. */
ff9940b0 181#ifndef TARGET_VERSION
6cfc7210 182#define TARGET_VERSION fputs (" (ARM/generic)", stderr);
ff9940b0 183#endif
35d965d5 184
35d965d5
RS
185/* Nonzero if the function prologue (and epilogue) should obey
186 the ARM Procedure Call Standard. */
6cfc7210 187#define ARM_FLAG_APCS_FRAME (1 << 0)
35d965d5
RS
188
189/* Nonzero if the function prologue should output the function name to enable
190 the post mortem debugger to print a backtrace (very useful on RISCOS,
11c1a207
RE
191 unused on RISCiX). Specifying this flag also enables
192 -fno-omit-frame-pointer.
35d965d5 193 XXX Must still be implemented in the prologue. */
6cfc7210 194#define ARM_FLAG_POKE (1 << 1)
35d965d5
RS
195
196/* Nonzero if floating point instructions are emulated by the FPE, in which
197 case instruction scheduling becomes very uninteresting. */
6cfc7210 198#define ARM_FLAG_FPE (1 << 2)
35d965d5 199
61f0ccff 200/* FLAG 0x0008 now spare (used to be apcs-32 selection). */
dfa08768 201
11c1a207
RE
202/* Nonzero if stack checking should be performed on entry to each function
203 which allocates temporary variables on the stack. */
6cfc7210 204#define ARM_FLAG_APCS_STACK (1 << 4)
11c1a207
RE
205
206/* Nonzero if floating point parameters should be passed to functions in
207 floating point registers. */
6cfc7210 208#define ARM_FLAG_APCS_FLOAT (1 << 5)
11c1a207
RE
209
210/* Nonzero if re-entrant, position independent code should be generated.
211 This is equivalent to -fpic. */
6cfc7210 212#define ARM_FLAG_APCS_REENT (1 << 6)
11c1a207 213
61f0ccff 214 /* FLAG 0x0080 now spare (used to be alignment traps). */
11c1a207
RE
215/* Nonzero if all floating point instructions are missing (and there is no
216 emulator either). Generate function calls for all ops in this case. */
6cfc7210 217#define ARM_FLAG_SOFT_FLOAT (1 << 8)
11c1a207
RE
218
219/* Nonzero if we should compile with BYTES_BIG_ENDIAN set to 1. */
6cfc7210 220#define ARM_FLAG_BIG_END (1 << 9)
11c1a207
RE
221
222/* Nonzero if we should compile for Thumb interworking. */
6cfc7210 223#define ARM_FLAG_INTERWORK (1 << 10)
11c1a207 224
ddee6aba
RE
225/* Nonzero if we should have little-endian words even when compiling for
226 big-endian (for backwards compatibility with older versions of GCC). */
6cfc7210 227#define ARM_FLAG_LITTLE_WORDS (1 << 11)
ddee6aba 228
f5a1b0d2 229/* Nonzero if we need to protect the prolog from scheduling */
6cfc7210 230#define ARM_FLAG_NO_SCHED_PRO (1 << 12)
f5a1b0d2 231
f676971a 232/* Nonzero if a call to abort should be generated if a noreturn
dd18ae56 233 function tries to return. */
6cfc7210 234#define ARM_FLAG_ABORT_NORETURN (1 << 13)
c11145f6 235
d6b4baa4 236/* Nonzero if function prologues should not load the PIC register. */
dd18ae56 237#define ARM_FLAG_SINGLE_PIC_BASE (1 << 14)
ed0e6530 238
b020fd92
NC
239/* Nonzero if all call instructions should be indirect. */
240#define ARM_FLAG_LONG_CALLS (1 << 15)
f676971a 241
d5b7b3ae
RE
242/* Nonzero means that the target ISA is the THUMB, not the ARM. */
243#define ARM_FLAG_THUMB (1 << 16)
244
245/* Set if a TPCS style stack frame should be generated, for non-leaf
246 functions, even if they do not need one. */
247#define THUMB_FLAG_BACKTRACE (1 << 17)
b020fd92 248
d5b7b3ae
RE
249/* Set if a TPCS style stack frame should be generated, for leaf
250 functions, even if they do not need one. */
251#define THUMB_FLAG_LEAF_BACKTRACE (1 << 18)
252
253/* Set if externally visible functions should assume that they
254 might be called in ARM mode, from a non-thumb aware code. */
255#define THUMB_FLAG_CALLEE_SUPER_INTERWORKING (1 << 19)
256
257/* Set if calls via function pointers should assume that their
258 destination is non-Thumb aware. */
259#define THUMB_FLAG_CALLER_SUPER_INTERWORKING (1 << 20)
260
9b6b54e2 261/* Fix invalid Cirrus instruction combinations by inserting NOPs. */
5848830f 262#define CIRRUS_FIX_INVALID_INSNS (1 << 21)
9b6b54e2 263
d5b7b3ae 264#define TARGET_APCS_FRAME (target_flags & ARM_FLAG_APCS_FRAME)
11c1a207
RE
265#define TARGET_POKE_FUNCTION_NAME (target_flags & ARM_FLAG_POKE)
266#define TARGET_FPE (target_flags & ARM_FLAG_FPE)
11c1a207
RE
267#define TARGET_APCS_STACK (target_flags & ARM_FLAG_APCS_STACK)
268#define TARGET_APCS_FLOAT (target_flags & ARM_FLAG_APCS_FLOAT)
269#define TARGET_APCS_REENT (target_flags & ARM_FLAG_APCS_REENT)
9b66ebb1 270#define TARGET_SOFT_FLOAT (arm_float_abi == ARM_FLOAT_ABI_SOFT)
72cdc543
PB
271/* Use hardware floating point instructions. */
272#define TARGET_HARD_FLOAT (arm_float_abi != ARM_FLOAT_ABI_SOFT)
273/* Use hardware floating point calling convention. */
274#define TARGET_HARD_FLOAT_ABI (arm_float_abi == ARM_FLOAT_ABI_HARD)
9b66ebb1
PB
275#define TARGET_FPA (arm_fp_model == ARM_FP_MODEL_FPA)
276#define TARGET_MAVERICK (arm_fp_model == ARM_FP_MODEL_MAVERICK)
277#define TARGET_VFP (arm_fp_model == ARM_FP_MODEL_VFP)
5a9335ef
NC
278#define TARGET_IWMMXT (arm_arch_iwmmxt)
279#define TARGET_REALLY_IWMMXT (TARGET_IWMMXT && TARGET_ARM)
5848830f 280#define TARGET_IWMMXT_ABI (TARGET_ARM && arm_abi == ARM_ABI_IWMMXT)
11c1a207 281#define TARGET_BIG_END (target_flags & ARM_FLAG_BIG_END)
6cfc7210 282#define TARGET_INTERWORK (target_flags & ARM_FLAG_INTERWORK)
ddee6aba 283#define TARGET_LITTLE_WORDS (target_flags & ARM_FLAG_LITTLE_WORDS)
f5a1b0d2 284#define TARGET_NO_SCHED_PRO (target_flags & ARM_FLAG_NO_SCHED_PRO)
dd18ae56 285#define TARGET_ABORT_NORETURN (target_flags & ARM_FLAG_ABORT_NORETURN)
ed0e6530 286#define TARGET_SINGLE_PIC_BASE (target_flags & ARM_FLAG_SINGLE_PIC_BASE)
b020fd92 287#define TARGET_LONG_CALLS (target_flags & ARM_FLAG_LONG_CALLS)
d5b7b3ae
RE
288#define TARGET_THUMB (target_flags & ARM_FLAG_THUMB)
289#define TARGET_ARM (! TARGET_THUMB)
290#define TARGET_EITHER 1 /* (TARGET_ARM | TARGET_THUMB) */
291#define TARGET_CALLEE_INTERWORKING (target_flags & THUMB_FLAG_CALLEE_SUPER_INTERWORKING)
292#define TARGET_CALLER_INTERWORKING (target_flags & THUMB_FLAG_CALLER_SUPER_INTERWORKING)
293#define TARGET_BACKTRACE (leaf_function_p () \
294 ? (target_flags & THUMB_FLAG_LEAF_BACKTRACE) \
295 : (target_flags & THUMB_FLAG_BACKTRACE))
9b6b54e2 296#define TARGET_CIRRUS_FIX_INVALID_INSNS (target_flags & CIRRUS_FIX_INVALID_INSNS)
fdd695fd 297#define TARGET_LDRD (arm_arch5e && ARM_DOUBLEWORD_ALIGN)
b6685939
PB
298#define TARGET_AAPCS_BASED \
299 (arm_abi != ARM_ABI_APCS && arm_abi != ARM_ABI_ATPCS)
3ada8e17 300
b3f8d95d
MM
301/* True iff the full BPABI is being used. If TARGET_BPABI is true,
302 then TARGET_AAPCS_BASED must be true -- but the converse does not
303 hold. TARGET_BPABI implies the use of the BPABI runtime library,
304 etc., in addition to just the AAPCS calling conventions. */
305#ifndef TARGET_BPABI
306#define TARGET_BPABI false
f676971a 307#endif
b3f8d95d 308
c7bdf0a6 309/* SUBTARGET_SWITCHES is used to add flags on a per-config basis. */
3ada8e17
DE
310#ifndef SUBTARGET_SWITCHES
311#define SUBTARGET_SWITCHES
ff9940b0
RE
312#endif
313
047142d3
PT
314#define TARGET_SWITCHES \
315{ \
316 {"apcs", ARM_FLAG_APCS_FRAME, "" }, \
317 {"apcs-frame", ARM_FLAG_APCS_FRAME, \
318 N_("Generate APCS conformant stack frames") }, \
319 {"no-apcs-frame", -ARM_FLAG_APCS_FRAME, "" }, \
320 {"poke-function-name", ARM_FLAG_POKE, \
321 N_("Store function names in object code") }, \
322 {"no-poke-function-name", -ARM_FLAG_POKE, "" }, \
323 {"fpe", ARM_FLAG_FPE, "" }, \
047142d3
PT
324 {"apcs-stack-check", ARM_FLAG_APCS_STACK, "" }, \
325 {"no-apcs-stack-check", -ARM_FLAG_APCS_STACK, "" }, \
326 {"apcs-float", ARM_FLAG_APCS_FLOAT, \
327 N_("Pass FP arguments in FP registers") }, \
328 {"no-apcs-float", -ARM_FLAG_APCS_FLOAT, "" }, \
329 {"apcs-reentrant", ARM_FLAG_APCS_REENT, \
330 N_("Generate re-entrant, PIC code") }, \
331 {"no-apcs-reentrant", -ARM_FLAG_APCS_REENT, "" }, \
047142d3
PT
332 {"soft-float", ARM_FLAG_SOFT_FLOAT, \
333 N_("Use library calls to perform FP operations") }, \
334 {"hard-float", -ARM_FLAG_SOFT_FLOAT, \
335 N_("Use hardware floating point instructions") }, \
336 {"big-endian", ARM_FLAG_BIG_END, \
337 N_("Assume target CPU is configured as big endian") }, \
338 {"little-endian", -ARM_FLAG_BIG_END, \
339 N_("Assume target CPU is configured as little endian") }, \
340 {"words-little-endian", ARM_FLAG_LITTLE_WORDS, \
341 N_("Assume big endian bytes, little endian words") }, \
342 {"thumb-interwork", ARM_FLAG_INTERWORK, \
b605cfa8 343 N_("Support calls between Thumb and ARM instruction sets") }, \
047142d3
PT
344 {"no-thumb-interwork", -ARM_FLAG_INTERWORK, "" }, \
345 {"abort-on-noreturn", ARM_FLAG_ABORT_NORETURN, \
346 N_("Generate a call to abort if a noreturn function returns")}, \
347 {"no-abort-on-noreturn", -ARM_FLAG_ABORT_NORETURN, "" }, \
b605cfa8 348 {"no-sched-prolog", ARM_FLAG_NO_SCHED_PRO, \
047142d3 349 N_("Do not move instructions into a function's prologue") }, \
b605cfa8 350 {"sched-prolog", -ARM_FLAG_NO_SCHED_PRO, "" }, \
047142d3
PT
351 {"single-pic-base", ARM_FLAG_SINGLE_PIC_BASE, \
352 N_("Do not load the PIC register in function prologues") }, \
353 {"no-single-pic-base", -ARM_FLAG_SINGLE_PIC_BASE, "" }, \
354 {"long-calls", ARM_FLAG_LONG_CALLS, \
355 N_("Generate call insns as indirect calls, if necessary") }, \
356 {"no-long-calls", -ARM_FLAG_LONG_CALLS, "" }, \
357 {"thumb", ARM_FLAG_THUMB, \
358 N_("Compile for the Thumb not the ARM") }, \
359 {"no-thumb", -ARM_FLAG_THUMB, "" }, \
360 {"arm", -ARM_FLAG_THUMB, "" }, \
361 {"tpcs-frame", THUMB_FLAG_BACKTRACE, \
362 N_("Thumb: Generate (non-leaf) stack frames even if not needed") }, \
363 {"no-tpcs-frame", -THUMB_FLAG_BACKTRACE, "" }, \
364 {"tpcs-leaf-frame", THUMB_FLAG_LEAF_BACKTRACE, \
365 N_("Thumb: Generate (leaf) stack frames even if not needed") }, \
366 {"no-tpcs-leaf-frame", -THUMB_FLAG_LEAF_BACKTRACE, "" }, \
367 {"callee-super-interworking", THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
368 N_("Thumb: Assume non-static functions may be called from ARM code") }, \
369 {"no-callee-super-interworking", -THUMB_FLAG_CALLEE_SUPER_INTERWORKING, \
370 "" }, \
371 {"caller-super-interworking", THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
372 N_("Thumb: Assume function pointers may go to non-Thumb aware code") }, \
373 {"no-caller-super-interworking", -THUMB_FLAG_CALLER_SUPER_INTERWORKING, \
374 "" }, \
9b6b54e2
NC
375 {"cirrus-fix-invalid-insns", CIRRUS_FIX_INVALID_INSNS, \
376 N_("Cirrus: Place NOPs to avoid invalid instruction combinations") }, \
377 {"no-cirrus-fix-invalid-insns", -CIRRUS_FIX_INVALID_INSNS, \
378 N_("Cirrus: Do not break up invalid instruction combinations with NOPs") },\
047142d3
PT
379 SUBTARGET_SWITCHES \
380 {"", TARGET_DEFAULT, "" } \
35d965d5
RS
381}
382
9b66ebb1
PB
383#define TARGET_OPTIONS \
384{ \
385 {"cpu=", & arm_select[0].string, \
386 N_("Specify the name of the target CPU"), 0}, \
387 {"arch=", & arm_select[1].string, \
388 N_("Specify the name of the target architecture"), 0}, \
389 {"tune=", & arm_select[2].string, "", 0}, \
390 {"fpe=", & target_fpe_name, "", 0}, \
391 {"fp=", & target_fpe_name, "", 0}, \
392 {"fpu=", & target_fpu_name, \
393 N_("Specify the name of the target floating point hardware/format"), 0}, \
394 {"float-abi=", & target_float_abi_name, \
395 N_("Specify if floating point hardware should be used"), 0}, \
396 {"structure-size-boundary=", & structure_size_string, \
397 N_("Specify the minimum bit alignment of structures"), 0}, \
398 {"pic-register=", & arm_pic_register_string, \
5848830f
PB
399 N_("Specify the register to be used for PIC addressing"), 0}, \
400 {"abi=", &target_abi_name, N_("Specify an ABI"), 0} \
11c1a207 401}
ff9940b0 402
7816bea0
DJ
403/* Support for a compile-time default CPU, et cetera. The rules are:
404 --with-arch is ignored if -march or -mcpu are specified.
405 --with-cpu is ignored if -march or -mcpu are specified, and is overridden
406 by --with-arch.
407 --with-tune is ignored if -mtune or -mcpu are specified (but not affected
408 by -march).
9b66ebb1
PB
409 --with-float is ignored if -mhard-float, -msoft-float or -mfloat-abi are
410 specified.
5848830f
PB
411 --with-fpu is ignored if -mfpu is specified.
412 --with-abi is ignored is -mabi is specified. */
7816bea0
DJ
413#define OPTION_DEFAULT_SPECS \
414 {"arch", "%{!march=*:%{!mcpu=*:-march=%(VALUE)}}" }, \
415 {"cpu", "%{!march=*:%{!mcpu=*:-mcpu=%(VALUE)}}" }, \
416 {"tune", "%{!mcpu=*:%{!mtune=*:-mtune=%(VALUE)}}" }, \
9b66ebb1
PB
417 {"float", \
418 "%{!msoft-float:%{!mhard-float:%{!mfloat-abi=*:-mfloat-abi=%(VALUE)}}}" }, \
5848830f
PB
419 {"fpu", "%{!mfpu=*:-mfpu=%(VALUE)}"}, \
420 {"abi", "%{!mabi=*:-mabi=%(VALUE)}"},
7816bea0 421
62dd06ea
RE
422struct arm_cpu_select
423{
f9cc092a
RE
424 const char * string;
425 const char * name;
426 const struct processors * processors;
62dd06ea
RE
427};
428
f5a1b0d2
NC
429/* This is a magic array. If the user specifies a command line switch
430 which matches one of the entries in TARGET_OPTIONS then the corresponding
431 string pointer will be set to the value specified by the user. */
62dd06ea
RE
432extern struct arm_cpu_select arm_select[];
433
9b66ebb1
PB
434/* Which floating point model to use. */
435enum arm_fp_model
436{
437 ARM_FP_MODEL_UNKNOWN,
438 /* FPA model (Hardware or software). */
439 ARM_FP_MODEL_FPA,
440 /* Cirrus Maverick floating point model. */
441 ARM_FP_MODEL_MAVERICK,
442 /* VFP floating point model. */
443 ARM_FP_MODEL_VFP
444};
445
446extern enum arm_fp_model arm_fp_model;
447
448/* Which floating point hardware is available. Also update
449 fp_model_for_fpu in arm.c when adding entries to this list. */
29ad9694 450enum fputype
24f0c1b4 451{
9b66ebb1
PB
452 /* No FP hardware. */
453 FPUTYPE_NONE,
29ad9694
RE
454 /* Full FPA support. */
455 FPUTYPE_FPA,
456 /* Emulated FPA hardware, Issue 2 emulator (no LFM/SFM). */
457 FPUTYPE_FPA_EMU2,
458 /* Emulated FPA hardware, Issue 3 emulator. */
459 FPUTYPE_FPA_EMU3,
460 /* Cirrus Maverick floating point co-processor. */
9b66ebb1
PB
461 FPUTYPE_MAVERICK,
462 /* VFP. */
463 FPUTYPE_VFP
24f0c1b4
RE
464};
465
466/* Recast the floating point class to be the floating point attribute. */
29ad9694 467#define arm_fpu_attr ((enum attr_fpu) arm_fpu_tune)
24f0c1b4 468
71791e16 469/* What type of floating point to tune for */
29ad9694 470extern enum fputype arm_fpu_tune;
24f0c1b4 471
71791e16 472/* What type of floating point instructions are available */
29ad9694 473extern enum fputype arm_fpu_arch;
71791e16 474
9b66ebb1
PB
475enum float_abi_type
476{
477 ARM_FLOAT_ABI_SOFT,
478 ARM_FLOAT_ABI_SOFTFP,
479 ARM_FLOAT_ABI_HARD
480};
481
482extern enum float_abi_type arm_float_abi;
483
5848830f
PB
484/* Which ABI to use. */
485enum arm_abi_type
486{
487 ARM_ABI_APCS,
488 ARM_ABI_ATPCS,
489 ARM_ABI_AAPCS,
490 ARM_ABI_IWMMXT
491};
492
493extern enum arm_abi_type arm_abi;
494
495#ifndef ARM_DEFAULT_ABI
496#define ARM_DEFAULT_ABI ARM_ABI_APCS
497#endif
498
9b66ebb1
PB
499/* Nonzero if this chip supports the ARM Architecture 3M extensions. */
500extern int arm_arch3m;
11c1a207 501
9b66ebb1 502/* Nonzero if this chip supports the ARM Architecture 4 extensions. */
11c1a207
RE
503extern int arm_arch4;
504
68d560d4
RE
505/* Nonzero if this chip supports the ARM Architecture 4T extensions. */
506extern int arm_arch4t;
507
9b66ebb1 508/* Nonzero if this chip supports the ARM Architecture 5 extensions. */
62b10bbc
NC
509extern int arm_arch5;
510
9b66ebb1 511/* Nonzero if this chip supports the ARM Architecture 5E extensions. */
b15bca31
RE
512extern int arm_arch5e;
513
9b66ebb1
PB
514/* Nonzero if this chip supports the ARM Architecture 6 extensions. */
515extern int arm_arch6;
516
f5a1b0d2
NC
517/* Nonzero if this chip can benefit from load scheduling. */
518extern int arm_ld_sched;
519
0616531f
RE
520/* Nonzero if generating thumb code. */
521extern int thumb_code;
522
f5a1b0d2
NC
523/* Nonzero if this chip is a StrongARM. */
524extern int arm_is_strong;
525
9b6b54e2 526/* Nonzero if this chip is a Cirrus variant. */
78011587 527extern int arm_arch_cirrus;
9b6b54e2 528
5a9335ef
NC
529/* Nonzero if this chip supports Intel XScale with Wireless MMX technology. */
530extern int arm_arch_iwmmxt;
531
d19fb8e3 532/* Nonzero if this chip is an XScale. */
4b3c2e48
PB
533extern int arm_arch_xscale;
534
535/* Nonzero if tuning for XScale */
536extern int arm_tune_xscale;
d19fb8e3 537
3569057d 538/* Nonzero if this chip is an ARM6 or an ARM7. */
f5a1b0d2
NC
539extern int arm_is_6_or_7;
540
2ad4dcf9 541/* Nonzero if we should define __THUMB_INTERWORK__ in the
f676971a 542 preprocessor.
2ad4dcf9
RE
543 XXX This is a bit of a hack, it's intended to help work around
544 problems in GLD which doesn't understand that armv5t code is
545 interworking clean. */
546extern int arm_cpp_interwork;
547
2ce9c1b9 548#ifndef TARGET_DEFAULT
d5b7b3ae 549#define TARGET_DEFAULT (ARM_FLAG_APCS_FRAME)
2ce9c1b9 550#endif
35d965d5 551
11c1a207
RE
552/* The frame pointer register used in gcc has nothing to do with debugging;
553 that is controlled by the APCS-FRAME option. */
d5b7b3ae 554#define CAN_DEBUG_WITHOUT_FP
35d965d5 555
11c1a207 556#define OVERRIDE_OPTIONS arm_override_options ()
86efdc8e
PB
557
558/* Nonzero if PIC code requires explicit qualifiers to generate
559 PLT and GOT relocs rather than the assembler doing so implicitly.
ed0e6530
PB
560 Subtargets can override these if required. */
561#ifndef NEED_GOT_RELOC
562#define NEED_GOT_RELOC 0
563#endif
564#ifndef NEED_PLT_RELOC
565#define NEED_PLT_RELOC 0
e2723c62 566#endif
84306176
PB
567
568/* Nonzero if we need to refer to the GOT with a PC-relative
569 offset. In other words, generate
570
f676971a 571 .word _GLOBAL_OFFSET_TABLE_ - [. - (.Lxx + 8)]
84306176
PB
572
573 rather than
574
575 .word _GLOBAL_OFFSET_TABLE_ - (.Lxx + 8)
576
f676971a 577 The default is true, which matches NetBSD. Subtargets can
84306176
PB
578 override this if required. */
579#ifndef GOT_PCREL
580#define GOT_PCREL 1
581#endif
35d965d5
RS
582\f
583/* Target machine storage Layout. */
584
ff9940b0
RE
585
586/* Define this macro if it is advisable to hold scalars in registers
587 in a wider mode than that declared by the program. In such cases,
588 the value is constrained to be within the bounds of the declared
589 type, but kept valid in the wider mode. The signedness of the
590 extension may differ from that of the type. */
591
592/* It is far faster to zero extend chars than to sign extend them */
593
6cfc7210 594#define PROMOTE_MODE(MODE, UNSIGNEDP, TYPE) \
2ce9c1b9
RE
595 if (GET_MODE_CLASS (MODE) == MODE_INT \
596 && GET_MODE_SIZE (MODE) < 4) \
597 { \
598 if (MODE == QImode) \
599 UNSIGNEDP = 1; \
600 else if (MODE == HImode) \
61f0ccff 601 UNSIGNEDP = 1; \
2ce9c1b9 602 (MODE) = SImode; \
ff9940b0
RE
603 }
604
d4453b7a
PB
605#define PROMOTE_FUNCTION_MODE(MODE, UNSIGNEDP, TYPE) \
606 if (GET_MODE_CLASS (MODE) == MODE_INT \
607 && GET_MODE_SIZE (MODE) < 4) \
608 (MODE) = SImode; \
609
35d965d5
RS
610/* Define this if most significant bit is lowest numbered
611 in instructions that operate on numbered bit-fields. */
612#define BITS_BIG_ENDIAN 0
613
f676971a 614/* Define this if most significant byte of a word is the lowest numbered.
3ada8e17
DE
615 Most ARM processors are run in little endian mode, so that is the default.
616 If you want to have it run-time selectable, change the definition in a
617 cover file to be TARGET_BIG_ENDIAN. */
11c1a207 618#define BYTES_BIG_ENDIAN (TARGET_BIG_END != 0)
35d965d5
RS
619
620/* Define this if most significant word of a multiword number is the lowest
11c1a207
RE
621 numbered.
622 This is always false, even when in big-endian mode. */
ddee6aba
RE
623#define WORDS_BIG_ENDIAN (BYTES_BIG_ENDIAN && ! TARGET_LITTLE_WORDS)
624
625/* LIBGCC2_WORDS_BIG_ENDIAN has to be a constant, so we define this based
626 on processor pre-defineds when compiling libgcc2.c. */
627#if defined(__ARMEB__) && !defined(__ARMWEL__)
628#define LIBGCC2_WORDS_BIG_ENDIAN 1
629#else
630#define LIBGCC2_WORDS_BIG_ENDIAN 0
631#endif
35d965d5 632
11c1a207 633/* Define this if most significant word of doubles is the lowest numbered.
f0375c66
NC
634 The rules are different based on whether or not we use FPA-format,
635 VFP-format or some other floating point co-processor's format doubles. */
b5b620a4 636#define FLOAT_WORDS_BIG_ENDIAN (arm_float_words_big_endian ())
7fc6c9f0 637
35d965d5
RS
638#define UNITS_PER_WORD 4
639
5848830f 640/* True if natural alignment is used for doubleword types. */
b6685939
PB
641#define ARM_DOUBLEWORD_ALIGN TARGET_AAPCS_BASED
642
5848830f 643#define DOUBLEWORD_ALIGNMENT 64
35d965d5 644
5848830f 645#define PARM_BOUNDARY 32
5a9335ef 646
5848830f 647#define STACK_BOUNDARY (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
35d965d5 648
5848830f
PB
649#define PREFERRED_STACK_BOUNDARY \
650 (arm_abi == ARM_ABI_ATPCS ? 64 : STACK_BOUNDARY)
0977774b 651
35d965d5
RS
652#define FUNCTION_BOUNDARY 32
653
92928d71
AO
654/* The lowest bit is used to indicate Thumb-mode functions, so the
655 vbit must go into the delta field of pointers to member
656 functions. */
657#define TARGET_PTRMEMFUNC_VBIT_LOCATION ptrmemfunc_vbit_in_delta
658
35d965d5
RS
659#define EMPTY_FIELD_BOUNDARY 32
660
5848830f 661#define BIGGEST_ALIGNMENT (ARM_DOUBLEWORD_ALIGN ? DOUBLEWORD_ALIGNMENT : 32)
5a9335ef 662
27847754
NC
663/* XXX Blah -- this macro is used directly by libobjc. Since it
664 supports no vector modes, cut out the complexity and fall back
665 on BIGGEST_FIELD_ALIGNMENT. */
666#ifdef IN_TARGET_LIBS
8fca31a2 667#define BIGGEST_FIELD_ALIGNMENT 64
27847754 668#endif
5a9335ef 669
ff9940b0 670/* Make strings word-aligned so strcpy from constants will be faster. */
591af218 671#define CONSTANT_ALIGNMENT_FACTOR (TARGET_THUMB || ! arm_tune_xscale ? 1 : 2)
f676971a 672
d19fb8e3 673#define CONSTANT_ALIGNMENT(EXP, ALIGN) \
5848830f
PB
674 ((TREE_CODE (EXP) == STRING_CST \
675 && (ALIGN) < BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR) \
676 ? BITS_PER_WORD * CONSTANT_ALIGNMENT_FACTOR : (ALIGN))
ff9940b0 677
723ae7c1
NC
678/* Setting STRUCTURE_SIZE_BOUNDARY to 32 produces more efficient code, but the
679 value set in previous versions of this toolchain was 8, which produces more
680 compact structures. The command line option -mstructure_size_boundary=<n>
f710504c 681 can be used to change this value. For compatibility with the ARM SDK
723ae7c1 682 however the value should be left at 32. ARM SDT Reference Manual (ARM DUI
5848830f
PB
683 0020D) page 2-20 says "Structures are aligned on word boundaries".
684 The AAPCS specifies a value of 8. */
6ead9ba5
NC
685#define STRUCTURE_SIZE_BOUNDARY arm_structure_size_boundary
686extern int arm_structure_size_boundary;
723ae7c1 687
4912a07c 688/* This is the value used to initialize arm_structure_size_boundary. If a
723ae7c1 689 particular arm target wants to change the default value it should change
6bc82793 690 the definition of this macro, not STRUCTURE_SIZE_BOUNDARY. See netbsd.h
723ae7c1
NC
691 for an example of this. */
692#ifndef DEFAULT_STRUCTURE_SIZE_BOUNDARY
693#define DEFAULT_STRUCTURE_SIZE_BOUNDARY 32
b355a481 694#endif
2a5307b1 695
b355a481 696/* Used when parsing command line option -mstructure_size_boundary. */
f9cc092a 697extern const char * structure_size_string;
b4ac57ab 698
825dda42 699/* Nonzero if move instructions will actually fail to work
ff9940b0 700 when given unaligned data. */
35d965d5 701#define STRICT_ALIGNMENT 1
b6685939
PB
702
703/* wchar_t is unsigned under the AAPCS. */
704#ifndef WCHAR_TYPE
705#define WCHAR_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "int")
706
707#define WCHAR_TYPE_SIZE BITS_PER_WORD
708#endif
709
710#ifndef SIZE_TYPE
711#define SIZE_TYPE (TARGET_AAPCS_BASED ? "unsigned int" : "long unsigned int")
712#endif
d81d0bdd
PB
713
714/* AAPCS requires that structure alignment is affected by bitfields. */
715#ifndef PCC_BITFIELD_TYPE_MATTERS
716#define PCC_BITFIELD_TYPE_MATTERS TARGET_AAPCS_BASED
717#endif
718
35d965d5
RS
719\f
720/* Standard register usage. */
721
722/* Register allocation in ARM Procedure Call Standard (as used on RISCiX):
723 (S - saved over call).
724
725 r0 * argument word/integer result
726 r1-r3 argument word
727
728 r4-r8 S register variable
729 r9 S (rfp) register variable (real frame pointer)
f676971a 730
f5a1b0d2 731 r10 F S (sl) stack limit (used by -mapcs-stack-check)
35d965d5
RS
732 r11 F S (fp) argument pointer
733 r12 (ip) temp workspace
734 r13 F S (sp) lower end of current stack frame
735 r14 (lr) link address/workspace
736 r15 F (pc) program counter
737
738 f0 floating point result
739 f1-f3 floating point scratch
740
741 f4-f7 S floating point variable
742
ff9940b0
RE
743 cc This is NOT a real register, but is used internally
744 to represent things that use or set the condition
745 codes.
746 sfp This isn't either. It is used during rtl generation
747 since the offset between the frame pointer and the
748 auto's isn't known until after register allocation.
749 afp Nor this, we only need this because of non-local
750 goto. Without it fp appears to be used and the
751 elimination code won't get rid of sfp. It tracks
752 fp exactly at all times.
753
35d965d5
RS
754 *: See CONDITIONAL_REGISTER_USAGE */
755
9b6b54e2
NC
756/*
757 mvf0 Cirrus floating point result
758 mvf1-mvf3 Cirrus floating point scratch
759 mvf4-mvf15 S Cirrus floating point variable. */
760
9b66ebb1
PB
761/* s0-s15 VFP scratch (aka d0-d7).
762 s16-s31 S VFP variable (aka d8-d15).
763 vfpcc Not a real register. Represents the VFP condition
764 code flags. */
765
ff9940b0
RE
766/* The stack backtrace structure is as follows:
767 fp points to here: | save code pointer | [fp]
768 | return link value | [fp, #-4]
769 | return sp value | [fp, #-8]
770 | return fp value | [fp, #-12]
771 [| saved r10 value |]
772 [| saved r9 value |]
773 [| saved r8 value |]
774 [| saved r7 value |]
775 [| saved r6 value |]
776 [| saved r5 value |]
777 [| saved r4 value |]
778 [| saved r3 value |]
779 [| saved r2 value |]
780 [| saved r1 value |]
781 [| saved r0 value |]
782 [| saved f7 value |] three words
783 [| saved f6 value |] three words
784 [| saved f5 value |] three words
785 [| saved f4 value |] three words
786 r0-r3 are not normally saved in a C function. */
787
35d965d5
RS
788/* 1 for registers that have pervasive standard uses
789 and are not available for the register allocator. */
9b66ebb1
PB
790#define FIXED_REGISTERS \
791{ \
792 0,0,0,0,0,0,0,0, \
793 0,0,0,0,0,1,0,1, \
794 0,0,0,0,0,0,0,0, \
9b6b54e2
NC
795 1,1,1, \
796 1,1,1,1,1,1,1,1, \
9b66ebb1
PB
797 1,1,1,1,1,1,1,1, \
798 1,1,1,1,1,1,1,1, \
799 1,1,1,1,1,1,1,1, \
800 1,1,1,1, \
801 1,1,1,1,1,1,1,1, \
802 1,1,1,1,1,1,1,1, \
803 1,1,1,1,1,1,1,1, \
804 1,1,1,1,1,1,1,1, \
805 1 \
35d965d5
RS
806}
807
808/* 1 for registers not available across function calls.
809 These must include the FIXED_REGISTERS and also any
810 registers that can be used without being saved.
811 The latter must include the registers where values are returned
812 and the register where structure-value addresses are passed.
ff9940b0 813 Aside from that, you can include as many other registers as you like.
f676971a 814 The CC is not preserved over function calls on the ARM 6, so it is
d6b4baa4 815 easier to assume this for all. SFP is preserved, since FP is. */
35d965d5
RS
816#define CALL_USED_REGISTERS \
817{ \
818 1,1,1,1,0,0,0,0, \
d5b7b3ae 819 0,0,0,0,1,1,1,1, \
ff9940b0 820 1,1,1,1,0,0,0,0, \
9b6b54e2
NC
821 1,1,1, \
822 1,1,1,1,1,1,1,1, \
5a9335ef
NC
823 1,1,1,1,1,1,1,1, \
824 1,1,1,1,1,1,1,1, \
825 1,1,1,1,1,1,1,1, \
9b66ebb1
PB
826 1,1,1,1, \
827 1,1,1,1,1,1,1,1, \
828 1,1,1,1,1,1,1,1, \
829 1,1,1,1,1,1,1,1, \
830 1,1,1,1,1,1,1,1, \
831 1 \
35d965d5
RS
832}
833
6cc8c0b3
NC
834#ifndef SUBTARGET_CONDITIONAL_REGISTER_USAGE
835#define SUBTARGET_CONDITIONAL_REGISTER_USAGE
836#endif
837
d5b7b3ae
RE
838#define CONDITIONAL_REGISTER_USAGE \
839{ \
4b02997f
NC
840 int regno; \
841 \
9b66ebb1 842 if (TARGET_SOFT_FLOAT || TARGET_THUMB || !TARGET_FPA) \
d5b7b3ae 843 { \
9b66ebb1
PB
844 for (regno = FIRST_FPA_REGNUM; \
845 regno <= LAST_FPA_REGNUM; ++regno) \
d5b7b3ae
RE
846 fixed_regs[regno] = call_used_regs[regno] = 1; \
847 } \
9b6b54e2 848 \
c769a35d
RE
849 if (TARGET_THUMB && optimize_size) \
850 { \
851 /* When optimizing for size, it's better not to use \
852 the HI regs, because of the overhead of stacking \
d6b4baa4 853 them. */ \
c769a35d
RE
854 for (regno = FIRST_HI_REGNUM; \
855 regno <= LAST_HI_REGNUM; ++regno) \
856 fixed_regs[regno] = call_used_regs[regno] = 1; \
857 } \
858 \
fb14bc89
RE
859 /* The link register can be clobbered by any branch insn, \
860 but we have no way to track that at present, so mark \
861 it as unavailable. */ \
862 if (TARGET_THUMB) \
863 fixed_regs[LR_REGNUM] = call_used_regs[LR_REGNUM] = 1; \
864 \
9b66ebb1 865 if (TARGET_ARM && TARGET_HARD_FLOAT) \
9b6b54e2 866 { \
9b66ebb1 867 if (TARGET_MAVERICK) \
9b6b54e2 868 { \
9b66ebb1
PB
869 for (regno = FIRST_FPA_REGNUM; \
870 regno <= LAST_FPA_REGNUM; ++ regno) \
871 fixed_regs[regno] = call_used_regs[regno] = 1; \
872 for (regno = FIRST_CIRRUS_FP_REGNUM; \
873 regno <= LAST_CIRRUS_FP_REGNUM; ++ regno) \
874 { \
875 fixed_regs[regno] = 0; \
876 call_used_regs[regno] = regno < FIRST_CIRRUS_FP_REGNUM + 4; \
877 } \
878 } \
879 if (TARGET_VFP) \
880 { \
881 for (regno = FIRST_VFP_REGNUM; \
882 regno <= LAST_VFP_REGNUM; ++ regno) \
883 { \
884 fixed_regs[regno] = 0; \
885 call_used_regs[regno] = regno < FIRST_VFP_REGNUM + 16; \
886 } \
9b6b54e2
NC
887 } \
888 } \
889 \
5a9335ef
NC
890 if (TARGET_REALLY_IWMMXT) \
891 { \
892 regno = FIRST_IWMMXT_GR_REGNUM; \
893 /* The 2002/10/09 revision of the XScale ABI has wCG0 \
894 and wCG1 as call-preserved registers. The 2002/11/21 \
895 revision changed this so that all wCG registers are \
896 scratch registers. */ \
897 for (regno = FIRST_IWMMXT_GR_REGNUM; \
898 regno <= LAST_IWMMXT_GR_REGNUM; ++ regno) \
899 fixed_regs[regno] = call_used_regs[regno] = 0; \
900 /* The XScale ABI has wR0 - wR9 as scratch registers, \
901 the rest as call-preserved registers. */ \
902 for (regno = FIRST_IWMMXT_REGNUM; \
903 regno <= LAST_IWMMXT_REGNUM; ++ regno) \
904 { \
905 fixed_regs[regno] = 0; \
906 call_used_regs[regno] = regno < FIRST_IWMMXT_REGNUM + 10; \
907 } \
908 } \
909 \
fc555370 910 if ((unsigned) PIC_OFFSET_TABLE_REGNUM != INVALID_REGNUM) \
d5b7b3ae
RE
911 { \
912 fixed_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
913 call_used_regs[PIC_OFFSET_TABLE_REGNUM] = 1; \
914 } \
915 else if (TARGET_APCS_STACK) \
916 { \
917 fixed_regs[10] = 1; \
918 call_used_regs[10] = 1; \
919 } \
a2503645
RS
920 /* -mcaller-super-interworking reserves r11 for calls to \
921 _interwork_r11_call_via_rN(). Making the register global \
922 is an easy way of ensuring that it remains valid for all \
923 calls. */ \
924 if (TARGET_APCS_FRAME || TARGET_CALLER_INTERWORKING) \
d5b7b3ae
RE
925 { \
926 fixed_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
927 call_used_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
a2503645
RS
928 if (TARGET_CALLER_INTERWORKING) \
929 global_regs[ARM_HARD_FRAME_POINTER_REGNUM] = 1; \
d5b7b3ae
RE
930 } \
931 SUBTARGET_CONDITIONAL_REGISTER_USAGE \
35d965d5 932}
f676971a 933
6bc82793 934/* These are a couple of extensions to the formats accepted
dd18ae56
NC
935 by asm_fprintf:
936 %@ prints out ASM_COMMENT_START
937 %r prints out REGISTER_PREFIX reg_names[arg] */
938#define ASM_FPRINTF_EXTENSIONS(FILE, ARGS, P) \
939 case '@': \
940 fputs (ASM_COMMENT_START, FILE); \
941 break; \
942 \
943 case 'r': \
944 fputs (REGISTER_PREFIX, FILE); \
945 fputs (reg_names [va_arg (ARGS, int)], FILE); \
946 break;
947
d5b7b3ae 948/* Round X up to the nearest word. */
0c2ca901 949#define ROUND_UP_WORD(X) (((X) + 3) & ~3)
d5b7b3ae 950
6cfc7210 951/* Convert fron bytes to ints. */
e9d7b180 952#define ARM_NUM_INTS(X) (((X) + UNITS_PER_WORD - 1) / UNITS_PER_WORD)
6cfc7210 953
9b66ebb1
PB
954/* The number of (integer) registers required to hold a quantity of type MODE.
955 Also used for VFP registers. */
e9d7b180
JD
956#define ARM_NUM_REGS(MODE) \
957 ARM_NUM_INTS (GET_MODE_SIZE (MODE))
6cfc7210
NC
958
959/* The number of (integer) registers required to hold a quantity of TYPE MODE. */
e9d7b180
JD
960#define ARM_NUM_REGS2(MODE, TYPE) \
961 ARM_NUM_INTS ((MODE) == BLKmode ? \
d5b7b3ae 962 int_size_in_bytes (TYPE) : GET_MODE_SIZE (MODE))
6cfc7210
NC
963
964/* The number of (integer) argument register available. */
d5b7b3ae 965#define NUM_ARG_REGS 4
6cfc7210 966
093354e0 967/* Return the register number of the N'th (integer) argument. */
d5b7b3ae 968#define ARG_REGISTER(N) (N - 1)
6cfc7210 969
d5b7b3ae
RE
970/* Specify the registers used for certain standard purposes.
971 The values of these macros are register numbers. */
35d965d5 972
d5b7b3ae
RE
973/* The number of the last argument register. */
974#define LAST_ARG_REGNUM ARG_REGISTER (NUM_ARG_REGS)
35d965d5 975
c769a35d
RE
976/* The numbers of the Thumb register ranges. */
977#define FIRST_LO_REGNUM 0
6d3d9133 978#define LAST_LO_REGNUM 7
c769a35d
RE
979#define FIRST_HI_REGNUM 8
980#define LAST_HI_REGNUM 11
6d3d9133 981
c9ca9b88
PB
982/* We use sjlj exceptions for backwards compatibility. */
983#define MUST_USE_SJLJ_EXCEPTIONS 1
984/* We can generate DWARF2 Unwind info, even though we don't use it. */
985#define DWARF2_UNWIND_INFO 1
f676971a 986
c9ca9b88
PB
987/* Use r0 and r1 to pass exception handling information. */
988#define EH_RETURN_DATA_REGNO(N) (((N) < 2) ? N : INVALID_REGNUM)
989
6d3d9133 990/* The register that holds the return address in exception handlers. */
c9ca9b88
PB
991#define ARM_EH_STACKADJ_REGNUM 2
992#define EH_RETURN_STACKADJ_RTX gen_rtx_REG (SImode, ARM_EH_STACKADJ_REGNUM)
35d965d5 993
d5b7b3ae
RE
994/* The native (Norcroft) Pascal compiler for the ARM passes the static chain
995 as an invisible last argument (possible since varargs don't exist in
996 Pascal), so the following is not true. */
68dfd979 997#define STATIC_CHAIN_REGNUM (TARGET_ARM ? 12 : 9)
35d965d5 998
d5b7b3ae
RE
999/* Define this to be where the real frame pointer is if it is not possible to
1000 work out the offset between the frame pointer and the automatic variables
1001 until after register allocation has taken place. FRAME_POINTER_REGNUM
1002 should point to a special register that we will make sure is eliminated.
1003
1004 For the Thumb we have another problem. The TPCS defines the frame pointer
6bc82793 1005 as r11, and GCC believes that it is always possible to use the frame pointer
d5b7b3ae
RE
1006 as base register for addressing purposes. (See comments in
1007 find_reloads_address()). But - the Thumb does not allow high registers,
1008 including r11, to be used as base address registers. Hence our problem.
1009
1010 The solution used here, and in the old thumb port is to use r7 instead of
1011 r11 as the hard frame pointer and to have special code to generate
1012 backtrace structures on the stack (if required to do so via a command line
6bc82793 1013 option) using r11. This is the only 'user visible' use of r11 as a frame
d5b7b3ae
RE
1014 pointer. */
1015#define ARM_HARD_FRAME_POINTER_REGNUM 11
1016#define THUMB_HARD_FRAME_POINTER_REGNUM 7
35d965d5 1017
b15bca31
RE
1018#define HARD_FRAME_POINTER_REGNUM \
1019 (TARGET_ARM \
1020 ? ARM_HARD_FRAME_POINTER_REGNUM \
1021 : THUMB_HARD_FRAME_POINTER_REGNUM)
d5b7b3ae 1022
b15bca31 1023#define FP_REGNUM HARD_FRAME_POINTER_REGNUM
d5b7b3ae 1024
b15bca31
RE
1025/* Register to use for pushing function arguments. */
1026#define STACK_POINTER_REGNUM SP_REGNUM
d5b7b3ae
RE
1027
1028/* ARM floating pointer registers. */
9b66ebb1
PB
1029#define FIRST_FPA_REGNUM 16
1030#define LAST_FPA_REGNUM 23
d5b7b3ae 1031
5a9335ef
NC
1032#define FIRST_IWMMXT_GR_REGNUM 43
1033#define LAST_IWMMXT_GR_REGNUM 46
1034#define FIRST_IWMMXT_REGNUM 47
1035#define LAST_IWMMXT_REGNUM 62
1036#define IS_IWMMXT_REGNUM(REGNUM) \
1037 (((REGNUM) >= FIRST_IWMMXT_REGNUM) && ((REGNUM) <= LAST_IWMMXT_REGNUM))
1038#define IS_IWMMXT_GR_REGNUM(REGNUM) \
1039 (((REGNUM) >= FIRST_IWMMXT_GR_REGNUM) && ((REGNUM) <= LAST_IWMMXT_GR_REGNUM))
1040
35d965d5 1041/* Base register for access to local variables of the function. */
ff9940b0
RE
1042#define FRAME_POINTER_REGNUM 25
1043
d5b7b3ae
RE
1044/* Base register for access to arguments of the function. */
1045#define ARG_POINTER_REGNUM 26
62b10bbc 1046
9b6b54e2
NC
1047#define FIRST_CIRRUS_FP_REGNUM 27
1048#define LAST_CIRRUS_FP_REGNUM 42
1049#define IS_CIRRUS_REGNUM(REGNUM) \
1050 (((REGNUM) >= FIRST_CIRRUS_FP_REGNUM) && ((REGNUM) <= LAST_CIRRUS_FP_REGNUM))
1051
9b66ebb1
PB
1052#define FIRST_VFP_REGNUM 63
1053#define LAST_VFP_REGNUM 94
1054#define IS_VFP_REGNUM(REGNUM) \
1055 (((REGNUM) >= FIRST_VFP_REGNUM) && ((REGNUM) <= LAST_VFP_REGNUM))
1056
6f8c9bd1
NC
1057/* The number of hard registers is 16 ARM + 8 FPA + 1 CC + 1 SFP + 1 AFP. */
1058/* + 16 Cirrus registers take us up to 43. */
5a9335ef 1059/* Intel Wireless MMX Technology registers add 16 + 4 more. */
9b66ebb1
PB
1060/* VFP adds 32 + 1 more. */
1061#define FIRST_PSEUDO_REGISTER 96
62b10bbc 1062
35d965d5
RS
1063/* Value should be nonzero if functions must have frame pointers.
1064 Zero means the frame pointer need not be set up (and parms may be accessed
f676971a 1065 via the stack pointer) in functions that seem suitable.
ff9940b0
RE
1066 If we have to have a frame pointer we might as well make use of it.
1067 APCS says that the frame pointer does not need to be pushed in leaf
2a5307b1 1068 functions, or simple tail call functions. */
7b8b8ade
NC
1069#define FRAME_POINTER_REQUIRED \
1070 (current_function_has_nonlocal_label \
d5b7b3ae 1071 || (TARGET_ARM && TARGET_APCS_FRAME && ! leaf_function_p ()))
35d965d5 1072
d5b7b3ae
RE
1073/* Return number of consecutive hard regs needed starting at reg REGNO
1074 to hold something of mode MODE.
1075 This is ordinarily the length in words of a value of mode MODE
1076 but can be less for certain modes in special long registers.
35d965d5 1077
3b684012 1078 On the ARM regs are UNITS_PER_WORD bits wide; FPA regs can hold any FP
d5b7b3ae
RE
1079 mode. */
1080#define HARD_REGNO_NREGS(REGNO, MODE) \
1081 ((TARGET_ARM \
9b66ebb1 1082 && REGNO >= FIRST_FPA_REGNUM \
d5b7b3ae
RE
1083 && REGNO != FRAME_POINTER_REGNUM \
1084 && REGNO != ARG_POINTER_REGNUM) \
9b66ebb1 1085 && !IS_VFP_REGNUM (REGNO) \
e9d7b180 1086 ? 1 : ARM_NUM_REGS (MODE))
35d965d5 1087
4b02997f 1088/* Return true if REGNO is suitable for holding a quantity of type MODE. */
d5b7b3ae 1089#define HARD_REGNO_MODE_OK(REGNO, MODE) \
4b02997f 1090 arm_hard_regno_mode_ok ((REGNO), (MODE))
35d965d5 1091
d5b7b3ae
RE
1092/* Value is 1 if it is a good idea to tie two pseudo registers
1093 when one has mode MODE1 and one has mode MODE2.
1094 If HARD_REGNO_MODE_OK could produce different values for MODE1 and MODE2,
1095 for any hard reg, then this must be 0 for correct output. */
1096#define MODES_TIEABLE_P(MODE1, MODE2) \
1097 (GET_MODE_CLASS (MODE1) == GET_MODE_CLASS (MODE2))
ff9940b0 1098
5a9335ef 1099#define VALID_IWMMXT_REG_MODE(MODE) \
f676971a 1100 (arm_vector_mode_supported_p (MODE) || (MODE) == DImode)
5a9335ef 1101
35d965d5 1102/* The order in which register should be allocated. It is good to use ip
ff9940b0
RE
1103 since no saving is required (though calls clobber it) and it never contains
1104 function parameters. It is quite good to use lr since other calls may
f676971a 1105 clobber it anyway. Allocate r0 through r3 in reverse order since r3 is
ff9940b0 1106 least likely to contain a function parameter; in addition results are
d5b7b3ae 1107 returned in r0. */
9b66ebb1 1108
ff73fb53 1109#define REG_ALLOC_ORDER \
35d965d5 1110{ \
ff73fb53
NC
1111 3, 2, 1, 0, 12, 14, 4, 5, \
1112 6, 7, 8, 10, 9, 11, 13, 15, \
ff9940b0 1113 16, 17, 18, 19, 20, 21, 22, 23, \
9b6b54e2
NC
1114 27, 28, 29, 30, 31, 32, 33, 34, \
1115 35, 36, 37, 38, 39, 40, 41, 42, \
5a9335ef
NC
1116 43, 44, 45, 46, 47, 48, 49, 50, \
1117 51, 52, 53, 54, 55, 56, 57, 58, \
1118 59, 60, 61, 62, \
9b66ebb1
PB
1119 24, 25, 26, \
1120 78, 77, 76, 75, 74, 73, 72, 71, \
1121 70, 69, 68, 67, 66, 65, 64, 63, \
1122 79, 80, 81, 82, 83, 84, 85, 86, \
1123 87, 88, 89, 90, 91, 92, 93, 94, \
1124 95 \
35d965d5 1125}
9338ffe6
PB
1126
1127/* Interrupt functions can only use registers that have already been
1128 saved by the prologue, even if they would normally be
1129 call-clobbered. */
1130#define HARD_REGNO_RENAME_OK(SRC, DST) \
1131 (! IS_INTERRUPT (cfun->machine->func_type) || \
1132 regs_ever_live[DST])
35d965d5
RS
1133\f
1134/* Register and constant classes. */
1135
3b684012 1136/* Register classes: used to be simple, just all ARM regs or all FPA regs
d6a7951f 1137 Now that the Thumb is involved it has become more complicated. */
35d965d5
RS
1138enum reg_class
1139{
1140 NO_REGS,
3b684012 1141 FPA_REGS,
9b6b54e2 1142 CIRRUS_REGS,
9b66ebb1 1143 VFP_REGS,
5a9335ef
NC
1144 IWMMXT_GR_REGS,
1145 IWMMXT_REGS,
d5b7b3ae
RE
1146 LO_REGS,
1147 STACK_REG,
1148 BASE_REGS,
1149 HI_REGS,
1150 CC_REG,
9b66ebb1 1151 VFPCC_REG,
35d965d5
RS
1152 GENERAL_REGS,
1153 ALL_REGS,
1154 LIM_REG_CLASSES
1155};
1156
1157#define N_REG_CLASSES (int) LIM_REG_CLASSES
1158
d6b4baa4 1159/* Give names of register classes as strings for dump file. */
35d965d5
RS
1160#define REG_CLASS_NAMES \
1161{ \
1162 "NO_REGS", \
3b684012 1163 "FPA_REGS", \
9b6b54e2 1164 "CIRRUS_REGS", \
9b66ebb1 1165 "VFP_REGS", \
5a9335ef
NC
1166 "IWMMXT_GR_REGS", \
1167 "IWMMXT_REGS", \
d5b7b3ae
RE
1168 "LO_REGS", \
1169 "STACK_REG", \
1170 "BASE_REGS", \
1171 "HI_REGS", \
1172 "CC_REG", \
5384443a 1173 "VFPCC_REG", \
35d965d5
RS
1174 "GENERAL_REGS", \
1175 "ALL_REGS", \
1176}
1177
1178/* Define which registers fit in which classes.
1179 This is an initializer for a vector of HARD_REG_SET
1180 of length N_REG_CLASSES. */
9b66ebb1
PB
1181#define REG_CLASS_CONTENTS \
1182{ \
1183 { 0x00000000, 0x00000000, 0x00000000 }, /* NO_REGS */ \
1184 { 0x00FF0000, 0x00000000, 0x00000000 }, /* FPA_REGS */ \
1185 { 0xF8000000, 0x000007FF, 0x00000000 }, /* CIRRUS_REGS */ \
1186 { 0x00000000, 0x80000000, 0x7FFFFFFF }, /* VFP_REGS */ \
1187 { 0x00000000, 0x00007800, 0x00000000 }, /* IWMMXT_GR_REGS */ \
1188 { 0x00000000, 0x7FFF8000, 0x00000000 }, /* IWMMXT_REGS */ \
1189 { 0x000000FF, 0x00000000, 0x00000000 }, /* LO_REGS */ \
1190 { 0x00002000, 0x00000000, 0x00000000 }, /* STACK_REG */ \
1191 { 0x000020FF, 0x00000000, 0x00000000 }, /* BASE_REGS */ \
1192 { 0x0000FF00, 0x00000000, 0x00000000 }, /* HI_REGS */ \
1193 { 0x01000000, 0x00000000, 0x00000000 }, /* CC_REG */ \
1194 { 0x00000000, 0x00000000, 0x80000000 }, /* VFPCC_REG */ \
1195 { 0x0200FFFF, 0x00000000, 0x00000000 }, /* GENERAL_REGS */ \
1196 { 0xFAFFFFFF, 0xFFFFFFFF, 0x7FFFFFFF } /* ALL_REGS */ \
35d965d5 1197}
4b02997f 1198
35d965d5
RS
1199/* The same information, inverted:
1200 Return the class number of the smallest class containing
1201 reg number REGNO. This could be a conditional expression
1202 or could index an array. */
d5b7b3ae 1203#define REGNO_REG_CLASS(REGNO) arm_regno_class (REGNO)
35d965d5 1204
9b66ebb1 1205/* FPA registers can't do subreg as all values are reformatted to internal
59b9a953 1206 precision. VFP registers may only be accessed in the mode they
9b66ebb1 1207 were set. */
75d2580c
RE
1208#define CANNOT_CHANGE_MODE_CLASS(FROM, TO, CLASS) \
1209 (GET_MODE_SIZE (FROM) != GET_MODE_SIZE (TO) \
9b66ebb1
PB
1210 ? reg_classes_intersect_p (FPA_REGS, (CLASS)) \
1211 || reg_classes_intersect_p (VFP_REGS, (CLASS)) \
1212 : 0)
75d2580c 1213
cc81dde8
PB
1214/* We need to define this for LO_REGS on thumb. Otherwise we can end up
1215 using r0-r4 for function arguments, r7 for the stack frame and don't
1216 have enough left over to do doubleword arithmetic. */
1217#define CLASS_LIKELY_SPILLED_P(CLASS) \
1218 ((TARGET_THUMB && (CLASS) == LO_REGS) \
1219 || (CLASS) == CC_REG)
f676971a 1220
35d965d5 1221/* The class value for index registers, and the one for base regs. */
d5b7b3ae 1222#define INDEX_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
b93a0fe6 1223#define BASE_REG_CLASS (TARGET_THUMB ? LO_REGS : GENERAL_REGS)
d5b7b3ae 1224
b93a0fe6 1225/* For the Thumb the high registers cannot be used as base registers
6bc82793 1226 when addressing quantities in QI or HI mode; if we don't know the
888d2cd6 1227 mode, then we must be conservative. */
3dcc68a4 1228#define MODE_BASE_REG_CLASS(MODE) \
b93a0fe6 1229 (TARGET_ARM ? GENERAL_REGS : \
888d2cd6
DJ
1230 (((MODE) == SImode) ? BASE_REGS : LO_REGS))
1231
1232/* For Thumb we can not support SP+reg addressing, so we return LO_REGS
1233 instead of BASE_REGS. */
1234#define MODE_BASE_REG_REG_CLASS(MODE) BASE_REG_CLASS
3dcc68a4 1235
d5b7b3ae
RE
1236/* When SMALL_REGISTER_CLASSES is nonzero, the compiler allows
1237 registers explicitly used in the rtl to be used as spill registers
1238 but prevents the compiler from extending the lifetime of these
d6b4baa4 1239 registers. */
d5b7b3ae 1240#define SMALL_REGISTER_CLASSES TARGET_THUMB
35d965d5
RS
1241
1242/* Get reg_class from a letter such as appears in the machine description.
3b684012 1243 We only need constraint `f' for FPA_REGS (`r' == GENERAL_REGS) for the
d5b7b3ae
RE
1244 ARM, but several more letters for the Thumb. */
1245#define REG_CLASS_FROM_LETTER(C) \
3b684012 1246 ( (C) == 'f' ? FPA_REGS \
9b6b54e2 1247 : (C) == 'v' ? CIRRUS_REGS \
9b66ebb1 1248 : (C) == 'w' ? VFP_REGS \
5a9335ef
NC
1249 : (C) == 'y' ? IWMMXT_REGS \
1250 : (C) == 'z' ? IWMMXT_GR_REGS \
d5b7b3ae
RE
1251 : (C) == 'l' ? (TARGET_ARM ? GENERAL_REGS : LO_REGS) \
1252 : TARGET_ARM ? NO_REGS \
1253 : (C) == 'h' ? HI_REGS \
1254 : (C) == 'b' ? BASE_REGS \
1255 : (C) == 'k' ? STACK_REG \
1256 : (C) == 'c' ? CC_REG \
1257 : NO_REGS)
35d965d5
RS
1258
1259/* The letters I, J, K, L and M in a register constraint string
1260 can be used to stand for particular ranges of immediate operands.
1261 This macro defines what the ranges are.
1262 C is the letter, and VALUE is a constant value.
1263 Return 1 if VALUE is in the range specified by C.
b4ac57ab 1264 I: immediate arithmetic operand (i.e. 8 bits shifted as required).
f676971a 1265 J: valid indexing constants.
aef1764c 1266 K: ~value ok in rhs argument of data operand.
f676971a 1267 L: -value ok in rhs argument of data operand.
3967692c 1268 M: 0..32, or a power of 2 (for shifts, or mult done by shift). */
d5b7b3ae 1269#define CONST_OK_FOR_ARM_LETTER(VALUE, C) \
aef1764c
RE
1270 ((C) == 'I' ? const_ok_for_arm (VALUE) : \
1271 (C) == 'J' ? ((VALUE) < 4096 && (VALUE) > -4096) : \
1272 (C) == 'K' ? (const_ok_for_arm (~(VALUE))) : \
3967692c
RE
1273 (C) == 'L' ? (const_ok_for_arm (-(VALUE))) : \
1274 (C) == 'M' ? (((VALUE >= 0 && VALUE <= 32)) \
1275 || (((VALUE) & ((VALUE) - 1)) == 0)) \
1276 : 0)
ff9940b0 1277
d5b7b3ae
RE
1278#define CONST_OK_FOR_THUMB_LETTER(VAL, C) \
1279 ((C) == 'I' ? (unsigned HOST_WIDE_INT) (VAL) < 256 : \
1280 (C) == 'J' ? (VAL) > -256 && (VAL) < 0 : \
1281 (C) == 'K' ? thumb_shiftable_const (VAL) : \
1282 (C) == 'L' ? (VAL) > -8 && (VAL) < 8 : \
1283 (C) == 'M' ? ((unsigned HOST_WIDE_INT) (VAL) < 1024 \
1284 && ((VAL) & 3) == 0) : \
1285 (C) == 'N' ? ((unsigned HOST_WIDE_INT) (VAL) < 32) : \
1286 (C) == 'O' ? ((VAL) >= -508 && (VAL) <= 508) \
1287 : 0)
1288
1289#define CONST_OK_FOR_LETTER_P(VALUE, C) \
1290 (TARGET_ARM ? \
1291 CONST_OK_FOR_ARM_LETTER (VALUE, C) : CONST_OK_FOR_THUMB_LETTER (VALUE, C))
f676971a 1292
9b66ebb1 1293/* Constant letter 'G' for the FP immediate constants.
d5b7b3ae
RE
1294 'H' means the same constant negated. */
1295#define CONST_DOUBLE_OK_FOR_ARM_LETTER(X, C) \
9b66ebb1 1296 ((C) == 'G' ? arm_const_double_rtx (X) : \
3b684012 1297 (C) == 'H' ? neg_const_double_rtx_ok_for_fpa (X) : 0)
d5b7b3ae
RE
1298
1299#define CONST_DOUBLE_OK_FOR_LETTER_P(X, C) \
1300 (TARGET_ARM ? \
1301 CONST_DOUBLE_OK_FOR_ARM_LETTER (X, C) : 0)
1302
ff9940b0 1303/* For the ARM, `Q' means that this is a memory operand that is just
f676971a 1304 an offset from a register.
ff9940b0
RE
1305 `S' means any symbol that has the SYMBOL_REF_FLAG set or a CONSTANT_POOL
1306 address. This means that the symbol is in the text segment and can be
9b66ebb1 1307 accessed without using a load.
edc62122 1308 'U' Prefixes an extended memory constraint where:
f676971a
EC
1309 'Uv' is an address valid for VFP load/store insns.
1310 'Uy' is an address valid for iwmmxt load/store insns.
edc62122 1311 'Uq' is an address valid for ldrsb. */
ff9940b0 1312
1e1ab407
RE
1313#define EXTRA_CONSTRAINT_STR_ARM(OP, C, STR) \
1314 (((C) == 'Q') ? (GET_CODE (OP) == MEM \
1315 && GET_CODE (XEXP (OP, 0)) == REG) : \
1316 ((C) == 'R') ? (GET_CODE (OP) == MEM \
1317 && GET_CODE (XEXP (OP, 0)) == SYMBOL_REF \
1318 && CONSTANT_POOL_ADDRESS_P (XEXP (OP, 0))) : \
1319 ((C) == 'S') ? (optimize > 0 && CONSTANT_ADDRESS_P (OP)) : \
1320 ((C) == 'T') ? cirrus_memory_offset (OP) : \
fdd695fd
PB
1321 ((C) == 'U' && (STR)[1] == 'v') ? arm_coproc_mem_operand (OP, FALSE) : \
1322 ((C) == 'U' && (STR)[1] == 'y') ? arm_coproc_mem_operand (OP, TRUE) : \
1e1ab407
RE
1323 ((C) == 'U' && (STR)[1] == 'q') \
1324 ? arm_extendqisi_mem_op (OP, GET_MODE (OP)) \
1325 : 0)
1326
1327#define CONSTRAINT_LEN(C,STR) \
1328 ((C) == 'U' ? 2 : DEFAULT_CONSTRAINT_LEN (C, STR))
ff9940b0 1329
d5b7b3ae
RE
1330#define EXTRA_CONSTRAINT_THUMB(X, C) \
1331 ((C) == 'Q' ? (GET_CODE (X) == MEM \
1332 && GET_CODE (XEXP (X, 0)) == LABEL_REF) : 0)
1333
1e1ab407
RE
1334#define EXTRA_CONSTRAINT_STR(X, C, STR) \
1335 (TARGET_ARM \
1336 ? EXTRA_CONSTRAINT_STR_ARM (X, C, STR) \
1337 : EXTRA_CONSTRAINT_THUMB (X, C))
35d965d5 1338
9b66ebb1
PB
1339#define EXTRA_MEMORY_CONSTRAINT(C, STR) ((C) == 'U')
1340
35d965d5
RS
1341/* Given an rtx X being reloaded into a reg required to be
1342 in class CLASS, return the class of reg to actually use.
d5b7b3ae
RE
1343 In general this is just CLASS, but for the Thumb we prefer
1344 a LO_REGS class or a subset. */
1345#define PREFERRED_RELOAD_CLASS(X, CLASS) \
1346 (TARGET_ARM ? (CLASS) : \
1347 ((CLASS) == BASE_REGS ? (CLASS) : LO_REGS))
1348
1349/* Must leave BASE_REGS reloads alone */
1350#define THUMB_SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
1351 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
1352 ? ((true_regnum (X) == -1 ? LO_REGS \
1353 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1354 : NO_REGS)) \
1355 : NO_REGS)
1356
1357#define THUMB_SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
97358092 1358 ((CLASS) != LO_REGS && (CLASS) != BASE_REGS \
d5b7b3ae
RE
1359 ? ((true_regnum (X) == -1 ? LO_REGS \
1360 : (true_regnum (X) + HARD_REGNO_NREGS (0, MODE) > 8) ? LO_REGS \
1361 : NO_REGS)) \
1362 : NO_REGS)
35d965d5 1363
ff9940b0
RE
1364/* Return the register class of a scratch register needed to copy IN into
1365 or out of a register in CLASS in MODE. If it can be done directly,
1366 NO_REGS is returned. */
d5b7b3ae 1367#define SECONDARY_OUTPUT_RELOAD_CLASS(CLASS, MODE, X) \
9b66ebb1
PB
1368 /* Restrict which direct reloads are allowed for VFP regs. */ \
1369 ((TARGET_VFP && TARGET_HARD_FLOAT \
1370 && (CLASS) == VFP_REGS) \
1371 ? vfp_secondary_reload_class (MODE, X) \
1372 : TARGET_ARM \
1373 ? (((MODE) == HImode && ! arm_arch4 && true_regnum (X) == -1) \
d5b7b3ae
RE
1374 ? GENERAL_REGS : NO_REGS) \
1375 : THUMB_SECONDARY_OUTPUT_RELOAD_CLASS (CLASS, MODE, X))
f676971a 1376
d6b4baa4 1377/* If we need to load shorts byte-at-a-time, then we need a scratch. */
d5b7b3ae 1378#define SECONDARY_INPUT_RELOAD_CLASS(CLASS, MODE, X) \
9b66ebb1
PB
1379 /* Restrict which direct reloads are allowed for VFP regs. */ \
1380 ((TARGET_VFP && TARGET_HARD_FLOAT \
1381 && (CLASS) == VFP_REGS) \
1382 ? vfp_secondary_reload_class (MODE, X) : \
9b6b54e2 1383 /* Cannot load constants into Cirrus registers. */ \
9b66ebb1 1384 (TARGET_MAVERICK && TARGET_HARD_FLOAT \
9b6b54e2
NC
1385 && (CLASS) == CIRRUS_REGS \
1386 && (CONSTANT_P (X) || GET_CODE (X) == SYMBOL_REF)) \
1387 ? GENERAL_REGS : \
d5b7b3ae 1388 (TARGET_ARM ? \
5a9335ef
NC
1389 (((CLASS) == IWMMXT_REGS || (CLASS) == IWMMXT_GR_REGS) \
1390 && CONSTANT_P (X)) \
1391 ? GENERAL_REGS : \
61f0ccff 1392 (((MODE) == HImode && ! arm_arch4 \
d5b7b3ae
RE
1393 && (GET_CODE (X) == MEM \
1394 || ((GET_CODE (X) == REG || GET_CODE (X) == SUBREG) \
1395 && true_regnum (X) == -1))) \
1396 ? GENERAL_REGS : NO_REGS) \
9b6b54e2 1397 : THUMB_SECONDARY_INPUT_RELOAD_CLASS (CLASS, MODE, X)))
2ce9c1b9 1398
6f734908
RE
1399/* Try a machine-dependent way of reloading an illegitimate address
1400 operand. If we find one, push the reload and jump to WIN. This
1401 macro is used in only one place: `find_reloads_address' in reload.c.
1402
1403 For the ARM, we wish to handle large displacements off a base
1404 register by splitting the addend across a MOV and the mem insn.
d5b7b3ae
RE
1405 This can cut the number of reloads needed. */
1406#define ARM_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND, WIN) \
1407 do \
1408 { \
1409 if (GET_CODE (X) == PLUS \
1410 && GET_CODE (XEXP (X, 0)) == REG \
1411 && REGNO (XEXP (X, 0)) < FIRST_PSEUDO_REGISTER \
1412 && REG_MODE_OK_FOR_BASE_P (XEXP (X, 0), MODE) \
1413 && GET_CODE (XEXP (X, 1)) == CONST_INT) \
1414 { \
1415 HOST_WIDE_INT val = INTVAL (XEXP (X, 1)); \
1416 HOST_WIDE_INT low, high; \
1417 \
de6f27a8 1418 if (MODE == DImode || (MODE == DFmode && TARGET_SOFT_FLOAT)) \
d5b7b3ae 1419 low = ((val & 0xf) ^ 0x8) - 0x8; \
9b66ebb1 1420 else if (TARGET_MAVERICK && TARGET_HARD_FLOAT) \
9b6b54e2
NC
1421 /* Need to be careful, -256 is not a valid offset. */ \
1422 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
d5b7b3ae 1423 else if (MODE == SImode \
de6f27a8 1424 || (MODE == SFmode && TARGET_SOFT_FLOAT) \
d5b7b3ae
RE
1425 || ((MODE == HImode || MODE == QImode) && ! arm_arch4)) \
1426 /* Need to be careful, -4096 is not a valid offset. */ \
1427 low = val >= 0 ? (val & 0xfff) : -((-val) & 0xfff); \
1428 else if ((MODE == HImode || MODE == QImode) && arm_arch4) \
1429 /* Need to be careful, -256 is not a valid offset. */ \
1430 low = val >= 0 ? (val & 0xff) : -((-val) & 0xff); \
1431 else if (GET_MODE_CLASS (MODE) == MODE_FLOAT \
9b66ebb1 1432 && TARGET_HARD_FLOAT && TARGET_FPA) \
d5b7b3ae
RE
1433 /* Need to be careful, -1024 is not a valid offset. */ \
1434 low = val >= 0 ? (val & 0x3ff) : -((-val) & 0x3ff); \
1435 else \
1436 break; \
1437 \
30cf4896
KG
1438 high = ((((val - low) & (unsigned HOST_WIDE_INT) 0xffffffff) \
1439 ^ (unsigned HOST_WIDE_INT) 0x80000000) \
1440 - (unsigned HOST_WIDE_INT) 0x80000000); \
d5b7b3ae
RE
1441 /* Check for overflow or zero */ \
1442 if (low == 0 || high == 0 || (high + low != val)) \
1443 break; \
1444 \
1445 /* Reload the high part into a base reg; leave the low part \
1446 in the mem. */ \
1447 X = gen_rtx_PLUS (GET_MODE (X), \
1448 gen_rtx_PLUS (GET_MODE (X), XEXP (X, 0), \
1449 GEN_INT (high)), \
1450 GEN_INT (low)); \
df4ae160 1451 push_reload (XEXP (X, 0), NULL_RTX, &XEXP (X, 0), NULL, \
4a692617
NC
1452 MODE_BASE_REG_CLASS (MODE), GET_MODE (X), \
1453 VOIDmode, 0, 0, OPNUM, TYPE); \
d5b7b3ae
RE
1454 goto WIN; \
1455 } \
1456 } \
62b10bbc 1457 while (0)
6f734908 1458
27847754 1459/* XXX If an HImode FP+large_offset address is converted to an HImode
d5b7b3ae
RE
1460 SP+large_offset address, then reload won't know how to fix it. It sees
1461 only that SP isn't valid for HImode, and so reloads the SP into an index
1462 register, but the resulting address is still invalid because the offset
1463 is too big. We fix it here instead by reloading the entire address. */
1464/* We could probably achieve better results by defining PROMOTE_MODE to help
1465 cope with the variances between the Thumb's signed and unsigned byte and
1466 halfword load instructions. */
1467#define THUMB_LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1468{ \
1469 if (GET_CODE (X) == PLUS \
1470 && GET_MODE_SIZE (MODE) < 4 \
1471 && GET_CODE (XEXP (X, 0)) == REG \
1472 && XEXP (X, 0) == stack_pointer_rtx \
1473 && GET_CODE (XEXP (X, 1)) == CONST_INT \
76a318e9 1474 && ! thumb_legitimate_offset_p (MODE, INTVAL (XEXP (X, 1)))) \
d5b7b3ae
RE
1475 { \
1476 rtx orig_X = X; \
1477 X = copy_rtx (X); \
df4ae160 1478 push_reload (orig_X, NULL_RTX, &X, NULL, \
4a692617 1479 MODE_BASE_REG_CLASS (MODE), \
d5b7b3ae
RE
1480 Pmode, VOIDmode, 0, 0, OPNUM, TYPE); \
1481 goto WIN; \
1482 } \
1483}
1484
1485#define LEGITIMIZE_RELOAD_ADDRESS(X, MODE, OPNUM, TYPE, IND_LEVELS, WIN) \
1486 if (TARGET_ARM) \
1487 ARM_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN); \
1488 else \
1489 THUMB_LEGITIMIZE_RELOAD_ADDRESS (X, MODE, OPNUM, TYPE, IND_LEVELS, WIN)
f676971a 1490
35d965d5
RS
1491/* Return the maximum number of consecutive registers
1492 needed to represent mode MODE in a register of class CLASS.
3b684012 1493 ARM regs are UNITS_PER_WORD bits while FPA regs can hold any FP mode */
35d965d5 1494#define CLASS_MAX_NREGS(CLASS, MODE) \
3b684012 1495 (((CLASS) == FPA_REGS || (CLASS) == CIRRUS_REGS) ? 1 : ARM_NUM_REGS (MODE))
9b6b54e2
NC
1496
1497/* If defined, gives a class of registers that cannot be used as the
1498 operand of a SUBREG that changes the mode of the object illegally. */
35d965d5 1499
3b684012 1500/* Moves between FPA_REGS and GENERAL_REGS are two memory insns. */
cf011243 1501#define REGISTER_MOVE_COST(MODE, FROM, TO) \
d5b7b3ae 1502 (TARGET_ARM ? \
3b684012
RE
1503 ((FROM) == FPA_REGS && (TO) != FPA_REGS ? 20 : \
1504 (FROM) != FPA_REGS && (TO) == FPA_REGS ? 20 : \
9b66ebb1
PB
1505 (FROM) == VFP_REGS && (TO) != VFP_REGS ? 10 : \
1506 (FROM) != VFP_REGS && (TO) == VFP_REGS ? 10 : \
5a9335ef
NC
1507 (FROM) == IWMMXT_REGS && (TO) != IWMMXT_REGS ? 4 : \
1508 (FROM) != IWMMXT_REGS && (TO) == IWMMXT_REGS ? 4 : \
1509 (FROM) == IWMMXT_GR_REGS || (TO) == IWMMXT_GR_REGS ? 20 : \
9b6b54e2
NC
1510 (FROM) == CIRRUS_REGS && (TO) != CIRRUS_REGS ? 20 : \
1511 (FROM) != CIRRUS_REGS && (TO) == CIRRUS_REGS ? 20 : \
1512 2) \
d5b7b3ae
RE
1513 : \
1514 ((FROM) == HI_REGS || (TO) == HI_REGS) ? 4 : 2)
35d965d5
RS
1515\f
1516/* Stack layout; function entry, exit and calling. */
1517
1518/* Define this if pushing a word on the stack
1519 makes the stack pointer a smaller address. */
1520#define STACK_GROWS_DOWNWARD 1
1521
1522/* Define this if the nominal address of the stack frame
1523 is at the high-address end of the local variables;
1524 that is, each additional local variable allocated
1525 goes at a more negative offset in the frame. */
1526#define FRAME_GROWS_DOWNWARD 1
1527
a2503645
RS
1528/* The amount of scratch space needed by _interwork_{r7,r11}_call_via_rN().
1529 When present, it is one word in size, and sits at the top of the frame,
1530 between the soft frame pointer and either r7 or r11.
1531
1532 We only need _interwork_rM_call_via_rN() for -mcaller-super-interworking,
1533 and only then if some outgoing arguments are passed on the stack. It would
1534 be tempting to also check whether the stack arguments are passed by indirect
1535 calls, but there seems to be no reason in principle why a post-reload pass
1536 couldn't convert a direct call into an indirect one. */
1537#define CALLER_INTERWORKING_SLOT_SIZE \
1538 (TARGET_CALLER_INTERWORKING \
1539 && current_function_outgoing_args_size != 0 \
1540 ? UNITS_PER_WORD : 0)
1541
35d965d5
RS
1542/* Offset within stack frame to start allocating local variables at.
1543 If FRAME_GROWS_DOWNWARD, this is the offset to the END of the
1544 first local allocated. Otherwise, it is the offset to the BEGINNING
1545 of the first local allocated. */
1546#define STARTING_FRAME_OFFSET 0
1547
1548/* If we generate an insn to push BYTES bytes,
1549 this says how many the stack pointer really advances by. */
d5b7b3ae 1550/* The push insns do not do this rounding implicitly.
d6b4baa4 1551 So don't define this. */
0c2ca901 1552/* #define PUSH_ROUNDING(NPUSHED) ROUND_UP_WORD (NPUSHED) */
18543a22
ILT
1553
1554/* Define this if the maximum size of all the outgoing args is to be
1555 accumulated and pushed during the prologue. The amount can be
1556 found in the variable current_function_outgoing_args_size. */
6cfc7210 1557#define ACCUMULATE_OUTGOING_ARGS 1
35d965d5
RS
1558
1559/* Offset of first parameter from the argument pointer register value. */
d5b7b3ae 1560#define FIRST_PARM_OFFSET(FNDECL) (TARGET_ARM ? 4 : 0)
35d965d5
RS
1561
1562/* Value is the number of byte of arguments automatically
1563 popped when returning from a subroutine call.
8b109b37 1564 FUNDECL is the declaration node of the function (as a tree),
35d965d5
RS
1565 FUNTYPE is the data type of the function (as a tree),
1566 or for a library call it is an identifier node for the subroutine name.
1567 SIZE is the number of bytes of arguments passed on the stack.
1568
1569 On the ARM, the caller does not pop any of its arguments that were passed
1570 on the stack. */
6cfc7210 1571#define RETURN_POPS_ARGS(FUNDECL, FUNTYPE, SIZE) 0
35d965d5
RS
1572
1573/* Define how to find the value returned by a library function
1574 assuming the value has mode MODE. */
1575#define LIBCALL_VALUE(MODE) \
72cdc543 1576 (TARGET_ARM && TARGET_HARD_FLOAT_ABI && TARGET_FPA \
9b66ebb1
PB
1577 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
1578 ? gen_rtx_REG (MODE, FIRST_FPA_REGNUM) \
72cdc543 1579 : TARGET_ARM && TARGET_HARD_FLOAT_ABI && TARGET_MAVERICK \
9b66ebb1 1580 && GET_MODE_CLASS (MODE) == MODE_FLOAT \
9b6b54e2 1581 ? gen_rtx_REG (MODE, FIRST_CIRRUS_FP_REGNUM) \
f676971a 1582 : TARGET_IWMMXT_ABI && arm_vector_mode_supported_p (MODE) \
5a9335ef 1583 ? gen_rtx_REG (MODE, FIRST_IWMMXT_REGNUM) \
d5b7b3ae 1584 : gen_rtx_REG (MODE, ARG_REGISTER (1)))
35d965d5 1585
6cfc7210
NC
1586/* Define how to find the value returned by a function.
1587 VALTYPE is the data type of the value (as a tree).
1588 If the precise function being called is known, FUNC is its FUNCTION_DECL;
1589 otherwise, FUNC is 0. */
d5b7b3ae 1590#define FUNCTION_VALUE(VALTYPE, FUNC) \
d4453b7a 1591 arm_function_value (VALTYPE, FUNC);
6cfc7210 1592
35d965d5
RS
1593/* 1 if N is a possible register number for a function value.
1594 On the ARM, only r0 and f0 can return results. */
9b6b54e2 1595/* On a Cirrus chip, mvf0 can return results. */
35d965d5 1596#define FUNCTION_VALUE_REGNO_P(REGNO) \
d5b7b3ae 1597 ((REGNO) == ARG_REGISTER (1) \
9b66ebb1 1598 || (TARGET_ARM && ((REGNO) == FIRST_CIRRUS_FP_REGNUM) \
72cdc543 1599 && TARGET_HARD_FLOAT_ABI && TARGET_MAVERICK) \
5848830f 1600 || ((REGNO) == FIRST_IWMMXT_REGNUM && TARGET_IWMMXT_ABI) \
9b66ebb1 1601 || (TARGET_ARM && ((REGNO) == FIRST_FPA_REGNUM) \
72cdc543 1602 && TARGET_HARD_FLOAT_ABI && TARGET_FPA))
35d965d5 1603
11c1a207
RE
1604/* How large values are returned */
1605/* A C expression which can inhibit the returning of certain function values
d6b4baa4 1606 in registers, based on the type of value. */
f5a1b0d2 1607#define RETURN_IN_MEMORY(TYPE) arm_return_in_memory (TYPE)
11c1a207
RE
1608
1609/* Define DEFAULT_PCC_STRUCT_RETURN to 1 if all structure and union return
1610 values must be in memory. On the ARM, they need only do so if larger
d6b4baa4 1611 than a word, or if they contain elements offset from zero in the struct. */
11c1a207
RE
1612#define DEFAULT_PCC_STRUCT_RETURN 0
1613
d5b7b3ae
RE
1614/* Flags for the call/call_value rtl operations set up by function_arg. */
1615#define CALL_NORMAL 0x00000000 /* No special processing. */
1616#define CALL_LONG 0x00000001 /* Always call indirect. */
1617#define CALL_SHORT 0x00000002 /* Never call indirect. */
1618
6d3d9133 1619/* These bits describe the different types of function supported
112cdef5 1620 by the ARM backend. They are exclusive. i.e. a function cannot be both a
6d3d9133
NC
1621 normal function and an interworked function, for example. Knowing the
1622 type of a function is important for determining its prologue and
1623 epilogue sequences.
1624 Note value 7 is currently unassigned. Also note that the interrupt
1625 function types all have bit 2 set, so that they can be tested for easily.
1626 Note that 0 is deliberately chosen for ARM_FT_UNKNOWN so that when the
4912a07c 1627 machine_function structure is initialized (to zero) func_type will
6d3d9133
NC
1628 default to unknown. This will force the first use of arm_current_func_type
1629 to call arm_compute_func_type. */
1630#define ARM_FT_UNKNOWN 0 /* Type has not yet been determined. */
1631#define ARM_FT_NORMAL 1 /* Your normal, straightforward function. */
1632#define ARM_FT_INTERWORKED 2 /* A function that supports interworking. */
6d3d9133
NC
1633#define ARM_FT_ISR 4 /* An interrupt service routine. */
1634#define ARM_FT_FIQ 5 /* A fast interrupt service routine. */
1635#define ARM_FT_EXCEPTION 6 /* An ARM exception handler (subcase of ISR). */
1636
1637#define ARM_FT_TYPE_MASK ((1 << 3) - 1)
1638
1639/* In addition functions can have several type modifiers,
1640 outlined by these bit masks: */
1641#define ARM_FT_INTERRUPT (1 << 2) /* Note overlap with FT_ISR and above. */
1642#define ARM_FT_NAKED (1 << 3) /* No prologue or epilogue. */
1643#define ARM_FT_VOLATILE (1 << 4) /* Does not return. */
d6b4baa4 1644#define ARM_FT_NESTED (1 << 5) /* Embedded inside another func. */
6d3d9133
NC
1645
1646/* Some macros to test these flags. */
1647#define ARM_FUNC_TYPE(t) (t & ARM_FT_TYPE_MASK)
1648#define IS_INTERRUPT(t) (t & ARM_FT_INTERRUPT)
1649#define IS_VOLATILE(t) (t & ARM_FT_VOLATILE)
1650#define IS_NAKED(t) (t & ARM_FT_NAKED)
1651#define IS_NESTED(t) (t & ARM_FT_NESTED)
1652
5848830f
PB
1653
1654/* Structure used to hold the function stack frame layout. Offsets are
1655 relative to the stack pointer on function entry. Positive offsets are
1656 in the direction of stack growth.
1657 Only soft_frame is used in thumb mode. */
1658
1659typedef struct arm_stack_offsets GTY(())
1660{
1661 int saved_args; /* ARG_POINTER_REGNUM. */
1662 int frame; /* ARM_HARD_FRAME_POINTER_REGNUM. */
1663 int saved_regs;
1664 int soft_frame; /* FRAME_POINTER_REGNUM. */
1665 int outgoing_args; /* STACK_POINTER_REGNUM. */
1666}
1667arm_stack_offsets;
1668
6d3d9133
NC
1669/* A C structure for machine-specific, per-function data.
1670 This is added to the cfun structure. */
e2500fed 1671typedef struct machine_function GTY(())
d5b7b3ae 1672{
6bc82793 1673 /* Additional stack adjustment in __builtin_eh_throw. */
e2500fed 1674 rtx eh_epilogue_sp_ofs;
d5b7b3ae
RE
1675 /* Records if LR has to be saved for far jumps. */
1676 int far_jump_used;
1677 /* Records if ARG_POINTER was ever live. */
1678 int arg_pointer_live;
6f7ebcbb
NC
1679 /* Records if the save of LR has been eliminated. */
1680 int lr_save_eliminated;
0977774b 1681 /* The size of the stack frame. Only valid after reload. */
5848830f 1682 arm_stack_offsets stack_offsets;
6d3d9133
NC
1683 /* Records the type of the current function. */
1684 unsigned long func_type;
3cb66fd7
NC
1685 /* Record if the function has a variable argument list. */
1686 int uses_anonymous_args;
5a9335ef
NC
1687 /* Records if sibcalls are blocked because an argument
1688 register is needed to preserve stack alignment. */
1689 int sibcall_blocked;
6d3d9133
NC
1690}
1691machine_function;
d5b7b3ae 1692
82e9d970
PB
1693/* A C type for declaring a variable that is used as the first argument of
1694 `FUNCTION_ARG' and other related values. For some target machines, the
1695 type `int' suffices and can hold the number of bytes of argument so far. */
1696typedef struct
1697{
d5b7b3ae 1698 /* This is the number of registers of arguments scanned so far. */
82e9d970 1699 int nregs;
5a9335ef
NC
1700 /* This is the number of iWMMXt register arguments scanned so far. */
1701 int iwmmxt_nregs;
1702 int named_count;
1703 int nargs;
d6b4baa4 1704 /* One of CALL_NORMAL, CALL_LONG or CALL_SHORT. */
82e9d970 1705 int call_cookie;
5848830f 1706 int can_split;
d5b7b3ae 1707} CUMULATIVE_ARGS;
82e9d970 1708
35d965d5
RS
1709/* Define where to put the arguments to a function.
1710 Value is zero to push the argument on the stack,
1711 or a hard register in which to store the argument.
1712
1713 MODE is the argument's machine mode.
1714 TYPE is the data type of the argument (as a tree).
1715 This is null for libcalls where that information may
1716 not be available.
1717 CUM is a variable of type CUMULATIVE_ARGS which gives info about
1718 the preceding args and about the function being called.
1719 NAMED is nonzero if this argument is a named parameter
1720 (otherwise it is an extra parameter matching an ellipsis).
1721
1722 On the ARM, normally the first 16 bytes are passed in registers r0-r3; all
1723 other arguments are passed on the stack. If (NAMED == 0) (which happens
1cc9f5f5
KH
1724 only in assign_parms, since TARGET_SETUP_INCOMING_VARARGS is
1725 defined), say it is passed in the stack (function_prologue will
1726 indeed make it pass in the stack if necessary). */
82e9d970
PB
1727#define FUNCTION_ARG(CUM, MODE, TYPE, NAMED) \
1728 arm_function_arg (&(CUM), (MODE), (TYPE), (NAMED))
35d965d5
RS
1729
1730/* For an arg passed partly in registers and partly in memory,
1731 this is the number of registers used.
1732 For args passed entirely in registers or entirely in memory, zero. */
f676971a
EC
1733#define FUNCTION_ARG_PARTIAL_NREGS(CUM, MODE, TYPE, NAMED) \
1734 (arm_vector_mode_supported_p (MODE) ? 0 : \
1735 NUM_ARG_REGS > (CUM).nregs \
5848830f 1736 && (NUM_ARG_REGS < ((CUM).nregs + ARM_NUM_REGS2 (MODE, TYPE)) \
f676971a 1737 && (CUM).can_split) \
82e9d970 1738 ? NUM_ARG_REGS - (CUM).nregs : 0)
35d965d5
RS
1739
1740/* Initialize a variable CUM of type CUMULATIVE_ARGS
1741 for a call to a function whose data type is FNTYPE.
1742 For a library call, FNTYPE is 0.
1743 On the ARM, the offset starts at 0. */
0f6937fe 1744#define INIT_CUMULATIVE_ARGS(CUM, FNTYPE, LIBNAME, FNDECL, N_NAMED_ARGS) \
563a317a 1745 arm_init_cumulative_args (&(CUM), (FNTYPE), (LIBNAME), (FNDECL))
35d965d5
RS
1746
1747/* Update the data in CUM to advance over an argument
1748 of mode MODE and data type TYPE.
1749 (TYPE is null for libcalls where that information may not be available.) */
6cfc7210 1750#define FUNCTION_ARG_ADVANCE(CUM, MODE, TYPE, NAMED) \
5a9335ef 1751 (CUM).nargs += 1; \
f676971a 1752 if (arm_vector_mode_supported_p (MODE) \
5848830f
PB
1753 && (CUM).named_count > (CUM).nargs) \
1754 (CUM).iwmmxt_nregs += 1; \
5a9335ef 1755 else \
5848830f 1756 (CUM).nregs += ARM_NUM_REGS2 (MODE, TYPE)
35d965d5 1757
5a9335ef
NC
1758/* If defined, a C expression that gives the alignment boundary, in bits, of an
1759 argument with the specified mode and type. If it is not defined,
1760 `PARM_BOUNDARY' is used for all arguments. */
1761#define FUNCTION_ARG_BOUNDARY(MODE,TYPE) \
5848830f
PB
1762 ((ARM_DOUBLEWORD_ALIGN && arm_needs_doubleword_align (MODE, TYPE)) \
1763 ? DOUBLEWORD_ALIGNMENT \
1764 : PARM_BOUNDARY )
5a9335ef 1765
35d965d5
RS
1766/* 1 if N is a possible register number for function argument passing.
1767 On the ARM, r0-r3 are used to pass args. */
5a9335ef
NC
1768#define FUNCTION_ARG_REGNO_P(REGNO) \
1769 (IN_RANGE ((REGNO), 0, 3) \
5848830f
PB
1770 || (TARGET_IWMMXT_ABI \
1771 && IN_RANGE ((REGNO), FIRST_IWMMXT_REGNUM, FIRST_IWMMXT_REGNUM + 9)))
35d965d5 1772
f99fce0c 1773\f
afef3d7a
NC
1774/* If your target environment doesn't prefix user functions with an
1775 underscore, you may wish to re-define this to prevent any conflicts.
1776 e.g. AOF may prefix mcount with an underscore. */
1777#ifndef ARM_MCOUNT_NAME
1778#define ARM_MCOUNT_NAME "*mcount"
1779#endif
1780
1781/* Call the function profiler with a given profile label. The Acorn
1782 compiler puts this BEFORE the prolog but gcc puts it afterwards.
1783 On the ARM the full profile code will look like:
1784 .data
1785 LP1
1786 .word 0
1787 .text
1788 mov ip, lr
1789 bl mcount
1790 .word LP1
1791
1792 profile_function() in final.c outputs the .data section, FUNCTION_PROFILER
1793 will output the .text section.
1794
1795 The ``mov ip,lr'' seems like a good idea to stick with cc convention.
59be6073
AN
1796 ``prof'' doesn't seem to mind about this!
1797
1798 Note - this version of the code is designed to work in both ARM and
1799 Thumb modes. */
be393ecf 1800#ifndef ARM_FUNCTION_PROFILER
d5b7b3ae 1801#define ARM_FUNCTION_PROFILER(STREAM, LABELNO) \
6cfc7210
NC
1802{ \
1803 char temp[20]; \
1804 rtx sym; \
1805 \
dd18ae56 1806 asm_fprintf (STREAM, "\tmov\t%r, %r\n\tbl\t", \
d5b7b3ae 1807 IP_REGNUM, LR_REGNUM); \
6cfc7210
NC
1808 assemble_name (STREAM, ARM_MCOUNT_NAME); \
1809 fputc ('\n', STREAM); \
1810 ASM_GENERATE_INTERNAL_LABEL (temp, "LP", LABELNO); \
f1c25d3b 1811 sym = gen_rtx_SYMBOL_REF (Pmode, temp); \
301d03af 1812 assemble_aligned_integer (UNITS_PER_WORD, sym); \
35d965d5 1813}
be393ecf 1814#endif
35d965d5 1815
59be6073 1816#ifdef THUMB_FUNCTION_PROFILER
d5b7b3ae
RE
1817#define FUNCTION_PROFILER(STREAM, LABELNO) \
1818 if (TARGET_ARM) \
1819 ARM_FUNCTION_PROFILER (STREAM, LABELNO) \
1820 else \
1821 THUMB_FUNCTION_PROFILER (STREAM, LABELNO)
59be6073
AN
1822#else
1823#define FUNCTION_PROFILER(STREAM, LABELNO) \
1824 ARM_FUNCTION_PROFILER (STREAM, LABELNO)
1825#endif
d5b7b3ae 1826
35d965d5
RS
1827/* EXIT_IGNORE_STACK should be nonzero if, when returning from a function,
1828 the stack pointer does not matter. The value is tested only in
1829 functions that have frame pointers.
1830 No definition is equivalent to always zero.
1831
1832 On the ARM, the function epilogue recovers the stack pointer from the
1833 frame. */
1834#define EXIT_IGNORE_STACK 1
1835
c7861455
RE
1836#define EPILOGUE_USES(REGNO) (reload_completed && (REGNO) == LR_REGNUM)
1837
35d965d5
RS
1838/* Determine if the epilogue should be output as RTL.
1839 You should override this if you define FUNCTION_EXTRA_EPILOGUE. */
d5b7b3ae 1840#define USE_RETURN_INSN(ISCOND) \
a72d4945 1841 (TARGET_ARM ? use_return_insn (ISCOND, NULL) : 0)
ff9940b0
RE
1842
1843/* Definitions for register eliminations.
1844
1845 This is an array of structures. Each structure initializes one pair
1846 of eliminable registers. The "from" register number is given first,
1847 followed by "to". Eliminations of the same "from" register are listed
1848 in order of preference.
1849
1850 We have two registers that can be eliminated on the ARM. First, the
1851 arg pointer register can often be eliminated in favor of the stack
1852 pointer register. Secondly, the pseudo frame pointer register can always
1853 be eliminated; it is replaced with either the stack or the real frame
d5b7b3ae 1854 pointer. Note we have to use {ARM|THUMB}_HARD_FRAME_POINTER_REGNUM
d6a7951f 1855 because the definition of HARD_FRAME_POINTER_REGNUM is not a constant. */
ff9940b0 1856
d5b7b3ae
RE
1857#define ELIMINABLE_REGS \
1858{{ ARG_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1859 { ARG_POINTER_REGNUM, FRAME_POINTER_REGNUM },\
1860 { ARG_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1861 { ARG_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM },\
1862 { FRAME_POINTER_REGNUM, STACK_POINTER_REGNUM },\
1863 { FRAME_POINTER_REGNUM, ARM_HARD_FRAME_POINTER_REGNUM },\
1864 { FRAME_POINTER_REGNUM, THUMB_HARD_FRAME_POINTER_REGNUM }}
ff9940b0 1865
d5b7b3ae
RE
1866/* Given FROM and TO register numbers, say whether this elimination is
1867 allowed. Frame pointer elimination is automatically handled.
ff9940b0
RE
1868
1869 All eliminations are permissible. Note that ARG_POINTER_REGNUM and
abc95ed3 1870 HARD_FRAME_POINTER_REGNUM are in fact the same thing. If we need a frame
ff9940b0 1871 pointer, we must eliminate FRAME_POINTER_REGNUM into
d5b7b3ae
RE
1872 HARD_FRAME_POINTER_REGNUM and not into STACK_POINTER_REGNUM or
1873 ARG_POINTER_REGNUM. */
1874#define CAN_ELIMINATE(FROM, TO) \
1875 (((TO) == FRAME_POINTER_REGNUM && (FROM) == ARG_POINTER_REGNUM) ? 0 : \
1876 ((TO) == STACK_POINTER_REGNUM && frame_pointer_needed) ? 0 : \
1877 ((TO) == ARM_HARD_FRAME_POINTER_REGNUM && TARGET_THUMB) ? 0 : \
1878 ((TO) == THUMB_HARD_FRAME_POINTER_REGNUM && TARGET_ARM) ? 0 : \
1879 1)
aeaf4d25 1880
d5b7b3ae
RE
1881/* Define the offset between two registers, one to be eliminated, and the
1882 other its replacement, at the start of a routine. */
d5b7b3ae
RE
1883#define INITIAL_ELIMINATION_OFFSET(FROM, TO, OFFSET) \
1884 if (TARGET_ARM) \
5848830f 1885 (OFFSET) = arm_compute_initial_elimination_offset (FROM, TO); \
d5b7b3ae 1886 else \
5848830f
PB
1887 (OFFSET) = thumb_compute_initial_elimination_offset (FROM, TO)
1888
d5b7b3ae
RE
1889/* Special case handling of the location of arguments passed on the stack. */
1890#define DEBUGGER_ARG_OFFSET(value, addr) value ? value : arm_debugger_arg_offset (value, addr)
f676971a 1891
d5b7b3ae
RE
1892/* Initialize data used by insn expanders. This is called from insn_emit,
1893 once for every function before code is generated. */
1894#define INIT_EXPANDERS arm_init_expanders ()
1895
35d965d5
RS
1896/* Output assembler code for a block containing the constant parts
1897 of a trampoline, leaving space for the variable parts.
1898
1899 On the ARM, (if r8 is the static chain regnum, and remembering that
1900 referencing pc adds an offset of 8) the trampoline looks like:
1901 ldr r8, [pc, #0]
1902 ldr pc, [pc]
1903 .word static chain value
11c1a207 1904 .word function's address
27847754 1905 XXX FIXME: When the trampoline returns, r8 will be clobbered. */
301d03af
RS
1906#define ARM_TRAMPOLINE_TEMPLATE(FILE) \
1907{ \
1908 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1909 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1910 asm_fprintf (FILE, "\tldr\t%r, [%r, #0]\n", \
1911 PC_REGNUM, PC_REGNUM); \
1912 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
1913 assemble_aligned_integer (UNITS_PER_WORD, const0_rtx); \
d5b7b3ae
RE
1914}
1915
1916/* On the Thumb we always switch into ARM mode to execute the trampoline.
1917 Why - because it is easier. This code will always be branched to via
1918 a BX instruction and since the compiler magically generates the address
1919 of the function the linker has no opportunity to ensure that the
1920 bottom bit is set. Thus the processor will be in ARM mode when it
1921 reaches this code. So we duplicate the ARM trampoline code and add
1922 a switch into Thumb mode as well. */
1923#define THUMB_TRAMPOLINE_TEMPLATE(FILE) \
1924{ \
1925 fprintf (FILE, "\t.code 32\n"); \
1926 fprintf (FILE, ".Ltrampoline_start:\n"); \
1927 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1928 STATIC_CHAIN_REGNUM, PC_REGNUM); \
1929 asm_fprintf (FILE, "\tldr\t%r, [%r, #8]\n", \
1930 IP_REGNUM, PC_REGNUM); \
1931 asm_fprintf (FILE, "\torr\t%r, %r, #1\n", \
1932 IP_REGNUM, IP_REGNUM); \
1933 asm_fprintf (FILE, "\tbx\t%r\n", IP_REGNUM); \
1934 fprintf (FILE, "\t.word\t0\n"); \
1935 fprintf (FILE, "\t.word\t0\n"); \
1936 fprintf (FILE, "\t.code 16\n"); \
35d965d5
RS
1937}
1938
d5b7b3ae
RE
1939#define TRAMPOLINE_TEMPLATE(FILE) \
1940 if (TARGET_ARM) \
1941 ARM_TRAMPOLINE_TEMPLATE (FILE) \
1942 else \
1943 THUMB_TRAMPOLINE_TEMPLATE (FILE)
f676971a 1944
35d965d5 1945/* Length in units of the trampoline for entering a nested function. */
d5b7b3ae 1946#define TRAMPOLINE_SIZE (TARGET_ARM ? 16 : 24)
35d965d5 1947
006946e4
JM
1948/* Alignment required for a trampoline in bits. */
1949#define TRAMPOLINE_ALIGNMENT 32
35d965d5
RS
1950
1951/* Emit RTL insns to initialize the variable parts of a trampoline.
1952 FNADDR is an RTX for the address of the function's pure code.
1953 CXT is an RTX for the static chain value for the function. */
192c8d78
RE
1954#ifndef INITIALIZE_TRAMPOLINE
1955#define INITIALIZE_TRAMPOLINE(TRAMP, FNADDR, CXT) \
1956{ \
1957 emit_move_insn (gen_rtx_MEM (SImode, \
1958 plus_constant (TRAMP, \
1959 TARGET_ARM ? 8 : 16)), \
1960 CXT); \
1961 emit_move_insn (gen_rtx_MEM (SImode, \
1962 plus_constant (TRAMP, \
1963 TARGET_ARM ? 12 : 20)), \
1964 FNADDR); \
35d965d5 1965}
192c8d78 1966#endif
35d965d5 1967
35d965d5
RS
1968\f
1969/* Addressing modes, and classification of registers for them. */
3cd45774
RE
1970#define HAVE_POST_INCREMENT 1
1971#define HAVE_PRE_INCREMENT TARGET_ARM
1972#define HAVE_POST_DECREMENT TARGET_ARM
1973#define HAVE_PRE_DECREMENT TARGET_ARM
1974#define HAVE_PRE_MODIFY_DISP TARGET_ARM
1975#define HAVE_POST_MODIFY_DISP TARGET_ARM
1976#define HAVE_PRE_MODIFY_REG TARGET_ARM
1977#define HAVE_POST_MODIFY_REG TARGET_ARM
35d965d5
RS
1978
1979/* Macros to check register numbers against specific register classes. */
1980
1981/* These assume that REGNO is a hard or pseudo reg number.
1982 They give nonzero only if REGNO is a hard reg of the suitable class
1983 or a pseudo reg currently allocated to a suitable hard reg.
1984 Since they use reg_renumber, they are safe only once reg_renumber
d6b4baa4 1985 has been allocated, which happens in local-alloc.c. */
d5b7b3ae
RE
1986#define TEST_REGNO(R, TEST, VALUE) \
1987 ((R TEST VALUE) || ((unsigned) reg_renumber[R] TEST VALUE))
1988
1989/* On the ARM, don't allow the pc to be used. */
f1008e52
RE
1990#define ARM_REGNO_OK_FOR_BASE_P(REGNO) \
1991 (TEST_REGNO (REGNO, <, PC_REGNUM) \
1992 || TEST_REGNO (REGNO, ==, FRAME_POINTER_REGNUM) \
1993 || TEST_REGNO (REGNO, ==, ARG_POINTER_REGNUM))
1994
1995#define THUMB_REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
1996 (TEST_REGNO (REGNO, <=, LAST_LO_REGNUM) \
1997 || (GET_MODE_SIZE (MODE) >= 4 \
1998 && TEST_REGNO (REGNO, ==, STACK_POINTER_REGNUM)))
1999
2000#define REGNO_MODE_OK_FOR_BASE_P(REGNO, MODE) \
2001 (TARGET_THUMB \
2002 ? THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO, MODE) \
2003 : ARM_REGNO_OK_FOR_BASE_P (REGNO))
2004
888d2cd6
DJ
2005/* Nonzero if X can be the base register in a reg+reg addressing mode.
2006 For Thumb, we can not use SP + reg, so reject SP. */
2007#define REGNO_MODE_OK_FOR_REG_BASE_P(X, MODE) \
2008 REGNO_OK_FOR_INDEX_P (X)
2009
f1008e52
RE
2010/* For ARM code, we don't care about the mode, but for Thumb, the index
2011 must be suitable for use in a QImode load. */
d5b7b3ae
RE
2012#define REGNO_OK_FOR_INDEX_P(REGNO) \
2013 REGNO_MODE_OK_FOR_BASE_P (REGNO, QImode)
35d965d5
RS
2014
2015/* Maximum number of registers that can appear in a valid memory address.
d6b4baa4 2016 Shifts in addresses can't be by a register. */
ff9940b0 2017#define MAX_REGS_PER_ADDRESS 2
35d965d5
RS
2018
2019/* Recognize any constant value that is a valid address. */
2020/* XXX We can address any constant, eventually... */
11c1a207
RE
2021
2022#ifdef AOF_ASSEMBLER
2023
2024#define CONSTANT_ADDRESS_P(X) \
d5b7b3ae 2025 (GET_CODE (X) == SYMBOL_REF && CONSTANT_POOL_ADDRESS_P (X))
11c1a207
RE
2026
2027#else
35d965d5 2028
008cf58a
RE
2029#define CONSTANT_ADDRESS_P(X) \
2030 (GET_CODE (X) == SYMBOL_REF \
2031 && (CONSTANT_POOL_ADDRESS_P (X) \
d5b7b3ae 2032 || (TARGET_ARM && optimize > 0 && SYMBOL_REF_FLAG (X))))
35d965d5 2033
11c1a207
RE
2034#endif /* AOF_ASSEMBLER */
2035
35d965d5
RS
2036/* Nonzero if the constant value X is a legitimate general operand.
2037 It is given that X satisfies CONSTANT_P or is a CONST_DOUBLE.
2038
2039 On the ARM, allow any integer (invalid ones are removed later by insn
2040 patterns), nice doubles and symbol_refs which refer to the function's
d5b7b3ae 2041 constant pool XXX.
f676971a 2042
82e9d970 2043 When generating pic allow anything. */
d5b7b3ae
RE
2044#define ARM_LEGITIMATE_CONSTANT_P(X) (flag_pic || ! label_mentioned_p (X))
2045
2046#define THUMB_LEGITIMATE_CONSTANT_P(X) \
2047 ( GET_CODE (X) == CONST_INT \
2048 || GET_CODE (X) == CONST_DOUBLE \
7b8781c8
PB
2049 || CONSTANT_ADDRESS_P (X) \
2050 || flag_pic)
d5b7b3ae
RE
2051
2052#define LEGITIMATE_CONSTANT_P(X) \
2053 (TARGET_ARM ? ARM_LEGITIMATE_CONSTANT_P (X) : THUMB_LEGITIMATE_CONSTANT_P (X))
2054
c27ba912
DM
2055/* Special characters prefixed to function names
2056 in order to encode attribute like information.
2057 Note, '@' and '*' have already been taken. */
2058#define SHORT_CALL_FLAG_CHAR '^'
2059#define LONG_CALL_FLAG_CHAR '#'
2060
2061#define ENCODED_SHORT_CALL_ATTR_P(SYMBOL_NAME) \
2062 (*(SYMBOL_NAME) == SHORT_CALL_FLAG_CHAR)
2063
2064#define ENCODED_LONG_CALL_ATTR_P(SYMBOL_NAME) \
2065 (*(SYMBOL_NAME) == LONG_CALL_FLAG_CHAR)
2066
2067#ifndef SUBTARGET_NAME_ENCODING_LENGTHS
2068#define SUBTARGET_NAME_ENCODING_LENGTHS
2069#endif
2070
6bc82793 2071/* This is a C fragment for the inside of a switch statement.
c27ba912
DM
2072 Each case label should return the number of characters to
2073 be stripped from the start of a function's name, if that
2074 name starts with the indicated character. */
2075#define ARM_NAME_ENCODING_LENGTHS \
2076 case SHORT_CALL_FLAG_CHAR: return 1; \
2077 case LONG_CALL_FLAG_CHAR: return 1; \
00fdafef 2078 case '*': return 1; \
f676971a 2079 SUBTARGET_NAME_ENCODING_LENGTHS
c27ba912 2080
c27ba912
DM
2081/* This is how to output a reference to a user-level label named NAME.
2082 `assemble_name' uses this. */
e5951263 2083#undef ASM_OUTPUT_LABELREF
c27ba912 2084#define ASM_OUTPUT_LABELREF(FILE, NAME) \
e1944073 2085 arm_asm_output_labelref (FILE, NAME)
c27ba912 2086
a77655b1
NC
2087/* Set the short-call flag for any function compiled in the current
2088 compilation unit. We skip this for functions with the section
c112cf2b 2089 attribute when long-calls are in effect as this tells the compiler
a77655b1
NC
2090 that the section might be placed a long way from the caller.
2091 See arm_is_longcall_p() for more information. */
c27ba912 2092#define ARM_DECLARE_FUNCTION_SIZE(STREAM, NAME, DECL) \
a77655b1
NC
2093 if (!TARGET_LONG_CALLS || ! DECL_SECTION_NAME (DECL)) \
2094 arm_encode_call_attribute (DECL, SHORT_CALL_FLAG_CHAR)
c27ba912 2095
35d965d5
RS
2096/* The macros REG_OK_FOR..._P assume that the arg is a REG rtx
2097 and check its validity for a certain class.
2098 We have two alternate definitions for each of them.
2099 The usual definition accepts all pseudo regs; the other rejects
2100 them unless they have been allocated suitable hard regs.
2101 The symbol REG_OK_STRICT causes the latter definition to be used. */
2102#ifndef REG_OK_STRICT
ff9940b0 2103
f1008e52
RE
2104#define ARM_REG_OK_FOR_BASE_P(X) \
2105 (REGNO (X) <= LAST_ARM_REGNUM \
2106 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2107 || REGNO (X) == FRAME_POINTER_REGNUM \
2108 || REGNO (X) == ARG_POINTER_REGNUM)
ff9940b0 2109
f1008e52
RE
2110#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2111 (REGNO (X) <= LAST_LO_REGNUM \
2112 || REGNO (X) >= FIRST_PSEUDO_REGISTER \
2113 || (GET_MODE_SIZE (MODE) >= 4 \
2114 && (REGNO (X) == STACK_POINTER_REGNUM \
2115 || (X) == hard_frame_pointer_rtx \
2116 || (X) == arg_pointer_rtx)))
ff9940b0 2117
76a318e9
RE
2118#define REG_STRICT_P 0
2119
d5b7b3ae 2120#else /* REG_OK_STRICT */
ff9940b0 2121
f1008e52
RE
2122#define ARM_REG_OK_FOR_BASE_P(X) \
2123 ARM_REGNO_OK_FOR_BASE_P (REGNO (X))
ff9940b0 2124
f1008e52
RE
2125#define THUMB_REG_MODE_OK_FOR_BASE_P(X, MODE) \
2126 THUMB_REGNO_MODE_OK_FOR_BASE_P (REGNO (X), MODE)
ff9940b0 2127
76a318e9
RE
2128#define REG_STRICT_P 1
2129
d5b7b3ae 2130#endif /* REG_OK_STRICT */
f1008e52
RE
2131
2132/* Now define some helpers in terms of the above. */
2133
2134#define REG_MODE_OK_FOR_BASE_P(X, MODE) \
2135 (TARGET_THUMB \
2136 ? THUMB_REG_MODE_OK_FOR_BASE_P (X, MODE) \
2137 : ARM_REG_OK_FOR_BASE_P (X))
2138
2139#define ARM_REG_OK_FOR_INDEX_P(X) ARM_REG_OK_FOR_BASE_P (X)
2140
2141/* For Thumb, a valid index register is anything that can be used in
2142 a byte load instruction. */
2143#define THUMB_REG_OK_FOR_INDEX_P(X) THUMB_REG_MODE_OK_FOR_BASE_P (X, QImode)
2144
2145/* Nonzero if X is a hard reg that can be used as an index
2146 or if it is a pseudo reg. On the Thumb, the stack pointer
2147 is not suitable. */
2148#define REG_OK_FOR_INDEX_P(X) \
2149 (TARGET_THUMB \
2150 ? THUMB_REG_OK_FOR_INDEX_P (X) \
2151 : ARM_REG_OK_FOR_INDEX_P (X))
2152
888d2cd6
DJ
2153/* Nonzero if X can be the base register in a reg+reg addressing mode.
2154 For Thumb, we can not use SP + reg, so reject SP. */
2155#define REG_MODE_OK_FOR_REG_BASE_P(X, MODE) \
2156 REG_OK_FOR_INDEX_P (X)
35d965d5
RS
2157\f
2158/* GO_IF_LEGITIMATE_ADDRESS recognizes an RTL expression
2159 that is a valid memory address for an instruction.
2160 The MODE argument is the machine mode for the MEM expression
76a318e9 2161 that wants to use this address. */
f676971a 2162
f1008e52
RE
2163#define ARM_BASE_REGISTER_RTX_P(X) \
2164 (GET_CODE (X) == REG && ARM_REG_OK_FOR_BASE_P (X))
35d965d5 2165
f1008e52
RE
2166#define ARM_INDEX_REGISTER_RTX_P(X) \
2167 (GET_CODE (X) == REG && ARM_REG_OK_FOR_INDEX_P (X))
35d965d5 2168
76a318e9
RE
2169#define ARM_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2170 { \
1e1ab407 2171 if (arm_legitimate_address_p (MODE, X, SET, REG_STRICT_P)) \
76a318e9 2172 goto WIN; \
6b990f6b 2173 }
d5b7b3ae 2174
76a318e9
RE
2175#define THUMB_GO_IF_LEGITIMATE_ADDRESS(MODE,X,WIN) \
2176 { \
2177 if (thumb_legitimate_address_p (MODE, X, REG_STRICT_P)) \
2178 goto WIN; \
2179 }
d5b7b3ae 2180
d5b7b3ae
RE
2181#define GO_IF_LEGITIMATE_ADDRESS(MODE, X, WIN) \
2182 if (TARGET_ARM) \
2183 ARM_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN) \
2184 else /* if (TARGET_THUMB) */ \
f676971a 2185 THUMB_GO_IF_LEGITIMATE_ADDRESS (MODE, X, WIN)
76a318e9 2186
35d965d5
RS
2187\f
2188/* Try machine-dependent ways of modifying an illegitimate address
ccf4d512
RE
2189 to be legitimate. If we find one, return the new, valid address. */
2190#define ARM_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2191do { \
2192 X = arm_legitimize_address (X, OLDX, MODE); \
ccf4d512
RE
2193} while (0)
2194
6f5b4f3e
RE
2195#define THUMB_LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2196do { \
2197 X = thumb_legitimize_address (X, OLDX, MODE); \
ccf4d512
RE
2198} while (0)
2199
2200#define LEGITIMIZE_ADDRESS(X, OLDX, MODE, WIN) \
2201do { \
2202 if (TARGET_ARM) \
2203 ARM_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
2204 else \
2205 THUMB_LEGITIMIZE_ADDRESS (X, OLDX, MODE, WIN); \
6f5b4f3e
RE
2206 \
2207 if (memory_address_p (MODE, X)) \
2208 goto WIN; \
ccf4d512 2209} while (0)
f676971a 2210
35d965d5
RS
2211/* Go to LABEL if ADDR (a legitimate address expression)
2212 has an effect that depends on the machine mode it is used for. */
d5b7b3ae 2213#define ARM_GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
35d965d5 2214{ \
d5b7b3ae
RE
2215 if ( GET_CODE (ADDR) == PRE_DEC || GET_CODE (ADDR) == POST_DEC \
2216 || GET_CODE (ADDR) == PRE_INC || GET_CODE (ADDR) == POST_INC) \
35d965d5
RS
2217 goto LABEL; \
2218}
d5b7b3ae
RE
2219
2220/* Nothing helpful to do for the Thumb */
2221#define GO_IF_MODE_DEPENDENT_ADDRESS(ADDR, LABEL) \
2222 if (TARGET_ARM) \
f676971a 2223 ARM_GO_IF_MODE_DEPENDENT_ADDRESS (ADDR, LABEL)
35d965d5 2224\f
d5b7b3ae 2225
35d965d5
RS
2226/* Specify the machine mode that this machine uses
2227 for the index in the tablejump instruction. */
d5b7b3ae 2228#define CASE_VECTOR_MODE Pmode
35d965d5 2229
ff9940b0
RE
2230/* signed 'char' is most compatible, but RISC OS wants it unsigned.
2231 unsigned is probably best, but may break some code. */
2232#ifndef DEFAULT_SIGNED_CHAR
3967692c 2233#define DEFAULT_SIGNED_CHAR 0
35d965d5
RS
2234#endif
2235
35d965d5 2236/* Max number of bytes we can move from memory to memory
d17ce9af
TG
2237 in one reasonably fast instruction. */
2238#define MOVE_MAX 4
35d965d5 2239
d19fb8e3 2240#undef MOVE_RATIO
591af218 2241#define MOVE_RATIO (arm_tune_xscale ? 4 : 2)
d19fb8e3 2242
ff9940b0
RE
2243/* Define if operations between registers always perform the operation
2244 on the full register even if a narrower mode is specified. */
2245#define WORD_REGISTER_OPERATIONS
2246
2247/* Define if loading in MODE, an integral mode narrower than BITS_PER_WORD
2248 will either zero-extend or sign-extend. The value of this macro should
2249 be the code that says which one of the two operations is implicitly
f822d252 2250 done, UNKNOWN if none. */
9c872872 2251#define LOAD_EXTEND_OP(MODE) \
d5b7b3ae
RE
2252 (TARGET_THUMB ? ZERO_EXTEND : \
2253 ((arm_arch4 || (MODE) == QImode) ? ZERO_EXTEND \
f822d252 2254 : ((BYTES_BIG_ENDIAN && (MODE) == HImode) ? SIGN_EXTEND : UNKNOWN)))
ff9940b0 2255
35d965d5
RS
2256/* Nonzero if access to memory by bytes is slow and undesirable. */
2257#define SLOW_BYTE_ACCESS 0
2258
d5b7b3ae 2259#define SLOW_UNALIGNED_ACCESS(MODE, ALIGN) 1
f676971a 2260
35d965d5
RS
2261/* Immediate shift counts are truncated by the output routines (or was it
2262 the assembler?). Shift counts in a register are truncated by ARM. Note
2263 that the native compiler puts too large (> 32) immediate shift counts
2264 into a register and shifts by the register, letting the ARM decide what
2265 to do instead of doing that itself. */
ff9940b0
RE
2266/* This is all wrong. Defining SHIFT_COUNT_TRUNCATED tells combine that
2267 code like (X << (Y % 32)) for register X, Y is equivalent to (X << Y).
2268 On the arm, Y in a register is used modulo 256 for the shift. Only for
d6b4baa4 2269 rotates is modulo 32 used. */
ff9940b0 2270/* #define SHIFT_COUNT_TRUNCATED 1 */
35d965d5 2271
35d965d5 2272/* All integers have the same format so truncation is easy. */
d5b7b3ae 2273#define TRULY_NOOP_TRUNCATION(OUTPREC, INPREC) 1
35d965d5
RS
2274
2275/* Calling from registers is a massive pain. */
2276#define NO_FUNCTION_CSE 1
2277
35d965d5
RS
2278/* The machine modes of pointers and functions */
2279#define Pmode SImode
2280#define FUNCTION_MODE Pmode
2281
d5b7b3ae
RE
2282#define ARM_FRAME_RTX(X) \
2283 ( (X) == frame_pointer_rtx || (X) == stack_pointer_rtx \
3967692c
RE
2284 || (X) == arg_pointer_rtx)
2285
ff9940b0 2286/* Moves to and from memory are quite expensive */
d5b7b3ae
RE
2287#define MEMORY_MOVE_COST(M, CLASS, IN) \
2288 (TARGET_ARM ? 10 : \
2289 ((GET_MODE_SIZE (M) < 4 ? 8 : 2 * GET_MODE_SIZE (M)) \
2290 * (CLASS == LO_REGS ? 1 : 2)))
f676971a 2291
ff9940b0
RE
2292/* Try to generate sequences that don't involve branches, we can then use
2293 conditional instructions */
d5b7b3ae
RE
2294#define BRANCH_COST \
2295 (TARGET_ARM ? 4 : (optimize > 1 ? 1 : 0))
7a801826
RE
2296\f
2297/* Position Independent Code. */
2298/* We decide which register to use based on the compilation options and
2299 the assembler in use; this is more general than the APCS restriction of
2300 using sb (r9) all the time. */
2301extern int arm_pic_register;
2302
ed0e6530
PB
2303/* Used when parsing command line option -mpic-register=. */
2304extern const char * arm_pic_register_string;
2305
7a801826
RE
2306/* The register number of the register used to address a table of static
2307 data addresses in memory. */
2308#define PIC_OFFSET_TABLE_REGNUM arm_pic_register
2309
f5a1b0d2
NC
2310/* We can't directly access anything that contains a symbol,
2311 nor can we indirect via the constant pool. */
82e9d970 2312#define LEGITIMATE_PIC_OPERAND_P(X) \
1575c31e
JD
2313 (!(symbol_mentioned_p (X) \
2314 || label_mentioned_p (X) \
2315 || (GET_CODE (X) == SYMBOL_REF \
2316 && CONSTANT_POOL_ADDRESS_P (X) \
2317 && (symbol_mentioned_p (get_pool_constant (X)) \
2318 || label_mentioned_p (get_pool_constant (X))))))
2319
13bd191d
PB
2320/* We need to know when we are making a constant pool; this determines
2321 whether data needs to be in the GOT or can be referenced via a GOT
2322 offset. */
2323extern int making_const_table;
82e9d970 2324\f
c27ba912 2325/* Handle pragmas for compatibility with Intel's compilers. */
c58b209a
NB
2326#define REGISTER_TARGET_PRAGMAS() do { \
2327 c_register_pragma (0, "long_calls", arm_pr_long_calls); \
2328 c_register_pragma (0, "no_long_calls", arm_pr_no_long_calls); \
2329 c_register_pragma (0, "long_calls_off", arm_pr_long_calls_off); \
8b97c5f8
ZW
2330} while (0)
2331
d6b4baa4 2332/* Condition code information. */
ff9940b0 2333/* Given a comparison code (EQ, NE, etc.) and the first operand of a COMPARE,
a5381466 2334 return the mode to be used for the comparison. */
d5b7b3ae
RE
2335
2336#define SELECT_CC_MODE(OP, X, Y) arm_select_cc_mode (OP, X, Y)
ff9940b0 2337
880873be
RE
2338#define REVERSIBLE_CC_MODE(MODE) 1
2339
2340#define REVERSE_CONDITION(CODE,MODE) \
2341 (((MODE) == CCFPmode || (MODE) == CCFPEmode) \
2342 ? reverse_condition_maybe_unordered (code) \
2343 : reverse_condition (code))
008cf58a 2344
62b10bbc
NC
2345#define CANONICALIZE_COMPARISON(CODE, OP0, OP1) \
2346 do \
2347 { \
2348 if (GET_CODE (OP1) == CONST_INT \
2349 && ! (const_ok_for_arm (INTVAL (OP1)) \
2350 || (const_ok_for_arm (- INTVAL (OP1))))) \
2351 { \
2352 rtx const_op = OP1; \
2353 CODE = arm_canonicalize_comparison ((CODE), &const_op); \
2354 OP1 = const_op; \
2355 } \
2356 } \
2357 while (0)
62dd06ea 2358
7dba8395
RH
2359/* The arm5 clz instruction returns 32. */
2360#define CLZ_DEFINED_VALUE_AT_ZERO(MODE, VALUE) ((VALUE) = 32, 1)
35d965d5 2361\f
d5b7b3ae
RE
2362#undef ASM_APP_OFF
2363#define ASM_APP_OFF (TARGET_THUMB ? "\t.code\t16\n" : "")
35d965d5 2364
35d965d5 2365/* Output a push or a pop instruction (only used when profiling). */
d5b7b3ae 2366#define ASM_OUTPUT_REG_PUSH(STREAM, REGNO) \
8a81cc45
RE
2367 do \
2368 { \
2369 if (TARGET_ARM) \
2370 asm_fprintf (STREAM,"\tstmfd\t%r!,{%r}\n", \
2371 STACK_POINTER_REGNUM, REGNO); \
2372 else \
2373 asm_fprintf (STREAM, "\tpush {%r}\n", REGNO); \
2374 } while (0)
d5b7b3ae
RE
2375
2376
2377#define ASM_OUTPUT_REG_POP(STREAM, REGNO) \
8a81cc45
RE
2378 do \
2379 { \
2380 if (TARGET_ARM) \
2381 asm_fprintf (STREAM, "\tldmfd\t%r!,{%r}\n", \
2382 STACK_POINTER_REGNUM, REGNO); \
2383 else \
2384 asm_fprintf (STREAM, "\tpop {%r}\n", REGNO); \
2385 } while (0)
d5b7b3ae
RE
2386
2387/* This is how to output a label which precedes a jumptable. Since
2388 Thumb instructions are 2 bytes, we may need explicit alignment here. */
be393ecf 2389#undef ASM_OUTPUT_CASE_LABEL
d5b7b3ae
RE
2390#define ASM_OUTPUT_CASE_LABEL(FILE, PREFIX, NUM, JUMPTABLE) \
2391 do \
2392 { \
2393 if (TARGET_THUMB) \
2394 ASM_OUTPUT_ALIGN (FILE, 2); \
8a81cc45 2395 (*targetm.asm_out.internal_label) (FILE, PREFIX, NUM); \
d5b7b3ae
RE
2396 } \
2397 while (0)
35d965d5 2398
6cfc7210
NC
2399#define ARM_DECLARE_FUNCTION_NAME(STREAM, NAME, DECL) \
2400 do \
2401 { \
d5b7b3ae
RE
2402 if (TARGET_THUMB) \
2403 { \
9b66ebb1
PB
2404 if (is_called_in_ARM_mode (DECL) \
2405 || current_function_is_thunk) \
d5b7b3ae
RE
2406 fprintf (STREAM, "\t.code 32\n") ; \
2407 else \
9b66ebb1 2408 fprintf (STREAM, "\t.code 16\n\t.thumb_func\n") ; \
d5b7b3ae 2409 } \
6cfc7210 2410 if (TARGET_POKE_FUNCTION_NAME) \
6354dc9b 2411 arm_poke_function_name (STREAM, (char *) NAME); \
6cfc7210
NC
2412 } \
2413 while (0)
35d965d5 2414
d5b7b3ae
RE
2415/* For aliases of functions we use .thumb_set instead. */
2416#define ASM_OUTPUT_DEF_FROM_DECLS(FILE, DECL1, DECL2) \
2417 do \
2418 { \
91ea4f8d
KG
2419 const char *const LABEL1 = XSTR (XEXP (DECL_RTL (decl), 0), 0); \
2420 const char *const LABEL2 = IDENTIFIER_POINTER (DECL2); \
d5b7b3ae
RE
2421 \
2422 if (TARGET_THUMB && TREE_CODE (DECL1) == FUNCTION_DECL) \
2423 { \
2424 fprintf (FILE, "\t.thumb_set "); \
2425 assemble_name (FILE, LABEL1); \
2426 fprintf (FILE, ","); \
2427 assemble_name (FILE, LABEL2); \
2428 fprintf (FILE, "\n"); \
2429 } \
2430 else \
2431 ASM_OUTPUT_DEF (FILE, LABEL1, LABEL2); \
2432 } \
2433 while (0)
2434
fdc2d3b0
NC
2435#ifdef HAVE_GAS_MAX_SKIP_P2ALIGN
2436/* To support -falign-* switches we need to use .p2align so
2437 that alignment directives in code sections will be padded
2438 with no-op instructions, rather than zeroes. */
5a9335ef 2439#define ASM_OUTPUT_MAX_SKIP_ALIGN(FILE, LOG, MAX_SKIP) \
fdc2d3b0
NC
2440 if ((LOG) != 0) \
2441 { \
2442 if ((MAX_SKIP) == 0) \
5a9335ef 2443 fprintf ((FILE), "\t.p2align %d\n", (int) (LOG)); \
fdc2d3b0
NC
2444 else \
2445 fprintf ((FILE), "\t.p2align %d,,%d\n", \
5a9335ef 2446 (int) (LOG), (int) (MAX_SKIP)); \
fdc2d3b0
NC
2447 }
2448#endif
35d965d5 2449\f
35d965d5 2450/* Only perform branch elimination (by making instructions conditional) if
72ac76be 2451 we're optimizing. Otherwise it's of no use anyway. */
d5b7b3ae
RE
2452#define FINAL_PRESCAN_INSN(INSN, OPVEC, NOPERANDS) \
2453 if (TARGET_ARM && optimize) \
2454 arm_final_prescan_insn (INSN); \
2455 else if (TARGET_THUMB) \
2456 thumb_final_prescan_insn (INSN)
35d965d5 2457
7bc7696c 2458#define PRINT_OPERAND_PUNCT_VALID_P(CODE) \
d5b7b3ae
RE
2459 (CODE == '@' || CODE == '|' \
2460 || (TARGET_ARM && (CODE == '?')) \
2461 || (TARGET_THUMB && (CODE == '_')))
6cfc7210 2462
7bc7696c 2463/* Output an operand of an instruction. */
35d965d5 2464#define PRINT_OPERAND(STREAM, X, CODE) \
7bc7696c
RE
2465 arm_print_operand (STREAM, X, CODE)
2466
7b8b8ade
NC
2467#define ARM_SIGN_EXTEND(x) ((HOST_WIDE_INT) \
2468 (HOST_BITS_PER_WIDE_INT <= 32 ? (unsigned HOST_WIDE_INT) (x) \
30cf4896
KG
2469 : ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0xffffffff) |\
2470 ((((unsigned HOST_WIDE_INT)(x)) & (unsigned HOST_WIDE_INT) 0x80000000) \
2471 ? ((~ (unsigned HOST_WIDE_INT) 0) \
2472 & ~ (unsigned HOST_WIDE_INT) 0xffffffff) \
7bc7696c 2473 : 0))))
35d965d5
RS
2474
2475/* Output the address of an operand. */
3cd45774
RE
2476#define ARM_PRINT_OPERAND_ADDRESS(STREAM, X) \
2477{ \
2478 int is_minus = GET_CODE (X) == MINUS; \
2479 \
2480 if (GET_CODE (X) == REG) \
2481 asm_fprintf (STREAM, "[%r, #0]", REGNO (X)); \
2482 else if (GET_CODE (X) == PLUS || is_minus) \
2483 { \
2484 rtx base = XEXP (X, 0); \
2485 rtx index = XEXP (X, 1); \
2486 HOST_WIDE_INT offset = 0; \
2487 if (GET_CODE (base) != REG) \
2488 { \
d6b4baa4
KH
2489 /* Ensure that BASE is a register. */ \
2490 /* (one of them must be). */ \
3cd45774
RE
2491 rtx temp = base; \
2492 base = index; \
2493 index = temp; \
2494 } \
2495 switch (GET_CODE (index)) \
2496 { \
2497 case CONST_INT: \
2498 offset = INTVAL (index); \
2499 if (is_minus) \
2500 offset = -offset; \
c53dddc2 2501 asm_fprintf (STREAM, "[%r, #%wd]", \
3cd45774
RE
2502 REGNO (base), offset); \
2503 break; \
2504 \
2505 case REG: \
2506 asm_fprintf (STREAM, "[%r, %s%r]", \
2507 REGNO (base), is_minus ? "-" : "", \
2508 REGNO (index)); \
2509 break; \
2510 \
2511 case MULT: \
2512 case ASHIFTRT: \
2513 case LSHIFTRT: \
2514 case ASHIFT: \
2515 case ROTATERT: \
2516 { \
2517 asm_fprintf (STREAM, "[%r, %s%r", \
2518 REGNO (base), is_minus ? "-" : "", \
2519 REGNO (XEXP (index, 0))); \
2520 arm_print_operand (STREAM, index, 'S'); \
2521 fputs ("]", STREAM); \
2522 break; \
2523 } \
2524 \
2525 default: \
2526 abort(); \
2527 } \
2528 } \
2529 else if (GET_CODE (X) == PRE_INC || GET_CODE (X) == POST_INC \
2530 || GET_CODE (X) == PRE_DEC || GET_CODE (X) == POST_DEC) \
2531 { \
2532 extern enum machine_mode output_memory_reference_mode; \
2533 \
2534 if (GET_CODE (XEXP (X, 0)) != REG) \
2535 abort (); \
2536 \
2537 if (GET_CODE (X) == PRE_DEC || GET_CODE (X) == PRE_INC) \
2538 asm_fprintf (STREAM, "[%r, #%s%d]!", \
2539 REGNO (XEXP (X, 0)), \
2540 GET_CODE (X) == PRE_DEC ? "-" : "", \
2541 GET_MODE_SIZE (output_memory_reference_mode)); \
2542 else \
2543 asm_fprintf (STREAM, "[%r], #%s%d", \
2544 REGNO (XEXP (X, 0)), \
2545 GET_CODE (X) == POST_DEC ? "-" : "", \
2546 GET_MODE_SIZE (output_memory_reference_mode)); \
2547 } \
2548 else if (GET_CODE (X) == PRE_MODIFY) \
2549 { \
2550 asm_fprintf (STREAM, "[%r, ", REGNO (XEXP (X, 0))); \
2551 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
c53dddc2 2552 asm_fprintf (STREAM, "#%wd]!", \
3cd45774
RE
2553 INTVAL (XEXP (XEXP (X, 1), 1))); \
2554 else \
2555 asm_fprintf (STREAM, "%r]!", \
2556 REGNO (XEXP (XEXP (X, 1), 1))); \
2557 } \
2558 else if (GET_CODE (X) == POST_MODIFY) \
2559 { \
2560 asm_fprintf (STREAM, "[%r], ", REGNO (XEXP (X, 0))); \
2561 if (GET_CODE (XEXP (XEXP (X, 1), 1)) == CONST_INT) \
c53dddc2 2562 asm_fprintf (STREAM, "#%wd", \
3cd45774
RE
2563 INTVAL (XEXP (XEXP (X, 1), 1))); \
2564 else \
2565 asm_fprintf (STREAM, "%r", \
2566 REGNO (XEXP (XEXP (X, 1), 1))); \
2567 } \
2568 else output_addr_const (STREAM, X); \
35d965d5 2569}
62dd06ea 2570
d5b7b3ae
RE
2571#define THUMB_PRINT_OPERAND_ADDRESS(STREAM, X) \
2572{ \
2573 if (GET_CODE (X) == REG) \
2574 asm_fprintf (STREAM, "[%r]", REGNO (X)); \
2575 else if (GET_CODE (X) == POST_INC) \
2576 asm_fprintf (STREAM, "%r!", REGNO (XEXP (X, 0))); \
2577 else if (GET_CODE (X) == PLUS) \
2578 { \
27847754
NC
2579 if (GET_CODE (XEXP (X, 0)) != REG) \
2580 abort (); \
d5b7b3ae 2581 if (GET_CODE (XEXP (X, 1)) == CONST_INT) \
659bdc68 2582 asm_fprintf (STREAM, "[%r, #%wd]", \
d5b7b3ae 2583 REGNO (XEXP (X, 0)), \
659bdc68 2584 INTVAL (XEXP (X, 1))); \
d5b7b3ae
RE
2585 else \
2586 asm_fprintf (STREAM, "[%r, %r]", \
2587 REGNO (XEXP (X, 0)), \
2588 REGNO (XEXP (X, 1))); \
2589 } \
2590 else \
2591 output_addr_const (STREAM, X); \
2592}
2593
2594#define PRINT_OPERAND_ADDRESS(STREAM, X) \
2595 if (TARGET_ARM) \
2596 ARM_PRINT_OPERAND_ADDRESS (STREAM, X) \
2597 else \
2598 THUMB_PRINT_OPERAND_ADDRESS (STREAM, X)
5a9335ef
NC
2599
2600#define OUTPUT_ADDR_CONST_EXTRA(FILE, X, FAIL) \
2601 if (GET_CODE (X) != CONST_VECTOR \
2602 || ! arm_emit_vector_const (FILE, X)) \
2603 goto FAIL;
2604
6a5d7526
MS
2605/* A C expression whose value is RTL representing the value of the return
2606 address for the frame COUNT steps up from the current frame. */
2607
d5b7b3ae
RE
2608#define RETURN_ADDR_RTX(COUNT, FRAME) \
2609 arm_return_addr (COUNT, FRAME)
2610
f676971a 2611/* Mask of the bits in the PC that contain the real return address
d5b7b3ae
RE
2612 when running in 26-bit mode. */
2613#define RETURN_ADDR_MASK26 (0x03fffffc)
6a5d7526 2614
2c849145
JM
2615/* Pick up the return address upon entry to a procedure. Used for
2616 dwarf2 unwind information. This also enables the table driven
2617 mechanism. */
2c849145
JM
2618#define INCOMING_RETURN_ADDR_RTX gen_rtx_REG (Pmode, LR_REGNUM)
2619#define DWARF_FRAME_RETURN_COLUMN DWARF_FRAME_REGNUM (LR_REGNUM)
2620
39950dff
MS
2621/* Used to mask out junk bits from the return address, such as
2622 processor state, interrupt status, condition codes and the like. */
2623#define MASK_RETURN_ADDR \
2624 /* If we are generating code for an ARM2/ARM3 machine or for an ARM6 \
2625 in 26 bit mode, the condition codes must be masked out of the \
2626 return address. This does not apply to ARM6 and later processors \
2627 when running in 32 bit mode. */ \
61f0ccff
RE
2628 ((arm_arch4 || TARGET_THUMB) \
2629 ? (gen_int_mode ((unsigned long)0xffffffff, Pmode)) \
fcd53748 2630 : arm_gen_return_addr_mask ())
d5b7b3ae
RE
2631
2632\f
5a9335ef
NC
2633enum arm_builtins
2634{
2635 ARM_BUILTIN_GETWCX,
2636 ARM_BUILTIN_SETWCX,
2637
2638 ARM_BUILTIN_WZERO,
2639
2640 ARM_BUILTIN_WAVG2BR,
2641 ARM_BUILTIN_WAVG2HR,
2642 ARM_BUILTIN_WAVG2B,
2643 ARM_BUILTIN_WAVG2H,
2644
2645 ARM_BUILTIN_WACCB,
2646 ARM_BUILTIN_WACCH,
2647 ARM_BUILTIN_WACCW,
2648
2649 ARM_BUILTIN_WMACS,
2650 ARM_BUILTIN_WMACSZ,
2651 ARM_BUILTIN_WMACU,
2652 ARM_BUILTIN_WMACUZ,
2653
2654 ARM_BUILTIN_WSADB,
2655 ARM_BUILTIN_WSADBZ,
2656 ARM_BUILTIN_WSADH,
2657 ARM_BUILTIN_WSADHZ,
2658
2659 ARM_BUILTIN_WALIGN,
2660
2661 ARM_BUILTIN_TMIA,
2662 ARM_BUILTIN_TMIAPH,
2663 ARM_BUILTIN_TMIABB,
2664 ARM_BUILTIN_TMIABT,
2665 ARM_BUILTIN_TMIATB,
2666 ARM_BUILTIN_TMIATT,
2667
2668 ARM_BUILTIN_TMOVMSKB,
2669 ARM_BUILTIN_TMOVMSKH,
2670 ARM_BUILTIN_TMOVMSKW,
2671
2672 ARM_BUILTIN_TBCSTB,
2673 ARM_BUILTIN_TBCSTH,
2674 ARM_BUILTIN_TBCSTW,
2675
2676 ARM_BUILTIN_WMADDS,
2677 ARM_BUILTIN_WMADDU,
2678
2679 ARM_BUILTIN_WPACKHSS,
2680 ARM_BUILTIN_WPACKWSS,
2681 ARM_BUILTIN_WPACKDSS,
2682 ARM_BUILTIN_WPACKHUS,
2683 ARM_BUILTIN_WPACKWUS,
2684 ARM_BUILTIN_WPACKDUS,
2685
2686 ARM_BUILTIN_WADDB,
2687 ARM_BUILTIN_WADDH,
2688 ARM_BUILTIN_WADDW,
2689 ARM_BUILTIN_WADDSSB,
2690 ARM_BUILTIN_WADDSSH,
2691 ARM_BUILTIN_WADDSSW,
2692 ARM_BUILTIN_WADDUSB,
2693 ARM_BUILTIN_WADDUSH,
2694 ARM_BUILTIN_WADDUSW,
2695 ARM_BUILTIN_WSUBB,
2696 ARM_BUILTIN_WSUBH,
2697 ARM_BUILTIN_WSUBW,
2698 ARM_BUILTIN_WSUBSSB,
2699 ARM_BUILTIN_WSUBSSH,
2700 ARM_BUILTIN_WSUBSSW,
2701 ARM_BUILTIN_WSUBUSB,
2702 ARM_BUILTIN_WSUBUSH,
2703 ARM_BUILTIN_WSUBUSW,
2704
2705 ARM_BUILTIN_WAND,
2706 ARM_BUILTIN_WANDN,
2707 ARM_BUILTIN_WOR,
2708 ARM_BUILTIN_WXOR,
2709
2710 ARM_BUILTIN_WCMPEQB,
2711 ARM_BUILTIN_WCMPEQH,
2712 ARM_BUILTIN_WCMPEQW,
2713 ARM_BUILTIN_WCMPGTUB,
2714 ARM_BUILTIN_WCMPGTUH,
2715 ARM_BUILTIN_WCMPGTUW,
2716 ARM_BUILTIN_WCMPGTSB,
2717 ARM_BUILTIN_WCMPGTSH,
2718 ARM_BUILTIN_WCMPGTSW,
2719
2720 ARM_BUILTIN_TEXTRMSB,
2721 ARM_BUILTIN_TEXTRMSH,
2722 ARM_BUILTIN_TEXTRMSW,
2723 ARM_BUILTIN_TEXTRMUB,
2724 ARM_BUILTIN_TEXTRMUH,
2725 ARM_BUILTIN_TEXTRMUW,
2726 ARM_BUILTIN_TINSRB,
2727 ARM_BUILTIN_TINSRH,
2728 ARM_BUILTIN_TINSRW,
2729
2730 ARM_BUILTIN_WMAXSW,
2731 ARM_BUILTIN_WMAXSH,
2732 ARM_BUILTIN_WMAXSB,
2733 ARM_BUILTIN_WMAXUW,
2734 ARM_BUILTIN_WMAXUH,
2735 ARM_BUILTIN_WMAXUB,
2736 ARM_BUILTIN_WMINSW,
2737 ARM_BUILTIN_WMINSH,
2738 ARM_BUILTIN_WMINSB,
2739 ARM_BUILTIN_WMINUW,
2740 ARM_BUILTIN_WMINUH,
2741 ARM_BUILTIN_WMINUB,
2742
f07a6b21
BE
2743 ARM_BUILTIN_WMULUM,
2744 ARM_BUILTIN_WMULSM,
5a9335ef
NC
2745 ARM_BUILTIN_WMULUL,
2746
2747 ARM_BUILTIN_PSADBH,
2748 ARM_BUILTIN_WSHUFH,
2749
2750 ARM_BUILTIN_WSLLH,
2751 ARM_BUILTIN_WSLLW,
2752 ARM_BUILTIN_WSLLD,
2753 ARM_BUILTIN_WSRAH,
2754 ARM_BUILTIN_WSRAW,
2755 ARM_BUILTIN_WSRAD,
2756 ARM_BUILTIN_WSRLH,
2757 ARM_BUILTIN_WSRLW,
2758 ARM_BUILTIN_WSRLD,
2759 ARM_BUILTIN_WRORH,
2760 ARM_BUILTIN_WRORW,
2761 ARM_BUILTIN_WRORD,
2762 ARM_BUILTIN_WSLLHI,
2763 ARM_BUILTIN_WSLLWI,
2764 ARM_BUILTIN_WSLLDI,
2765 ARM_BUILTIN_WSRAHI,
2766 ARM_BUILTIN_WSRAWI,
2767 ARM_BUILTIN_WSRADI,
2768 ARM_BUILTIN_WSRLHI,
2769 ARM_BUILTIN_WSRLWI,
2770 ARM_BUILTIN_WSRLDI,
2771 ARM_BUILTIN_WRORHI,
2772 ARM_BUILTIN_WRORWI,
2773 ARM_BUILTIN_WRORDI,
2774
2775 ARM_BUILTIN_WUNPCKIHB,
2776 ARM_BUILTIN_WUNPCKIHH,
2777 ARM_BUILTIN_WUNPCKIHW,
2778 ARM_BUILTIN_WUNPCKILB,
2779 ARM_BUILTIN_WUNPCKILH,
2780 ARM_BUILTIN_WUNPCKILW,
2781
2782 ARM_BUILTIN_WUNPCKEHSB,
2783 ARM_BUILTIN_WUNPCKEHSH,
2784 ARM_BUILTIN_WUNPCKEHSW,
2785 ARM_BUILTIN_WUNPCKEHUB,
2786 ARM_BUILTIN_WUNPCKEHUH,
2787 ARM_BUILTIN_WUNPCKEHUW,
2788 ARM_BUILTIN_WUNPCKELSB,
2789 ARM_BUILTIN_WUNPCKELSH,
2790 ARM_BUILTIN_WUNPCKELSW,
2791 ARM_BUILTIN_WUNPCKELUB,
2792 ARM_BUILTIN_WUNPCKELUH,
2793 ARM_BUILTIN_WUNPCKELUW,
2794
2795 ARM_BUILTIN_MAX
2796};
88657302 2797#endif /* ! GCC_ARM_H */